blob: d366a75e6705fcbd94200d55804b04b42741e706 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston223588e2012-08-09 09:02:31 -0700271 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
272 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
273 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
277 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
278 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasleycc3b20f2013-01-25 12:01:05 -0800279 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
280 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
281 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
286 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
288 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
289 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
293 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
294 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralston72c84d52013-02-08 17:34:47 -0800295 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
296 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
299 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
300 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley86726b02013-06-19 16:36:45 -0700303 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston8fd2b472013-11-04 09:24:58 -0800304 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
305 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
307 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralstonffe24562014-08-27 14:29:07 -0700308 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
309 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
310 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
311 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
312 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
313 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
314 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
315 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400316
Tejun Heoe34bb372007-02-26 20:24:03 +0900317 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
318 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
319 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400320
321 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800322 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800323 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
324 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
325 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
326 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
327 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
328 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400329
Shane Huange2dd90b2009-07-29 11:34:49 +0800330 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800331 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang722804f2013-06-03 18:24:10 +0800332 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800333 /* AMD is using RAID class only for ahci controllers */
334 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
335 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
336
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400337 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400338 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900339 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400340
341 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900342 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
343 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
344 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
345 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
346 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
347 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
348 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
349 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900350 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
351 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
352 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
353 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
357 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
358 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
359 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
360 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
361 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
362 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
373 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
374 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
375 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
376 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
377 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
378 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
379 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
380 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
381 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
385 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
386 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
387 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
388 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
389 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
390 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
391 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
392 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
397 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
398 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
399 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
400 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
401 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
402 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
403 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
404 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
405 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
409 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
410 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
411 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
412 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
413 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
414 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
415 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
416 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
417 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
420 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
421 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
422 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
423 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
424 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
425 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400426
Jeff Garzik95916ed2006-07-29 04:10:14 -0400427 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900428 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
429 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
430 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400431
Alessandro Rubini318893e2012-01-06 13:33:39 +0100432 /* ST Microelectronics */
433 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
434
Jeff Garzikcd70c262007-07-08 02:29:42 -0400435 /* Marvell */
436 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100437 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200438 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500439 .class = PCI_CLASS_STORAGE_SATA_AHCI,
440 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200441 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100442 { PCI_DEVICE(0x1b4b, 0x9125),
443 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500444 { PCI_DEVICE(0x1b4b, 0x917a),
445 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Murali Karicherie77f3792014-09-05 13:21:00 -0400446 { PCI_DEVICE(0x1b4b, 0x9182),
447 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
Alan Coxf0868b72012-09-04 16:07:18 +0100448 { PCI_DEVICE(0x1b4b, 0x9192),
449 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100450 { PCI_DEVICE(0x1b4b, 0x91a3),
451 .driver_data = board_ahci_yes_fbs },
Samir Benmendil34bf7632013-11-17 23:56:17 +0100452 { PCI_DEVICE(0x1b4b, 0x9230),
453 .driver_data = board_ahci_yes_fbs },
Jérôme Carreteroa3020682014-06-03 14:56:25 -0400454 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
455 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400456
Mark Nelsonc77a0362008-10-23 14:08:16 +1100457 /* Promise */
458 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degez46005522014-07-11 18:08:13 +0200459 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100460
Keng-Yu Linc9703762011-11-09 01:47:36 -0500461 /* Asmedia */
Alan Coxb7cd50f2012-09-04 16:25:25 +0100462 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
463 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
464 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
465 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500466
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800467 /* Enmotus */
468 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
469
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500470 /* Generic, PCI class code for AHCI */
471 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500472 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 { } /* terminate list */
475};
476
477
478static struct pci_driver ahci_pci_driver = {
479 .name = DRV_NAME,
480 .id_table = ahci_pci_tbl,
481 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900482 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900483#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900484 .suspend = ahci_pci_device_suspend,
485 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900486#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487};
488
Alan Cox5b66c822008-09-03 14:48:34 +0100489#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
490static int marvell_enable;
491#else
492static int marvell_enable = 1;
493#endif
494module_param(marvell_enable, int, 0644);
495MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
496
497
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300498static void ahci_pci_save_initial_config(struct pci_dev *pdev,
499 struct ahci_host_priv *hpriv)
500{
501 unsigned int force_port_map = 0;
502 unsigned int mask_port_map = 0;
503
504 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
505 dev_info(&pdev->dev, "JMB361 has only one port\n");
506 force_port_map = 1;
507 }
508
509 /*
510 * Temporary Marvell 6145 hack: PATA port presence
511 * is asserted through the standard AHCI port
512 * presence register, as bit 4 (counting from 0)
513 */
514 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
515 if (pdev->device == 0x6121)
516 mask_port_map = 0x3;
517 else
518 mask_port_map = 0xf;
519 dev_info(&pdev->dev,
520 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
521 }
522
Anton Vorontsov1d513352010-03-03 20:17:37 +0300523 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
524 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300525}
526
Anton Vorontsov33030402010-03-03 20:17:39 +0300527static int ahci_pci_reset_controller(struct ata_host *host)
528{
529 struct pci_dev *pdev = to_pci_dev(host->dev);
530
531 ahci_reset_controller(host);
532
Tejun Heod91542c2006-07-26 15:59:26 +0900533 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300534 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900535 u16 tmp16;
536
537 /* configure PCS */
538 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900539 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
540 tmp16 |= hpriv->port_map;
541 pci_write_config_word(pdev, 0x92, tmp16);
542 }
Tejun Heod91542c2006-07-26 15:59:26 +0900543 }
544
545 return 0;
546}
547
Anton Vorontsov781d6552010-03-03 20:17:42 +0300548static void ahci_pci_init_controller(struct ata_host *host)
549{
550 struct ahci_host_priv *hpriv = host->private_data;
551 struct pci_dev *pdev = to_pci_dev(host->dev);
552 void __iomem *port_mmio;
553 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100554 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900555
Tejun Heo417a1a62007-09-23 13:19:55 +0900556 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100557 if (pdev->device == 0x6121)
558 mv = 2;
559 else
560 mv = 4;
561 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400562
563 writel(0, port_mmio + PORT_IRQ_MASK);
564
565 /* clear port IRQ */
566 tmp = readl(port_mmio + PORT_IRQ_STAT);
567 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
568 if (tmp)
569 writel(tmp, port_mmio + PORT_IRQ_STAT);
570 }
571
Anton Vorontsov781d6552010-03-03 20:17:42 +0300572 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900573}
574
Tejun Heocc0680a2007-08-06 18:36:23 +0900575static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900576 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900577{
Tejun Heocc0680a2007-08-06 18:36:23 +0900578 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900579 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900580 int rc;
581
582 DPRINTK("ENTER\n");
583
Tejun Heo4447d352007-04-17 23:44:08 +0900584 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900585
Tejun Heocc0680a2007-08-06 18:36:23 +0900586 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900587 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900588
Tejun Heo4447d352007-04-17 23:44:08 +0900589 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900590
591 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
592
593 /* vt8251 doesn't clear BSY on signature FIS reception,
594 * request follow-up softreset.
595 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900596 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900597}
598
Tejun Heoedc93052007-10-25 14:59:16 +0900599static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
600 unsigned long deadline)
601{
602 struct ata_port *ap = link->ap;
603 struct ahci_port_priv *pp = ap->private_data;
604 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
605 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900606 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900607 int rc;
608
609 ahci_stop_engine(ap);
610
611 /* clear D2H reception area to properly wait for D2H FIS */
612 ata_tf_init(link->device, &tf);
613 tf.command = 0x80;
614 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
615
616 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900617 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900618
619 ahci_start_engine(ap);
620
Tejun Heoedc93052007-10-25 14:59:16 +0900621 /* The pseudo configuration device on SIMG4726 attached to
622 * ASUS P5W-DH Deluxe doesn't send signature FIS after
623 * hardreset if no device is attached to the first downstream
624 * port && the pseudo device locks up on SRST w/ PMP==0. To
625 * work around this, wait for !BSY only briefly. If BSY isn't
626 * cleared, perform CLO and proceed to IDENTIFY (achieved by
627 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
628 *
629 * Wait for two seconds. Devices attached to downstream port
630 * which can't process the following IDENTIFY after this will
631 * have to be reset again. For most cases, this should
632 * suffice while making probing snappish enough.
633 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900634 if (online) {
635 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
636 ahci_check_ready);
637 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800638 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900639 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900640 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900641}
642
Tejun Heo438ac6d2007-03-02 17:31:26 +0900643#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900644static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
645{
Jeff Garzikcca39742006-08-24 03:19:22 -0400646 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900647 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300648 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900649 u32 ctl;
650
Tejun Heo9b10ae82009-05-30 20:50:12 +0900651 if (mesg.event & PM_EVENT_SUSPEND &&
652 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700653 dev_err(&pdev->dev,
654 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900655 return -EIO;
656 }
657
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100658 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900659 /* AHCI spec rev1.1 section 8.3.3:
660 * Software must disable interrupts prior to requesting a
661 * transition of the HBA to D3 state.
662 */
663 ctl = readl(mmio + HOST_CTL);
664 ctl &= ~HOST_IRQ_EN;
665 writel(ctl, mmio + HOST_CTL);
666 readl(mmio + HOST_CTL); /* flush */
667 }
668
669 return ata_pci_device_suspend(pdev, mesg);
670}
671
672static int ahci_pci_device_resume(struct pci_dev *pdev)
673{
Jeff Garzikcca39742006-08-24 03:19:22 -0400674 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900675 int rc;
676
Tejun Heo553c4aa2006-12-26 19:39:50 +0900677 rc = ata_pci_device_do_resume(pdev);
678 if (rc)
679 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900680
681 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300682 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900683 if (rc)
684 return rc;
685
Anton Vorontsov781d6552010-03-03 20:17:42 +0300686 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900687 }
688
Jeff Garzikcca39742006-08-24 03:19:22 -0400689 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900690
691 return 0;
692}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900693#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900694
Tejun Heo4447d352007-04-17 23:44:08 +0900695static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
Alessandro Rubini318893e2012-01-06 13:33:39 +0100699 /*
700 * If the device fixup already set the dma_mask to some non-standard
701 * value, don't extend it here. This happens on STA2X11, for example.
702 */
703 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
704 return 0;
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700707 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
708 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700710 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700712 dev_err(&pdev->dev,
713 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return rc;
715 }
716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700718 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700720 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return rc;
722 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700723 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700725 dev_err(&pdev->dev,
726 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 return rc;
728 }
729 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return 0;
731}
732
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300733static void ahci_pci_print_info(struct ata_host *host)
734{
735 struct pci_dev *pdev = to_pci_dev(host->dev);
736 u16 cc;
737 const char *scc_s;
738
739 pci_read_config_word(pdev, 0x0a, &cc);
740 if (cc == PCI_CLASS_STORAGE_IDE)
741 scc_s = "IDE";
742 else if (cc == PCI_CLASS_STORAGE_SATA)
743 scc_s = "SATA";
744 else if (cc == PCI_CLASS_STORAGE_RAID)
745 scc_s = "RAID";
746 else
747 scc_s = "unknown";
748
749 ahci_print_info(host, scc_s);
750}
751
Tejun Heoedc93052007-10-25 14:59:16 +0900752/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
753 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
754 * support PMP and the 4726 either directly exports the device
755 * attached to the first downstream port or acts as a hardware storage
756 * controller and emulate a single ATA device (can be RAID 0/1 or some
757 * other configuration).
758 *
759 * When there's no device attached to the first downstream port of the
760 * 4726, "Config Disk" appears, which is a pseudo ATA device to
761 * configure the 4726. However, ATA emulation of the device is very
762 * lame. It doesn't send signature D2H Reg FIS after the initial
763 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
764 *
765 * The following function works around the problem by always using
766 * hardreset on the port and not depending on receiving signature FIS
767 * afterward. If signature FIS isn't received soon, ATA class is
768 * assumed without follow-up softreset.
769 */
770static void ahci_p5wdh_workaround(struct ata_host *host)
771{
772 static struct dmi_system_id sysids[] = {
773 {
774 .ident = "P5W DH Deluxe",
775 .matches = {
776 DMI_MATCH(DMI_SYS_VENDOR,
777 "ASUSTEK COMPUTER INC"),
778 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
779 },
780 },
781 { }
782 };
783 struct pci_dev *pdev = to_pci_dev(host->dev);
784
785 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
786 dmi_check_system(sysids)) {
787 struct ata_port *ap = host->ports[1];
788
Joe Perchesa44fec12011-04-15 15:51:58 -0700789 dev_info(&pdev->dev,
790 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900791
792 ap->ops = &ahci_p5wdh_ops;
793 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
794 }
795}
796
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900797/* only some SB600 ahci controllers can do 64bit DMA */
798static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800799{
800 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900801 /*
802 * The oldest version known to be broken is 0901 and
803 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900804 * Enable 64bit DMA on 1501 and anything newer.
805 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900806 * Please read bko#9412 for more info.
807 */
Shane Huang58a09b32009-05-27 15:04:43 +0800808 {
809 .ident = "ASUS M2A-VM",
810 .matches = {
811 DMI_MATCH(DMI_BOARD_VENDOR,
812 "ASUSTeK Computer INC."),
813 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
814 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900815 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800816 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100817 /*
818 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
819 * support 64bit DMA.
820 *
821 * BIOS versions earlier than 1.5 had the Manufacturer DMI
822 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
823 * This spelling mistake was fixed in BIOS version 1.5, so
824 * 1.5 and later have the Manufacturer as
825 * "MICRO-STAR INTERNATIONAL CO.,LTD".
826 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
827 *
828 * BIOS versions earlier than 1.9 had a Board Product Name
829 * DMI field of "MS-7376". This was changed to be
830 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
831 * match on DMI_BOARD_NAME of "MS-7376".
832 */
833 {
834 .ident = "MSI K9A2 Platinum",
835 .matches = {
836 DMI_MATCH(DMI_BOARD_VENDOR,
837 "MICRO-STAR INTER"),
838 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
839 },
840 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000841 /*
842 * All BIOS versions for the Asus M3A support 64bit DMA.
843 * (all release versions from 0301 to 1206 were tested)
844 */
845 {
846 .ident = "ASUS M3A",
847 .matches = {
848 DMI_MATCH(DMI_BOARD_VENDOR,
849 "ASUSTeK Computer INC."),
850 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
851 },
852 },
Shane Huang58a09b32009-05-27 15:04:43 +0800853 { }
854 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900855 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900856 int year, month, date;
857 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800858
Tejun Heo03d783b2009-08-16 21:04:02 +0900859 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800860 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900861 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800862 return false;
863
Mark Nelsone65cc192009-11-03 20:06:48 +1100864 if (!match->driver_data)
865 goto enable_64bit;
866
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900867 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
868 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800869
Mark Nelsone65cc192009-11-03 20:06:48 +1100870 if (strcmp(buf, match->driver_data) >= 0)
871 goto enable_64bit;
872 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700873 dev_warn(&pdev->dev,
874 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
875 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900876 return false;
877 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100878
879enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700880 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100881 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800882}
883
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100884static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
885{
886 static const struct dmi_system_id broken_systems[] = {
887 {
888 .ident = "HP Compaq nx6310",
889 .matches = {
890 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
891 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
892 },
893 /* PCI slot number of the controller */
894 .driver_data = (void *)0x1FUL,
895 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100896 {
897 .ident = "HP Compaq 6720s",
898 .matches = {
899 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
900 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
901 },
902 /* PCI slot number of the controller */
903 .driver_data = (void *)0x1FUL,
904 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100905
906 { } /* terminate list */
907 };
908 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
909
910 if (dmi) {
911 unsigned long slot = (unsigned long)dmi->driver_data;
912 /* apply the quirk only to on-board controllers */
913 return slot == PCI_SLOT(pdev->devfn);
914 }
915
916 return false;
917}
918
Tejun Heo9b10ae82009-05-30 20:50:12 +0900919static bool ahci_broken_suspend(struct pci_dev *pdev)
920{
921 static const struct dmi_system_id sysids[] = {
922 /*
923 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
924 * to the harddisk doesn't become online after
925 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900926 *
927 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
928 *
929 * Use dates instead of versions to match as HP is
930 * apparently recycling both product and version
931 * strings.
932 *
933 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900934 */
935 {
936 .ident = "dv4",
937 .matches = {
938 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
939 DMI_MATCH(DMI_PRODUCT_NAME,
940 "HP Pavilion dv4 Notebook PC"),
941 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900942 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900943 },
944 {
945 .ident = "dv5",
946 .matches = {
947 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
948 DMI_MATCH(DMI_PRODUCT_NAME,
949 "HP Pavilion dv5 Notebook PC"),
950 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900951 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900952 },
953 {
954 .ident = "dv6",
955 .matches = {
956 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
957 DMI_MATCH(DMI_PRODUCT_NAME,
958 "HP Pavilion dv6 Notebook PC"),
959 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900960 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900961 },
962 {
963 .ident = "HDX18",
964 .matches = {
965 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
966 DMI_MATCH(DMI_PRODUCT_NAME,
967 "HP HDX18 Notebook PC"),
968 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900969 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900970 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900971 /*
972 * Acer eMachines G725 has the same problem. BIOS
973 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300974 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900975 * that we don't have much idea about. For now,
976 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900977 *
978 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900979 */
980 {
981 .ident = "G725",
982 .matches = {
983 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
984 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
985 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900986 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900987 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900988 { } /* terminate list */
989 };
990 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900991 int year, month, date;
992 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900993
994 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
995 return false;
996
Tejun Heo9deb3432010-03-16 09:50:26 +0900997 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
998 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900999
Tejun Heo9deb3432010-03-16 09:50:26 +09001000 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001001}
1002
Tejun Heo55946392009-08-04 14:30:08 +09001003static bool ahci_broken_online(struct pci_dev *pdev)
1004{
1005#define ENCODE_BUSDEVFN(bus, slot, func) \
1006 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1007 static const struct dmi_system_id sysids[] = {
1008 /*
1009 * There are several gigabyte boards which use
1010 * SIMG5723s configured as hardware RAID. Certain
1011 * 5723 firmware revisions shipped there keep the link
1012 * online but fail to answer properly to SRST or
1013 * IDENTIFY when no device is attached downstream
1014 * causing libata to retry quite a few times leading
1015 * to excessive detection delay.
1016 *
1017 * As these firmwares respond to the second reset try
1018 * with invalid device signature, considering unknown
1019 * sig as offline works around the problem acceptably.
1020 */
1021 {
1022 .ident = "EP45-DQ6",
1023 .matches = {
1024 DMI_MATCH(DMI_BOARD_VENDOR,
1025 "Gigabyte Technology Co., Ltd."),
1026 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1027 },
1028 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1029 },
1030 {
1031 .ident = "EP45-DS5",
1032 .matches = {
1033 DMI_MATCH(DMI_BOARD_VENDOR,
1034 "Gigabyte Technology Co., Ltd."),
1035 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1036 },
1037 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1038 },
1039 { } /* terminate list */
1040 };
1041#undef ENCODE_BUSDEVFN
1042 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1043 unsigned int val;
1044
1045 if (!dmi)
1046 return false;
1047
1048 val = (unsigned long)dmi->driver_data;
1049
1050 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1051}
1052
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001053#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001054static void ahci_gtf_filter_workaround(struct ata_host *host)
1055{
1056 static const struct dmi_system_id sysids[] = {
1057 /*
1058 * Aspire 3810T issues a bunch of SATA enable commands
1059 * via _GTF including an invalid one and one which is
1060 * rejected by the device. Among the successful ones
1061 * is FPDMA non-zero offset enable which when enabled
1062 * only on the drive side leads to NCQ command
1063 * failures. Filter it out.
1064 */
1065 {
1066 .ident = "Aspire 3810T",
1067 .matches = {
1068 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1069 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1070 },
1071 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1072 },
1073 { }
1074 };
1075 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1076 unsigned int filter;
1077 int i;
1078
1079 if (!dmi)
1080 return;
1081
1082 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001083 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1084 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001085
1086 for (i = 0; i < host->n_ports; i++) {
1087 struct ata_port *ap = host->ports[i];
1088 struct ata_link *link;
1089 struct ata_device *dev;
1090
1091 ata_for_each_link(link, ap, EDGE)
1092 ata_for_each_dev(dev, link, ALL)
1093 dev->gtf_filter |= filter;
1094 }
1095}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001096#else
1097static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1098{}
1099#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001100
Tejun Heo24dc5f32007-01-20 16:00:28 +09001101static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Tejun Heoe297d992008-06-10 00:13:04 +09001103 unsigned int board_id = ent->driver_data;
1104 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001105 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001106 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001108 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001109 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001110 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
1112 VPRINTK("ENTER\n");
1113
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001114 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001115
Joe Perches06296a12011-04-15 15:52:00 -07001116 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Alan Cox5b66c822008-09-03 14:48:34 +01001118 /* The AHCI driver can only drive the SATA ports, the PATA driver
1119 can drive them all so if both drivers are selected make sure
1120 AHCI stays out of the way */
1121 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1122 return -ENODEV;
1123
Tejun Heoc6353b42010-06-17 11:42:22 +02001124 /*
1125 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1126 * ahci, use ata_generic instead.
1127 */
1128 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1129 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1130 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1131 pdev->subsystem_device == 0xcb89)
1132 return -ENODEV;
1133
Mark Nelson7a022672009-11-22 12:07:41 +11001134 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1135 * At the moment, we can only use the AHCI mode. Let the users know
1136 * that for SAS drives they're out of luck.
1137 */
1138 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001139 dev_info(&pdev->dev,
1140 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001141
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001142 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001143 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1144 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001145 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1146 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001147
Tejun Heo4447d352007-04-17 23:44:08 +09001148 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001149 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 if (rc)
1151 return rc;
1152
Tejun Heodea55132008-03-11 19:52:31 +09001153 /* AHCI controllers often implement SFF compatible interface.
1154 * Grab all PCI BARs just in case.
1155 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001156 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001157 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001158 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001159 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001160 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Tejun Heoc4f77922007-12-06 15:09:43 +09001162 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1163 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1164 u8 map;
1165
1166 /* ICH6s share the same PCI ID for both piix and ahci
1167 * modes. Enabling ahci mode while MAP indicates
1168 * combined mode is a bad idea. Yield to ata_piix.
1169 */
1170 pci_read_config_byte(pdev, ICH_MAP, &map);
1171 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001172 dev_info(&pdev->dev,
1173 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001174 return -ENODEV;
1175 }
1176 }
1177
Tejun Heo24dc5f32007-01-20 16:00:28 +09001178 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1179 if (!hpriv)
1180 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001181 hpriv->flags |= (unsigned long)pi.private_data;
1182
Tejun Heoe297d992008-06-10 00:13:04 +09001183 /* MCP65 revision A1 and A2 can't do MSI */
1184 if (board_id == board_ahci_mcp65 &&
1185 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1186 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1187
Shane Huange427fe02008-12-30 10:53:41 +08001188 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1189 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1190 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1191
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001192 /* only some SB600s can do 64bit DMA */
1193 if (ahci_sb600_enable_64bit(pdev))
1194 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001195
Tejun Heo31b239a2009-09-17 00:34:39 +09001196 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1197 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Alessandro Rubini318893e2012-01-06 13:33:39 +01001199 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001200
Tejun Heo4447d352007-04-17 23:44:08 +09001201 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001202 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Tejun Heo4447d352007-04-17 23:44:08 +09001204 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001205 if (hpriv->cap & HOST_CAP_NCQ) {
1206 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001207 /*
1208 * Auto-activate optimization is supposed to be
1209 * supported on all AHCI controllers indicating NCQ
1210 * capability, but it seems to be broken on some
1211 * chipsets including NVIDIAs.
1212 */
1213 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001214 pi.flags |= ATA_FLAG_FPDMA_AA;
1215 }
Tejun Heo4447d352007-04-17 23:44:08 +09001216
Tejun Heo7d50b602007-09-23 13:19:54 +09001217 if (hpriv->cap & HOST_CAP_PMP)
1218 pi.flags |= ATA_FLAG_PMP;
1219
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001220 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001221
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001222 if (ahci_broken_system_poweroff(pdev)) {
1223 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1224 dev_info(&pdev->dev,
1225 "quirky BIOS, skipping spindown on poweroff\n");
1226 }
1227
Tejun Heo9b10ae82009-05-30 20:50:12 +09001228 if (ahci_broken_suspend(pdev)) {
1229 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001230 dev_warn(&pdev->dev,
1231 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001232 }
1233
Tejun Heo55946392009-08-04 14:30:08 +09001234 if (ahci_broken_online(pdev)) {
1235 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1236 dev_info(&pdev->dev,
1237 "online status unreliable, applying workaround\n");
1238 }
1239
Tejun Heo837f5f82008-02-06 15:13:51 +09001240 /* CAP.NP sometimes indicate the index of the last enabled
1241 * port, at other times, that of the last possible port, so
1242 * determining the maximum port number requires looking at
1243 * both CAP.NP and port_map.
1244 */
1245 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1246
1247 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001248 if (!host)
1249 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001250 host->private_data = hpriv;
1251
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001252 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001253 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001254 else
1255 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001256
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001257 if (pi.flags & ATA_FLAG_EM)
1258 ahci_reset_em(host);
1259
Tejun Heo4447d352007-04-17 23:44:08 +09001260 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001261 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001262
Alessandro Rubini318893e2012-01-06 13:33:39 +01001263 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1264 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001265 0x100 + ap->port_no * 0x80, "port");
1266
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001267 /* set enclosure management message type */
1268 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001269 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001270
1271
Jeff Garzikdab632e2007-05-28 08:33:01 -04001272 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001273 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001274 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001275 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Tejun Heoedc93052007-10-25 14:59:16 +09001277 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1278 ahci_p5wdh_workaround(host);
1279
Tejun Heof80ae7e2009-09-16 04:18:03 +09001280 /* apply gtf filter quirk */
1281 ahci_gtf_filter_workaround(host);
1282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001284 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001286 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Anton Vorontsov33030402010-03-03 20:17:39 +03001288 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001289 if (rc)
1290 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001291
Anton Vorontsov781d6552010-03-03 20:17:42 +03001292 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001293 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Tejun Heo4447d352007-04-17 23:44:08 +09001295 pci_set_master(pdev);
1296 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1297 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001298}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
1300static int __init ahci_init(void)
1301{
Pavel Roskinb7887192006-08-10 18:13:18 +09001302 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303}
1304
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305static void __exit ahci_exit(void)
1306{
1307 pci_unregister_driver(&ahci_pci_driver);
1308}
1309
1310
1311MODULE_AUTHOR("Jeff Garzik");
1312MODULE_DESCRIPTION("AHCI SATA low-level driver");
1313MODULE_LICENSE("GPL");
1314MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001315MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
1317module_init(ahci_init);
1318module_exit(ahci_exit);