blob: bd093a6670a23eba427ec5194ea6995dc864752f [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Wu Fengguang079d88c2010-03-08 10:44:23 +08009 *
10 * Authors:
11 * Wu Fengguang <wfg@linux.intel.com>
12 *
13 * Maintained by:
14 * Wu Fengguang <wfg@linux.intel.com>
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the Free
18 * Software Foundation; either version 2 of the License, or (at your option)
19 * any later version.
20 *
21 * This program is distributed in the hope that it will be useful, but
22 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
23 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
24 * for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software Foundation,
28 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
Takashi Iwai84eb01b2010-09-07 12:27:25 +020031#include <linux/init.h>
32#include <linux/delay.h>
33#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040034#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020035#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020036#include <sound/jack.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020037#include "hda_codec.h"
38#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020039#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040
Takashi Iwai0ebaa242011-01-11 18:11:04 +010041static bool static_hdmi_pcm;
42module_param(static_hdmi_pcm, bool, 0644);
43MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
44
Takashi Iwai84eb01b2010-09-07 12:27:25 +020045/*
46 * The HDMI/DisplayPort configuration can be highly dynamic. A graphics device
Stephen Warren384a48d2011-06-01 11:14:21 -060047 * could support N independent pipes, each of them can be connected to one or
Takashi Iwai84eb01b2010-09-07 12:27:25 +020048 * more ports (DVI, HDMI or DisplayPort).
49 *
50 * The HDA correspondence of pipes/ports are converter/pin nodes.
51 */
Takashi Iwaia4567cb2011-11-24 14:44:19 +010052#define MAX_HDMI_CVTS 8
53#define MAX_HDMI_PINS 8
Wu Fengguang079d88c2010-03-08 10:44:23 +080054
Stephen Warren384a48d2011-06-01 11:14:21 -060055struct hdmi_spec_per_cvt {
56 hda_nid_t cvt_nid;
57 int assigned;
58 unsigned int channels_min;
59 unsigned int channels_max;
60 u32 rates;
61 u64 formats;
62 unsigned int maxbps;
63};
64
65struct hdmi_spec_per_pin {
66 hda_nid_t pin_nid;
67 int num_mux_nids;
68 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Wu Fengguang744626d2011-11-16 16:29:47 +080069
70 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060071 struct hdmi_eld sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +080072 struct delayed_work work;
Wu Fengguangc6e84532011-11-18 16:59:32 -060073 int repoll_count;
Stephen Warren384a48d2011-06-01 11:14:21 -060074};
75
Wu Fengguang079d88c2010-03-08 10:44:23 +080076struct hdmi_spec {
77 int num_cvts;
Stephen Warren384a48d2011-06-01 11:14:21 -060078 struct hdmi_spec_per_cvt cvts[MAX_HDMI_CVTS];
79
Wu Fengguang079d88c2010-03-08 10:44:23 +080080 int num_pins;
Stephen Warren384a48d2011-06-01 11:14:21 -060081 struct hdmi_spec_per_pin pins[MAX_HDMI_PINS];
82 struct hda_pcm pcm_rec[MAX_HDMI_PINS];
Wu Fengguang079d88c2010-03-08 10:44:23 +080083
84 /*
Stephen Warren384a48d2011-06-01 11:14:21 -060085 * Non-generic ATI/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +080086 */
87 struct hda_multi_out multiout;
Takashi Iwaifb79e1e2011-05-02 12:17:41 +020088 const struct hda_pcm_stream *pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +080089};
90
91
92struct hdmi_audio_infoframe {
93 u8 type; /* 0x84 */
94 u8 ver; /* 0x01 */
95 u8 len; /* 0x0a */
96
Wu Fengguang53d7d692010-09-21 14:25:49 +080097 u8 checksum;
98
Wu Fengguang079d88c2010-03-08 10:44:23 +080099 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
100 u8 SS01_SF24;
101 u8 CXT04;
102 u8 CA;
103 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800104};
105
106struct dp_audio_infoframe {
107 u8 type; /* 0x84 */
108 u8 len; /* 0x1b */
109 u8 ver; /* 0x11 << 2 */
110
111 u8 CC02_CT47; /* match with HDMI infoframe from this on */
112 u8 SS01_SF24;
113 u8 CXT04;
114 u8 CA;
115 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800116};
117
Takashi Iwai2b203db2011-02-11 12:17:30 +0100118union audio_infoframe {
119 struct hdmi_audio_infoframe hdmi;
120 struct dp_audio_infoframe dp;
121 u8 bytes[0];
122};
123
Wu Fengguang079d88c2010-03-08 10:44:23 +0800124/*
125 * CEA speaker placement:
126 *
127 * FLH FCH FRH
128 * FLW FL FLC FC FRC FR FRW
129 *
130 * LFE
131 * TC
132 *
133 * RL RLC RC RRC RR
134 *
135 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
136 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
137 */
138enum cea_speaker_placement {
139 FL = (1 << 0), /* Front Left */
140 FC = (1 << 1), /* Front Center */
141 FR = (1 << 2), /* Front Right */
142 FLC = (1 << 3), /* Front Left Center */
143 FRC = (1 << 4), /* Front Right Center */
144 RL = (1 << 5), /* Rear Left */
145 RC = (1 << 6), /* Rear Center */
146 RR = (1 << 7), /* Rear Right */
147 RLC = (1 << 8), /* Rear Left Center */
148 RRC = (1 << 9), /* Rear Right Center */
149 LFE = (1 << 10), /* Low Frequency Effect */
150 FLW = (1 << 11), /* Front Left Wide */
151 FRW = (1 << 12), /* Front Right Wide */
152 FLH = (1 << 13), /* Front Left High */
153 FCH = (1 << 14), /* Front Center High */
154 FRH = (1 << 15), /* Front Right High */
155 TC = (1 << 16), /* Top Center */
156};
157
158/*
159 * ELD SA bits in the CEA Speaker Allocation data block
160 */
161static int eld_speaker_allocation_bits[] = {
162 [0] = FL | FR,
163 [1] = LFE,
164 [2] = FC,
165 [3] = RL | RR,
166 [4] = RC,
167 [5] = FLC | FRC,
168 [6] = RLC | RRC,
169 /* the following are not defined in ELD yet */
170 [7] = FLW | FRW,
171 [8] = FLH | FRH,
172 [9] = TC,
173 [10] = FCH,
174};
175
176struct cea_channel_speaker_allocation {
177 int ca_index;
178 int speakers[8];
179
180 /* derived values, just for convenience */
181 int channels;
182 int spk_mask;
183};
184
185/*
186 * ALSA sequence is:
187 *
188 * surround40 surround41 surround50 surround51 surround71
189 * ch0 front left = = = =
190 * ch1 front right = = = =
191 * ch2 rear left = = = =
192 * ch3 rear right = = = =
193 * ch4 LFE center center center
194 * ch5 LFE LFE
195 * ch6 side left
196 * ch7 side right
197 *
198 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
199 */
200static int hdmi_channel_mapping[0x32][8] = {
201 /* stereo */
202 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
203 /* 2.1 */
204 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
205 /* Dolby Surround */
206 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
207 /* surround40 */
208 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
209 /* 4ch */
210 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
211 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800212 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800213 /* surround50 */
214 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
215 /* surround51 */
216 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
217 /* 7.1 */
218 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
219};
220
221/*
222 * This is an ordered list!
223 *
224 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800225 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800226 */
227static struct cea_channel_speaker_allocation channel_allocations[] = {
228/* channel: 7 6 5 4 3 2 1 0 */
229{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
230 /* 2.1 */
231{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
232 /* Dolby Surround */
233{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
234 /* surround40 */
235{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
236 /* surround41 */
237{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
238 /* surround50 */
239{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
240 /* surround51 */
241{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
242 /* 6.1 */
243{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
244 /* surround71 */
245{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
246
247{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
248{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
249{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
250{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
251{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
252{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
253{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
254{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
255{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
256{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
257{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
258{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
259{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
260{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
261{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
262{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
263{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
264{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
265{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
266{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
267{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
268{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
269{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
270{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
271{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
272{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
273{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
274{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
275{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
276{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
277{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
278{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
279{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
280{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
281{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
282{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
283{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
284{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
285{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
286{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
287{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
288};
289
290
291/*
292 * HDMI routines
293 */
294
Stephen Warren384a48d2011-06-01 11:14:21 -0600295static int pin_nid_to_pin_index(struct hdmi_spec *spec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800296{
Stephen Warren384a48d2011-06-01 11:14:21 -0600297 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800298
Stephen Warren384a48d2011-06-01 11:14:21 -0600299 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
300 if (spec->pins[pin_idx].pin_nid == pin_nid)
301 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800302
Stephen Warren384a48d2011-06-01 11:14:21 -0600303 snd_printk(KERN_WARNING "HDMI: pin nid %d not registered\n", pin_nid);
304 return -EINVAL;
305}
306
307static int hinfo_to_pin_index(struct hdmi_spec *spec,
308 struct hda_pcm_stream *hinfo)
309{
310 int pin_idx;
311
312 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
313 if (&spec->pcm_rec[pin_idx].stream[0] == hinfo)
314 return pin_idx;
315
316 snd_printk(KERN_WARNING "HDMI: hinfo %p not registered\n", hinfo);
317 return -EINVAL;
318}
319
320static int cvt_nid_to_cvt_index(struct hdmi_spec *spec, hda_nid_t cvt_nid)
321{
322 int cvt_idx;
323
324 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
325 if (spec->cvts[cvt_idx].cvt_nid == cvt_nid)
326 return cvt_idx;
327
328 snd_printk(KERN_WARNING "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800329 return -EINVAL;
330}
331
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500332static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
333 struct snd_ctl_elem_info *uinfo)
334{
335 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
336 struct hdmi_spec *spec;
337 int pin_idx;
338
339 spec = codec->spec;
340 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
341
342 pin_idx = kcontrol->private_value;
343 uinfo->count = spec->pins[pin_idx].sink_eld.eld_size;
344
345 return 0;
346}
347
348static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
349 struct snd_ctl_elem_value *ucontrol)
350{
351 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
352 struct hdmi_spec *spec;
353 int pin_idx;
354
355 spec = codec->spec;
356 pin_idx = kcontrol->private_value;
357
358 memcpy(ucontrol->value.bytes.data,
359 spec->pins[pin_idx].sink_eld.eld_buffer, ELD_MAX_SIZE);
360
361 return 0;
362}
363
364static struct snd_kcontrol_new eld_bytes_ctl = {
365 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
366 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
367 .name = "ELD",
368 .info = hdmi_eld_ctl_info,
369 .get = hdmi_eld_ctl_get,
370};
371
372static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
373 int device)
374{
375 struct snd_kcontrol *kctl;
376 struct hdmi_spec *spec = codec->spec;
377 int err;
378
379 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
380 if (!kctl)
381 return -ENOMEM;
382 kctl->private_value = pin_idx;
383 kctl->id.device = device;
384
385 err = snd_hda_ctl_add(codec, spec->pins[pin_idx].pin_nid, kctl);
386 if (err < 0)
387 return err;
388
389 return 0;
390}
391
Wu Fengguang079d88c2010-03-08 10:44:23 +0800392#ifdef BE_PARANOID
393static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
394 int *packet_index, int *byte_index)
395{
396 int val;
397
398 val = snd_hda_codec_read(codec, pin_nid, 0,
399 AC_VERB_GET_HDMI_DIP_INDEX, 0);
400
401 *packet_index = val >> 5;
402 *byte_index = val & 0x1f;
403}
404#endif
405
406static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
407 int packet_index, int byte_index)
408{
409 int val;
410
411 val = (packet_index << 5) | (byte_index & 0x1f);
412
413 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
414}
415
416static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
417 unsigned char val)
418{
419 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
420}
421
Stephen Warren384a48d2011-06-01 11:14:21 -0600422static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800423{
424 /* Unmute */
425 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
426 snd_hda_codec_write(codec, pin_nid, 0,
427 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Takashi Iwai88e7e712012-12-14 10:22:35 +0100428 /* Enable pin out: some machines with GM965 gets broken output when
429 * the pin is disabled or changed while using with HDMI
430 */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800431 snd_hda_codec_write(codec, pin_nid, 0,
Takashi Iwai88e7e712012-12-14 10:22:35 +0100432 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800433}
434
Stephen Warren384a48d2011-06-01 11:14:21 -0600435static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800436{
Stephen Warren384a48d2011-06-01 11:14:21 -0600437 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800438 AC_VERB_GET_CVT_CHAN_COUNT, 0);
439}
440
441static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600442 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800443{
Stephen Warren384a48d2011-06-01 11:14:21 -0600444 if (chs != hdmi_get_channel_count(codec, cvt_nid))
445 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800446 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
447}
448
449
450/*
451 * Channel mapping routines
452 */
453
454/*
455 * Compute derived values in channel_allocations[].
456 */
457static void init_channel_allocations(void)
458{
459 int i, j;
460 struct cea_channel_speaker_allocation *p;
461
462 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
463 p = channel_allocations + i;
464 p->channels = 0;
465 p->spk_mask = 0;
466 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
467 if (p->speakers[j]) {
468 p->channels++;
469 p->spk_mask |= p->speakers[j];
470 }
471 }
472}
473
474/*
475 * The transformation takes two steps:
476 *
477 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
478 * spk_mask => (channel_allocations[]) => ai->CA
479 *
480 * TODO: it could select the wrong CA from multiple candidates.
481*/
Stephen Warren384a48d2011-06-01 11:14:21 -0600482static int hdmi_channel_allocation(struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800483{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800484 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800485 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800486 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800487 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
488
489 /*
490 * CA defaults to 0 for basic stereo audio
491 */
492 if (channels <= 2)
493 return 0;
494
Wu Fengguang079d88c2010-03-08 10:44:23 +0800495 /*
496 * expand ELD's speaker allocation mask
497 *
498 * ELD tells the speaker mask in a compact(paired) form,
499 * expand ELD's notions to match the ones used by Audio InfoFrame.
500 */
501 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
502 if (eld->spk_alloc & (1 << i))
503 spk_mask |= eld_speaker_allocation_bits[i];
504 }
505
506 /* search for the first working match in the CA table */
507 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
508 if (channels == channel_allocations[i].channels &&
509 (spk_mask & channel_allocations[i].spk_mask) ==
510 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800511 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800512 break;
513 }
514 }
515
Anssi Hannulaa8d5c052013-09-01 14:36:47 +0300516 if (!ca) {
517 /* if there was no match, select the regular ALSA channel
518 * allocation with the matching number of channels */
519 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
520 if (channels == channel_allocations[i].channels) {
521 ca = channel_allocations[i].ca_index;
522 break;
523 }
524 }
525 }
526
Wu Fengguang079d88c2010-03-08 10:44:23 +0800527 snd_print_channel_allocation(eld->spk_alloc, buf, sizeof(buf));
Wu Fengguang2abbf432010-03-08 10:45:38 +0800528 snd_printdd("HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800529 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800530
Wu Fengguang53d7d692010-09-21 14:25:49 +0800531 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800532}
533
534static void hdmi_debug_channel_mapping(struct hda_codec *codec,
535 hda_nid_t pin_nid)
536{
537#ifdef CONFIG_SND_DEBUG_VERBOSE
538 int i;
539 int slot;
540
541 for (i = 0; i < 8; i++) {
542 slot = snd_hda_codec_read(codec, pin_nid, 0,
543 AC_VERB_GET_HDMI_CHAN_SLOT, i);
544 printk(KERN_DEBUG "HDMI: ASP channel %d => slot %d\n",
545 slot >> 4, slot & 0xf);
546 }
547#endif
548}
549
550
551static void hdmi_setup_channel_mapping(struct hda_codec *codec,
552 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800553 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800554{
555 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800556 int err;
557
558 if (hdmi_channel_mapping[ca][1] == 0) {
559 for (i = 0; i < channel_allocations[ca].channels; i++)
560 hdmi_channel_mapping[ca][i] = i | (i << 4);
561 for (; i < 8; i++)
562 hdmi_channel_mapping[ca][i] = 0xf | (i << 4);
563 }
564
565 for (i = 0; i < 8; i++) {
566 err = snd_hda_codec_write(codec, pin_nid, 0,
567 AC_VERB_SET_HDMI_CHAN_SLOT,
568 hdmi_channel_mapping[ca][i]);
569 if (err) {
Wu Fengguang2abbf432010-03-08 10:45:38 +0800570 snd_printdd(KERN_NOTICE
571 "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800572 break;
573 }
574 }
575
576 hdmi_debug_channel_mapping(codec, pin_nid);
577}
578
579
580/*
581 * Audio InfoFrame routines
582 */
583
584/*
585 * Enable Audio InfoFrame Transmission
586 */
587static void hdmi_start_infoframe_trans(struct hda_codec *codec,
588 hda_nid_t pin_nid)
589{
590 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
591 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
592 AC_DIPXMIT_BEST);
593}
594
595/*
596 * Disable Audio InfoFrame Transmission
597 */
598static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
599 hda_nid_t pin_nid)
600{
601 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
602 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
603 AC_DIPXMIT_DISABLE);
604}
605
606static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
607{
608#ifdef CONFIG_SND_DEBUG_VERBOSE
609 int i;
610 int size;
611
612 size = snd_hdmi_get_eld_size(codec, pin_nid);
613 printk(KERN_DEBUG "HDMI: ELD buf size is %d\n", size);
614
615 for (i = 0; i < 8; i++) {
616 size = snd_hda_codec_read(codec, pin_nid, 0,
617 AC_VERB_GET_HDMI_DIP_SIZE, i);
618 printk(KERN_DEBUG "HDMI: DIP GP[%d] buf size is %d\n", i, size);
619 }
620#endif
621}
622
623static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
624{
625#ifdef BE_PARANOID
626 int i, j;
627 int size;
628 int pi, bi;
629 for (i = 0; i < 8; i++) {
630 size = snd_hda_codec_read(codec, pin_nid, 0,
631 AC_VERB_GET_HDMI_DIP_SIZE, i);
632 if (size == 0)
633 continue;
634
635 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
636 for (j = 1; j < 1000; j++) {
637 hdmi_write_dip_byte(codec, pin_nid, 0x0);
638 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
639 if (pi != i)
640 snd_printd(KERN_INFO "dip index %d: %d != %d\n",
641 bi, pi, i);
642 if (bi == 0) /* byte index wrapped around */
643 break;
644 }
645 snd_printd(KERN_INFO
646 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
647 i, size, j);
648 }
649#endif
650}
651
Wu Fengguang53d7d692010-09-21 14:25:49 +0800652static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800653{
Wu Fengguang53d7d692010-09-21 14:25:49 +0800654 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800655 u8 sum = 0;
656 int i;
657
Wu Fengguang53d7d692010-09-21 14:25:49 +0800658 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800659
Wu Fengguang53d7d692010-09-21 14:25:49 +0800660 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800661 sum += bytes[i];
662
Wu Fengguang53d7d692010-09-21 14:25:49 +0800663 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800664}
665
666static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
667 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800668 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800669{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800670 int i;
671
672 hdmi_debug_dip_size(codec, pin_nid);
673 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
674
Wu Fengguang079d88c2010-03-08 10:44:23 +0800675 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800676 for (i = 0; i < size; i++)
677 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800678}
679
680static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800681 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800682{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800683 u8 val;
684 int i;
685
686 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
687 != AC_DIPXMIT_BEST)
688 return false;
689
690 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800691 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800692 val = snd_hda_codec_read(codec, pin_nid, 0,
693 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800694 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +0800695 return false;
696 }
697
698 return true;
699}
700
Stephen Warren384a48d2011-06-01 11:14:21 -0600701static void hdmi_setup_audio_infoframe(struct hda_codec *codec, int pin_idx,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800702 struct snd_pcm_substream *substream)
703{
704 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600705 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
706 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800707 int channels = substream->runtime->channels;
Stephen Warren384a48d2011-06-01 11:14:21 -0600708 struct hdmi_eld *eld;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800709 int ca;
Takashi Iwai2b203db2011-02-11 12:17:30 +0100710 union audio_infoframe ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800711
Stephen Warren384a48d2011-06-01 11:14:21 -0600712 eld = &spec->pins[pin_idx].sink_eld;
713 if (!eld->monitor_present)
714 return;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800715
Stephen Warren384a48d2011-06-01 11:14:21 -0600716 ca = hdmi_channel_allocation(eld, channels);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800717
Stephen Warren384a48d2011-06-01 11:14:21 -0600718 memset(&ai, 0, sizeof(ai));
719 if (eld->conn_type == 0) { /* HDMI */
720 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800721
Stephen Warren384a48d2011-06-01 11:14:21 -0600722 hdmi_ai->type = 0x84;
723 hdmi_ai->ver = 0x01;
724 hdmi_ai->len = 0x0a;
725 hdmi_ai->CC02_CT47 = channels - 1;
726 hdmi_ai->CA = ca;
727 hdmi_checksum_audio_infoframe(hdmi_ai);
728 } else if (eld->conn_type == 1) { /* DisplayPort */
729 struct dp_audio_infoframe *dp_ai = &ai.dp;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800730
Stephen Warren384a48d2011-06-01 11:14:21 -0600731 dp_ai->type = 0x84;
732 dp_ai->len = 0x1b;
733 dp_ai->ver = 0x11 << 2;
734 dp_ai->CC02_CT47 = channels - 1;
735 dp_ai->CA = ca;
736 } else {
737 snd_printd("HDMI: unknown connection type at pin %d\n",
738 pin_nid);
739 return;
740 }
Wu Fengguang53d7d692010-09-21 14:25:49 +0800741
Stephen Warren384a48d2011-06-01 11:14:21 -0600742 /*
743 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
744 * sizeof(*dp_ai) to avoid partial match/update problems when
745 * the user switches between HDMI/DP monitors.
746 */
747 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
748 sizeof(ai))) {
749 snd_printdd("hdmi_setup_audio_infoframe: "
750 "pin=%d channels=%d\n",
751 pin_nid,
752 channels);
753 hdmi_setup_channel_mapping(codec, pin_nid, ca);
754 hdmi_stop_infoframe_trans(codec, pin_nid);
755 hdmi_fill_audio_infoframe(codec, pin_nid,
756 ai.bytes, sizeof(ai));
757 hdmi_start_infoframe_trans(codec, pin_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800758 }
759}
760
761
762/*
763 * Unsolicited events
764 */
765
Wu Fengguangc6e84532011-11-18 16:59:32 -0600766static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +0200767
Wu Fengguang079d88c2010-03-08 10:44:23 +0800768static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
769{
770 struct hdmi_spec *spec = codec->spec;
Takashi Iwai3a938972011-10-28 01:16:55 +0200771 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
772 int pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -0600773 int pin_idx;
Takashi Iwai3a938972011-10-28 01:16:55 +0200774 struct hda_jack_tbl *jack;
775
776 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
777 if (!jack)
778 return;
779 pin_nid = jack->nid;
780 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800781
Fengguang Wufae3d882012-04-10 17:00:35 +0800782 _snd_printd(SND_PR_VERBOSE,
Stephen Warren384a48d2011-06-01 11:14:21 -0600783 "HDMI hot plug event: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Fengguang Wufae3d882012-04-10 17:00:35 +0800784 codec->addr, pin_nid,
785 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +0800786
Stephen Warren384a48d2011-06-01 11:14:21 -0600787 pin_idx = pin_nid_to_pin_index(spec, pin_nid);
788 if (pin_idx < 0)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800789 return;
790
Wu Fengguangc6e84532011-11-18 16:59:32 -0600791 hdmi_present_sense(&spec->pins[pin_idx], 1);
Takashi Iwai01a61e12011-10-28 00:03:22 +0200792 snd_hda_jack_report_sync(codec);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800793}
794
795static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
796{
797 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
798 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
799 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
800 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
801
802 printk(KERN_INFO
Stephen Warren384a48d2011-06-01 11:14:21 -0600803 "HDMI CP event: CODEC=%d PIN=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
804 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800805 tag,
806 subtag,
807 cp_state,
808 cp_ready);
809
810 /* TODO */
811 if (cp_state)
812 ;
813 if (cp_ready)
814 ;
815}
816
817
818static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
819{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800820 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
821 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
822
Takashi Iwai3a938972011-10-28 01:16:55 +0200823 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800824 snd_printd(KERN_INFO "Unexpected HDMI event tag 0x%x\n", tag);
825 return;
826 }
827
828 if (subtag == 0)
829 hdmi_intrinsic_event(codec, res);
830 else
831 hdmi_non_intrinsic_event(codec, res);
832}
833
834/*
835 * Callbacks
836 */
837
Takashi Iwai92f10b32010-08-03 14:21:00 +0200838/* HBR should be Non-PCM, 8 channels */
839#define is_hbr_format(format) \
840 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
841
Stephen Warren384a48d2011-06-01 11:14:21 -0600842static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
843 hda_nid_t pin_nid, u32 stream_tag, int format)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800844{
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300845 int pinctl;
846 int new_pinctl = 0;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300847
Stephen Warren384a48d2011-06-01 11:14:21 -0600848 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
849 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300850 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
851
852 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Takashi Iwai92f10b32010-08-03 14:21:00 +0200853 if (is_hbr_format(format))
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300854 new_pinctl |= AC_PINCTL_EPT_HBR;
855 else
856 new_pinctl |= AC_PINCTL_EPT_NATIVE;
857
858 snd_printdd("hdmi_setup_stream: "
859 "NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600860 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300861 pinctl == new_pinctl ? "" : "new-",
862 new_pinctl);
863
864 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -0600865 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300866 AC_VERB_SET_PIN_WIDGET_CONTROL,
867 new_pinctl);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300868
Stephen Warren384a48d2011-06-01 11:14:21 -0600869 }
Takashi Iwai92f10b32010-08-03 14:21:00 +0200870 if (is_hbr_format(format) && !new_pinctl) {
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300871 snd_printdd("hdmi_setup_stream: HBR is not supported\n");
872 return -EINVAL;
873 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800874
Stephen Warren384a48d2011-06-01 11:14:21 -0600875 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300876 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800877}
878
879/*
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200880 * HDA PCM callbacks
881 */
882static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
883 struct hda_codec *codec,
884 struct snd_pcm_substream *substream)
885{
886 struct hdmi_spec *spec = codec->spec;
Takashi Iwai639cef02011-01-14 10:30:46 +0100887 struct snd_pcm_runtime *runtime = substream->runtime;
Stephen Warren384a48d2011-06-01 11:14:21 -0600888 int pin_idx, cvt_idx, mux_idx = 0;
889 struct hdmi_spec_per_pin *per_pin;
890 struct hdmi_eld *eld;
891 struct hdmi_spec_per_cvt *per_cvt = NULL;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200892
Stephen Warren384a48d2011-06-01 11:14:21 -0600893 /* Validate hinfo */
894 pin_idx = hinfo_to_pin_index(spec, hinfo);
895 if (snd_BUG_ON(pin_idx < 0))
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200896 return -EINVAL;
Stephen Warren384a48d2011-06-01 11:14:21 -0600897 per_pin = &spec->pins[pin_idx];
898 eld = &per_pin->sink_eld;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200899
Stephen Warren384a48d2011-06-01 11:14:21 -0600900 /* Dynamically assign converter to stream */
901 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
902 per_cvt = &spec->cvts[cvt_idx];
903
904 /* Must not already be assigned */
905 if (per_cvt->assigned)
906 continue;
907 /* Must be in pin's mux's list of converters */
908 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
909 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
910 break;
911 /* Not in mux list */
912 if (mux_idx == per_pin->num_mux_nids)
913 continue;
914 break;
915 }
916 /* No free converters */
917 if (cvt_idx == spec->num_cvts)
918 return -ENODEV;
919
920 /* Claim converter */
921 per_cvt->assigned = 1;
922 hinfo->nid = per_cvt->cvt_nid;
923
Takashi Iwaiea76e8c2013-06-18 16:14:22 +0200924 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -0600925 AC_VERB_SET_CONNECT_SEL,
926 mux_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -0600927 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200928
Stephen Warren2def8172011-06-01 11:14:20 -0600929 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -0600930 hinfo->channels_min = per_cvt->channels_min;
931 hinfo->channels_max = per_cvt->channels_max;
932 hinfo->rates = per_cvt->rates;
933 hinfo->formats = per_cvt->formats;
934 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -0600935
Stephen Warren384a48d2011-06-01 11:14:21 -0600936 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -0600937 if (!static_hdmi_pcm && eld->eld_valid) {
Stephen Warren2def8172011-06-01 11:14:20 -0600938 snd_hdmi_eld_update_pcm_info(eld, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200939 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai63b2afe2013-02-01 14:01:27 +0100940 !hinfo->rates || !hinfo->formats) {
941 per_cvt->assigned = 0;
942 hinfo->nid = 0;
943 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200944 return -ENODEV;
Takashi Iwai63b2afe2013-02-01 14:01:27 +0100945 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200946 }
Stephen Warren2def8172011-06-01 11:14:20 -0600947
948 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +0100949 runtime->hw.channels_min = hinfo->channels_min;
950 runtime->hw.channels_max = hinfo->channels_max;
951 runtime->hw.formats = hinfo->formats;
952 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +0100953
954 snd_pcm_hw_constraint_step(substream->runtime, 0,
955 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200956 return 0;
957}
958
959/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800960 * HDA/HDMI auto parsing
961 */
Stephen Warren384a48d2011-06-01 11:14:21 -0600962static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800963{
964 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600965 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
966 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800967
968 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
969 snd_printk(KERN_WARNING
970 "HDMI: pin %d wcaps %#x "
971 "does not support connection list\n",
972 pin_nid, get_wcaps(codec, pin_nid));
973 return -EINVAL;
974 }
975
Stephen Warren384a48d2011-06-01 11:14:21 -0600976 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
977 per_pin->mux_nids,
978 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800979
980 return 0;
981}
982
Wu Fengguangc6e84532011-11-18 16:59:32 -0600983static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800984{
Wu Fengguang744626d2011-11-16 16:29:47 +0800985 struct hda_codec *codec = per_pin->codec;
986 struct hdmi_eld *eld = &per_pin->sink_eld;
987 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -0600988 /*
989 * Always execute a GetPinSense verb here, even when called from
990 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
991 * response's PD bit is not the real PD value, but indicates that
992 * the real PD value changed. An older version of the HD-audio
993 * specification worked this way. Hence, we just ignore the data in
994 * the unsolicited response to avoid custom WARs.
995 */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800996 int present = snd_hda_pin_sense(codec, pin_nid);
Wu Fengguangb95d68b2011-11-16 16:29:46 +0800997 bool eld_valid = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800998
Wu Fengguangb95d68b2011-11-16 16:29:46 +0800999 memset(eld, 0, offsetof(struct hdmi_eld, eld_buffer));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001000
Stephen Warren5d44f922011-05-24 17:11:17 -06001001 eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1002 if (eld->monitor_present)
Wu Fengguangb95d68b2011-11-16 16:29:46 +08001003 eld_valid = !!(present & AC_PINSENSE_ELDV);
Stephen Warren5d44f922011-05-24 17:11:17 -06001004
Fengguang Wufae3d882012-04-10 17:00:35 +08001005 _snd_printd(SND_PR_VERBOSE,
Stephen Warren384a48d2011-06-01 11:14:21 -06001006 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Wu Fengguangb95d68b2011-11-16 16:29:46 +08001007 codec->addr, pin_nid, eld->monitor_present, eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001008
David Henningsson65232892013-02-19 16:11:22 +01001009 eld->eld_valid = false;
Wu Fengguang744626d2011-11-16 16:29:47 +08001010 if (eld_valid) {
Stephen Warren5d44f922011-05-24 17:11:17 -06001011 if (!snd_hdmi_get_eld(eld, codec, pin_nid))
1012 snd_hdmi_show_eld(eld);
Wu Fengguangc6e84532011-11-18 16:59:32 -06001013 else if (repoll) {
Wu Fengguang744626d2011-11-16 16:29:47 +08001014 queue_delayed_work(codec->bus->workq,
1015 &per_pin->work,
1016 msecs_to_jiffies(300));
1017 }
1018 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001019}
1020
Wu Fengguang744626d2011-11-16 16:29:47 +08001021static void hdmi_repoll_eld(struct work_struct *work)
1022{
1023 struct hdmi_spec_per_pin *per_pin =
1024 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1025
Wu Fengguangc6e84532011-11-18 16:59:32 -06001026 if (per_pin->repoll_count++ > 6)
1027 per_pin->repoll_count = 0;
1028
1029 hdmi_present_sense(per_pin, per_pin->repoll_count);
Wu Fengguang744626d2011-11-16 16:29:47 +08001030}
1031
Wu Fengguang079d88c2010-03-08 10:44:23 +08001032static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1033{
1034 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001035 unsigned int caps, config;
1036 int pin_idx;
1037 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001038 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001039
Stephen Warren384a48d2011-06-01 11:14:21 -06001040 caps = snd_hda_param_read(codec, pin_nid, AC_PAR_PIN_CAP);
1041 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1042 return 0;
1043
1044 config = snd_hda_codec_read(codec, pin_nid, 0,
1045 AC_VERB_GET_CONFIG_DEFAULT, 0);
1046 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1047 return 0;
1048
1049 if (snd_BUG_ON(spec->num_pins >= MAX_HDMI_PINS))
Wu Fengguang3eaead52010-05-14 16:36:15 +08001050 return -E2BIG;
Stephen Warren384a48d2011-06-01 11:14:21 -06001051
1052 pin_idx = spec->num_pins;
1053 per_pin = &spec->pins[pin_idx];
Stephen Warren384a48d2011-06-01 11:14:21 -06001054
1055 per_pin->pin_nid = pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001056
Stephen Warren384a48d2011-06-01 11:14:21 -06001057 err = hdmi_read_pin_conn(codec, pin_idx);
1058 if (err < 0)
1059 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001060
Wu Fengguang079d88c2010-03-08 10:44:23 +08001061 spec->num_pins++;
1062
Stephen Warren384a48d2011-06-01 11:14:21 -06001063 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001064}
1065
Stephen Warren384a48d2011-06-01 11:14:21 -06001066static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001067{
1068 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001069 int cvt_idx;
1070 struct hdmi_spec_per_cvt *per_cvt;
1071 unsigned int chans;
1072 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001073
David Henningsson116dcde2010-11-23 10:23:40 +01001074 if (snd_BUG_ON(spec->num_cvts >= MAX_HDMI_CVTS))
1075 return -E2BIG;
1076
Stephen Warren384a48d2011-06-01 11:14:21 -06001077 chans = get_wcaps(codec, cvt_nid);
1078 chans = get_wcaps_channels(chans);
1079
1080 cvt_idx = spec->num_cvts;
1081 per_cvt = &spec->cvts[cvt_idx];
1082
1083 per_cvt->cvt_nid = cvt_nid;
1084 per_cvt->channels_min = 2;
1085 if (chans <= 16)
1086 per_cvt->channels_max = chans;
1087
1088 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1089 &per_cvt->rates,
1090 &per_cvt->formats,
1091 &per_cvt->maxbps);
1092 if (err < 0)
1093 return err;
1094
Wu Fengguang079d88c2010-03-08 10:44:23 +08001095 spec->num_cvts++;
1096
1097 return 0;
1098}
1099
1100static int hdmi_parse_codec(struct hda_codec *codec)
1101{
1102 hda_nid_t nid;
1103 int i, nodes;
1104
1105 nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
1106 if (!nid || nodes < 0) {
1107 snd_printk(KERN_WARNING "HDMI: failed to get afg sub nodes\n");
1108 return -EINVAL;
1109 }
1110
1111 for (i = 0; i < nodes; i++, nid++) {
1112 unsigned int caps;
1113 unsigned int type;
1114
1115 caps = snd_hda_param_read(codec, nid, AC_PAR_AUDIO_WIDGET_CAP);
1116 type = get_wcaps_type(caps);
1117
1118 if (!(caps & AC_WCAP_DIGITAL))
1119 continue;
1120
1121 switch (type) {
1122 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001123 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001124 break;
1125 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001126 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001127 break;
1128 }
1129 }
1130
1131 /*
1132 * G45/IbexPeak don't support EPSS: the unsolicited pin hot plug event
1133 * can be lost and presence sense verb will become inaccurate if the
1134 * HDA link is powered off at hot plug or hw initialization time.
1135 */
1136#ifdef CONFIG_SND_HDA_POWER_SAVE
1137 if (!(snd_hda_param_read(codec, codec->afg, AC_PAR_POWER_STATE) &
1138 AC_PWRST_EPSS))
1139 codec->bus->power_keep_link_on = 1;
1140#endif
1141
1142 return 0;
1143}
1144
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001145/*
1146 */
Takashi Iwaia4567cb2011-11-24 14:44:19 +01001147static char *get_hdmi_pcm_name(int idx)
1148{
1149 static char names[MAX_HDMI_PINS][8];
1150 sprintf(&names[idx][0], "HDMI %d", idx);
1151 return &names[idx][0];
1152}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001153
1154/*
1155 * HDMI callbacks
1156 */
1157
1158static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1159 struct hda_codec *codec,
1160 unsigned int stream_tag,
1161 unsigned int format,
1162 struct snd_pcm_substream *substream)
1163{
Stephen Warren384a48d2011-06-01 11:14:21 -06001164 hda_nid_t cvt_nid = hinfo->nid;
1165 struct hdmi_spec *spec = codec->spec;
1166 int pin_idx = hinfo_to_pin_index(spec, hinfo);
1167 hda_nid_t pin_nid = spec->pins[pin_idx].pin_nid;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001168
Stephen Warren384a48d2011-06-01 11:14:21 -06001169 hdmi_set_channel_count(codec, cvt_nid, substream->runtime->channels);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001170
Stephen Warren384a48d2011-06-01 11:14:21 -06001171 hdmi_setup_audio_infoframe(codec, pin_idx, substream);
1172
1173 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001174}
1175
Stephen Warren384a48d2011-06-01 11:14:21 -06001176static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1177 struct hda_codec *codec,
1178 struct snd_pcm_substream *substream)
1179{
1180 struct hdmi_spec *spec = codec->spec;
1181 int cvt_idx, pin_idx;
1182 struct hdmi_spec_per_cvt *per_cvt;
1183 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001184
1185 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1186
1187 if (hinfo->nid) {
1188 cvt_idx = cvt_nid_to_cvt_index(spec, hinfo->nid);
1189 if (snd_BUG_ON(cvt_idx < 0))
1190 return -EINVAL;
1191 per_cvt = &spec->cvts[cvt_idx];
1192
1193 snd_BUG_ON(!per_cvt->assigned);
1194 per_cvt->assigned = 0;
1195 hinfo->nid = 0;
1196
1197 pin_idx = hinfo_to_pin_index(spec, hinfo);
1198 if (snd_BUG_ON(pin_idx < 0))
1199 return -EINVAL;
1200 per_pin = &spec->pins[pin_idx];
1201
Stephen Warren384a48d2011-06-01 11:14:21 -06001202 snd_hda_spdif_ctls_unassign(codec, pin_idx);
1203 }
1204
1205 return 0;
1206}
1207
1208static const struct hda_pcm_ops generic_ops = {
1209 .open = hdmi_pcm_open,
1210 .prepare = generic_hdmi_playback_pcm_prepare,
1211 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001212};
1213
1214static int generic_hdmi_build_pcms(struct hda_codec *codec)
1215{
1216 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001217 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001218
Stephen Warren384a48d2011-06-01 11:14:21 -06001219 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1220 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001221 struct hda_pcm_stream *pstr;
1222
Stephen Warren384a48d2011-06-01 11:14:21 -06001223 info = &spec->pcm_rec[pin_idx];
Takashi Iwaia4567cb2011-11-24 14:44:19 +01001224 info->name = get_hdmi_pcm_name(pin_idx);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001225 info->pcm_type = HDA_PCM_TYPE_HDMI;
Stephen Warren384a48d2011-06-01 11:14:21 -06001226
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001227 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06001228 pstr->substreams = 1;
1229 pstr->ops = generic_ops;
1230 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001231 }
1232
Stephen Warren384a48d2011-06-01 11:14:21 -06001233 codec->num_pcms = spec->num_pins;
1234 codec->pcm_info = spec->pcm_rec;
1235
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001236 return 0;
1237}
1238
David Henningsson0b6c49b2011-08-23 16:56:03 +02001239static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
1240{
Takashi Iwai31ef2252011-12-01 17:41:36 +01001241 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02001242 struct hdmi_spec *spec = codec->spec;
1243 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1244 int pcmdev = spec->pcm_rec[pin_idx].device;
1245
Takashi Iwai31ef2252011-12-01 17:41:36 +01001246 if (pcmdev > 0)
1247 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson0b6c49b2011-08-23 16:56:03 +02001248
Takashi Iwai31ef2252011-12-01 17:41:36 +01001249 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
David Henningsson0b6c49b2011-08-23 16:56:03 +02001250}
1251
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001252static int generic_hdmi_build_controls(struct hda_codec *codec)
1253{
1254 struct hdmi_spec *spec = codec->spec;
1255 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06001256 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001257
Stephen Warren384a48d2011-06-01 11:14:21 -06001258 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1259 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
David Henningsson0b6c49b2011-08-23 16:56:03 +02001260
1261 err = generic_hdmi_build_jack(codec, pin_idx);
1262 if (err < 0)
1263 return err;
1264
Stephen Warren384a48d2011-06-01 11:14:21 -06001265 err = snd_hda_create_spdif_out_ctls(codec,
1266 per_pin->pin_nid,
1267 per_pin->mux_nids[0]);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001268 if (err < 0)
1269 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06001270 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05001271
1272 /* add control for ELD Bytes */
1273 err = hdmi_create_eld_ctl(codec,
1274 pin_idx,
1275 spec->pcm_rec[pin_idx].device);
1276
1277 if (err < 0)
1278 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01001279
Takashi Iwai82b1d732011-12-20 15:53:07 +01001280 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001281 }
1282
1283 return 0;
1284}
1285
Takashi Iwai1ddb8112012-06-20 16:32:22 +02001286static int generic_hdmi_init_per_pins(struct hda_codec *codec)
1287{
1288 struct hdmi_spec *spec = codec->spec;
1289 int pin_idx;
1290
1291 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1292 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1293 struct hdmi_eld *eld = &per_pin->sink_eld;
1294
1295 per_pin->codec = codec;
1296 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
1297 snd_hda_eld_proc_new(codec, eld, pin_idx);
1298 }
1299 return 0;
1300}
1301
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001302static int generic_hdmi_init(struct hda_codec *codec)
1303{
1304 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001305 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001306
Stephen Warren384a48d2011-06-01 11:14:21 -06001307 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1308 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1309 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001310
1311 hdmi_init_pin(codec, pin_nid);
Takashi Iwai1835a0f2011-10-27 22:12:46 +02001312 snd_hda_jack_detect_enable(codec, pin_nid, pin_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001313 }
Takashi Iwai01a61e12011-10-28 00:03:22 +02001314 snd_hda_jack_report_sync(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001315 return 0;
1316}
1317
1318static void generic_hdmi_free(struct hda_codec *codec)
1319{
1320 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001321 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001322
Stephen Warren384a48d2011-06-01 11:14:21 -06001323 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1324 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1325 struct hdmi_eld *eld = &per_pin->sink_eld;
1326
Wu Fengguang744626d2011-11-16 16:29:47 +08001327 cancel_delayed_work(&per_pin->work);
Stephen Warren384a48d2011-06-01 11:14:21 -06001328 snd_hda_eld_proc_free(codec, eld);
1329 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001330
Wu Fengguang744626d2011-11-16 16:29:47 +08001331 flush_workqueue(codec->bus->workq);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001332 kfree(spec);
1333}
1334
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001335static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001336 .init = generic_hdmi_init,
1337 .free = generic_hdmi_free,
1338 .build_pcms = generic_hdmi_build_pcms,
1339 .build_controls = generic_hdmi_build_controls,
1340 .unsol_event = hdmi_unsol_event,
1341};
1342
1343static int patch_generic_hdmi(struct hda_codec *codec)
1344{
1345 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001346
1347 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
1348 if (spec == NULL)
1349 return -ENOMEM;
1350
1351 codec->spec = spec;
1352 if (hdmi_parse_codec(codec) < 0) {
1353 codec->spec = NULL;
1354 kfree(spec);
1355 return -EINVAL;
1356 }
1357 codec->patch_ops = generic_hdmi_patch_ops;
Takashi Iwai1ddb8112012-06-20 16:32:22 +02001358 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001359
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001360 init_channel_allocations();
1361
1362 return 0;
1363}
1364
1365/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06001366 * Shared non-generic implementations
1367 */
1368
1369static int simple_playback_build_pcms(struct hda_codec *codec)
1370{
1371 struct hdmi_spec *spec = codec->spec;
1372 struct hda_pcm *info = spec->pcm_rec;
1373 int i;
1374
1375 codec->num_pcms = spec->num_cvts;
1376 codec->pcm_info = info;
1377
1378 for (i = 0; i < codec->num_pcms; i++, info++) {
1379 unsigned int chans;
1380 struct hda_pcm_stream *pstr;
1381
Stephen Warren384a48d2011-06-01 11:14:21 -06001382 chans = get_wcaps(codec, spec->cvts[i].cvt_nid);
Stephen Warren3aaf8982011-06-01 11:14:19 -06001383 chans = get_wcaps_channels(chans);
1384
Takashi Iwaia4567cb2011-11-24 14:44:19 +01001385 info->name = get_hdmi_pcm_name(i);
Stephen Warren3aaf8982011-06-01 11:14:19 -06001386 info->pcm_type = HDA_PCM_TYPE_HDMI;
1387 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
1388 snd_BUG_ON(!spec->pcm_playback);
1389 *pstr = *spec->pcm_playback;
Stephen Warren384a48d2011-06-01 11:14:21 -06001390 pstr->nid = spec->cvts[i].cvt_nid;
Stephen Warren3aaf8982011-06-01 11:14:19 -06001391 if (pstr->channels_max <= 2 && chans && chans <= 16)
1392 pstr->channels_max = chans;
1393 }
1394
1395 return 0;
1396}
1397
1398static int simple_playback_build_controls(struct hda_codec *codec)
1399{
1400 struct hdmi_spec *spec = codec->spec;
1401 int err;
1402 int i;
1403
1404 for (i = 0; i < codec->num_pcms; i++) {
1405 err = snd_hda_create_spdif_out_ctls(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001406 spec->cvts[i].cvt_nid,
1407 spec->cvts[i].cvt_nid);
Stephen Warren3aaf8982011-06-01 11:14:19 -06001408 if (err < 0)
1409 return err;
1410 }
1411
1412 return 0;
1413}
1414
1415static void simple_playback_free(struct hda_codec *codec)
1416{
1417 struct hdmi_spec *spec = codec->spec;
1418
1419 kfree(spec);
1420}
1421
1422/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001423 * Nvidia specific implementations
1424 */
1425
1426#define Nv_VERB_SET_Channel_Allocation 0xF79
1427#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
1428#define Nv_VERB_SET_Audio_Protection_On 0xF98
1429#define Nv_VERB_SET_Audio_Protection_Off 0xF99
1430
1431#define nvhdmi_master_con_nid_7x 0x04
1432#define nvhdmi_master_pin_nid_7x 0x05
1433
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001434static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001435 /*front, rear, clfe, rear_surr */
1436 0x6, 0x8, 0xa, 0xc,
1437};
1438
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001439static const struct hda_verb nvhdmi_basic_init_7x[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001440 /* set audio protect on */
1441 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
1442 /* enable digital output on pin widget */
1443 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1444 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1445 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1446 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1447 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1448 {} /* terminator */
1449};
1450
1451#ifdef LIMITED_RATE_FMT_SUPPORT
1452/* support only the safe format and rate */
1453#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
1454#define SUPPORTED_MAXBPS 16
1455#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
1456#else
1457/* support all rates and formats */
1458#define SUPPORTED_RATES \
1459 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
1460 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
1461 SNDRV_PCM_RATE_192000)
1462#define SUPPORTED_MAXBPS 24
1463#define SUPPORTED_FORMATS \
1464 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
1465#endif
1466
1467static int nvhdmi_7x_init(struct hda_codec *codec)
1468{
1469 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x);
1470 return 0;
1471}
1472
Nitin Daga393004b2011-01-10 21:49:31 +05301473static unsigned int channels_2_6_8[] = {
1474 2, 6, 8
1475};
1476
1477static unsigned int channels_2_8[] = {
1478 2, 8
1479};
1480
1481static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
1482 .count = ARRAY_SIZE(channels_2_6_8),
1483 .list = channels_2_6_8,
1484 .mask = 0,
1485};
1486
1487static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
1488 .count = ARRAY_SIZE(channels_2_8),
1489 .list = channels_2_8,
1490 .mask = 0,
1491};
1492
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001493static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
1494 struct hda_codec *codec,
1495 struct snd_pcm_substream *substream)
1496{
1497 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05301498 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
1499
1500 switch (codec->preset->id) {
1501 case 0x10de0002:
1502 case 0x10de0003:
1503 case 0x10de0005:
1504 case 0x10de0006:
1505 hw_constraints_channels = &hw_constraints_2_8_channels;
1506 break;
1507 case 0x10de0007:
1508 hw_constraints_channels = &hw_constraints_2_6_8_channels;
1509 break;
1510 default:
1511 break;
1512 }
1513
1514 if (hw_constraints_channels != NULL) {
1515 snd_pcm_hw_constraint_list(substream->runtime, 0,
1516 SNDRV_PCM_HW_PARAM_CHANNELS,
1517 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01001518 } else {
1519 snd_pcm_hw_constraint_step(substream->runtime, 0,
1520 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05301521 }
1522
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001523 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
1524}
1525
1526static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
1527 struct hda_codec *codec,
1528 struct snd_pcm_substream *substream)
1529{
1530 struct hdmi_spec *spec = codec->spec;
1531 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
1532}
1533
1534static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1535 struct hda_codec *codec,
1536 unsigned int stream_tag,
1537 unsigned int format,
1538 struct snd_pcm_substream *substream)
1539{
1540 struct hdmi_spec *spec = codec->spec;
1541 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
1542 stream_tag, format, substream);
1543}
1544
Aaron Plattner1f348522011-04-06 17:19:04 -07001545static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
1546 int channels)
1547{
1548 unsigned int chanmask;
1549 int chan = channels ? (channels - 1) : 1;
1550
1551 switch (channels) {
1552 default:
1553 case 0:
1554 case 2:
1555 chanmask = 0x00;
1556 break;
1557 case 4:
1558 chanmask = 0x08;
1559 break;
1560 case 6:
1561 chanmask = 0x0b;
1562 break;
1563 case 8:
1564 chanmask = 0x13;
1565 break;
1566 }
1567
1568 /* Set the audio infoframe channel allocation and checksum fields. The
1569 * channel count is computed implicitly by the hardware. */
1570 snd_hda_codec_write(codec, 0x1, 0,
1571 Nv_VERB_SET_Channel_Allocation, chanmask);
1572
1573 snd_hda_codec_write(codec, 0x1, 0,
1574 Nv_VERB_SET_Info_Frame_Checksum,
1575 (0x71 - chan - chanmask));
1576}
1577
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001578static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
1579 struct hda_codec *codec,
1580 struct snd_pcm_substream *substream)
1581{
1582 struct hdmi_spec *spec = codec->spec;
1583 int i;
1584
1585 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
1586 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
1587 for (i = 0; i < 4; i++) {
1588 /* set the stream id */
1589 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
1590 AC_VERB_SET_CHANNEL_STREAMID, 0);
1591 /* set the stream format */
1592 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
1593 AC_VERB_SET_STREAM_FORMAT, 0);
1594 }
1595
Aaron Plattner1f348522011-04-06 17:19:04 -07001596 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
1597 * streams are disabled. */
1598 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
1599
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001600 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
1601}
1602
1603static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
1604 struct hda_codec *codec,
1605 unsigned int stream_tag,
1606 unsigned int format,
1607 struct snd_pcm_substream *substream)
1608{
1609 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01001610 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001611 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06001612 struct hdmi_spec *spec = codec->spec;
1613 struct hda_spdif_out *spdif =
Stephen Warren384a48d2011-06-01 11:14:21 -06001614 snd_hda_spdif_out_of_nid(codec, spec->cvts[0].cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001615
1616 mutex_lock(&codec->spdif_mutex);
1617
1618 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001619
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001620 dataDCC2 = 0x2;
1621
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001622 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06001623 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001624 snd_hda_codec_write(codec,
1625 nvhdmi_master_con_nid_7x,
1626 0,
1627 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001628 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001629
1630 /* set the stream id */
1631 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
1632 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
1633
1634 /* set the stream format */
1635 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
1636 AC_VERB_SET_STREAM_FORMAT, format);
1637
1638 /* turn on again (if needed) */
1639 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06001640 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001641 snd_hda_codec_write(codec,
1642 nvhdmi_master_con_nid_7x,
1643 0,
1644 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001645 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001646 snd_hda_codec_write(codec,
1647 nvhdmi_master_con_nid_7x,
1648 0,
1649 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
1650 }
1651
1652 for (i = 0; i < 4; i++) {
1653 if (chs == 2)
1654 channel_id = 0;
1655 else
1656 channel_id = i * 2;
1657
1658 /* turn off SPDIF once;
1659 *otherwise the IEC958 bits won't be updated
1660 */
1661 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06001662 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001663 snd_hda_codec_write(codec,
1664 nvhdmi_con_nids_7x[i],
1665 0,
1666 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001667 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001668 /* set the stream id */
1669 snd_hda_codec_write(codec,
1670 nvhdmi_con_nids_7x[i],
1671 0,
1672 AC_VERB_SET_CHANNEL_STREAMID,
1673 (stream_tag << 4) | channel_id);
1674 /* set the stream format */
1675 snd_hda_codec_write(codec,
1676 nvhdmi_con_nids_7x[i],
1677 0,
1678 AC_VERB_SET_STREAM_FORMAT,
1679 format);
1680 /* turn on again (if needed) */
1681 /* enable and set the channel status audio/data flag */
1682 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06001683 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001684 snd_hda_codec_write(codec,
1685 nvhdmi_con_nids_7x[i],
1686 0,
1687 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001688 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001689 snd_hda_codec_write(codec,
1690 nvhdmi_con_nids_7x[i],
1691 0,
1692 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
1693 }
1694 }
1695
Aaron Plattner1f348522011-04-06 17:19:04 -07001696 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001697
1698 mutex_unlock(&codec->spdif_mutex);
1699 return 0;
1700}
1701
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001702static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001703 .substreams = 1,
1704 .channels_min = 2,
1705 .channels_max = 8,
1706 .nid = nvhdmi_master_con_nid_7x,
1707 .rates = SUPPORTED_RATES,
1708 .maxbps = SUPPORTED_MAXBPS,
1709 .formats = SUPPORTED_FORMATS,
1710 .ops = {
1711 .open = simple_playback_pcm_open,
1712 .close = nvhdmi_8ch_7x_pcm_close,
1713 .prepare = nvhdmi_8ch_7x_pcm_prepare
1714 },
1715};
1716
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001717static const struct hda_pcm_stream nvhdmi_pcm_playback_2ch = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001718 .substreams = 1,
1719 .channels_min = 2,
1720 .channels_max = 2,
1721 .nid = nvhdmi_master_con_nid_7x,
1722 .rates = SUPPORTED_RATES,
1723 .maxbps = SUPPORTED_MAXBPS,
1724 .formats = SUPPORTED_FORMATS,
1725 .ops = {
1726 .open = simple_playback_pcm_open,
1727 .close = simple_playback_pcm_close,
1728 .prepare = simple_playback_pcm_prepare
1729 },
1730};
1731
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001732static const struct hda_codec_ops nvhdmi_patch_ops_8ch_7x = {
Stephen Warren3aaf8982011-06-01 11:14:19 -06001733 .build_controls = simple_playback_build_controls,
1734 .build_pcms = simple_playback_build_pcms,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001735 .init = nvhdmi_7x_init,
Stephen Warren3aaf8982011-06-01 11:14:19 -06001736 .free = simple_playback_free,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001737};
1738
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001739static const struct hda_codec_ops nvhdmi_patch_ops_2ch = {
Stephen Warren3aaf8982011-06-01 11:14:19 -06001740 .build_controls = simple_playback_build_controls,
1741 .build_pcms = simple_playback_build_pcms,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001742 .init = nvhdmi_7x_init,
Stephen Warren3aaf8982011-06-01 11:14:19 -06001743 .free = simple_playback_free,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001744};
1745
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001746static int patch_nvhdmi_2ch(struct hda_codec *codec)
1747{
1748 struct hdmi_spec *spec;
1749
1750 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
1751 if (spec == NULL)
1752 return -ENOMEM;
1753
1754 codec->spec = spec;
1755
1756 spec->multiout.num_dacs = 0; /* no analog */
1757 spec->multiout.max_channels = 2;
1758 spec->multiout.dig_out_nid = nvhdmi_master_con_nid_7x;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001759 spec->num_cvts = 1;
Stephen Warren384a48d2011-06-01 11:14:21 -06001760 spec->cvts[0].cvt_nid = nvhdmi_master_con_nid_7x;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001761 spec->pcm_playback = &nvhdmi_pcm_playback_2ch;
1762
1763 codec->patch_ops = nvhdmi_patch_ops_2ch;
1764
1765 return 0;
1766}
1767
1768static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
1769{
1770 struct hdmi_spec *spec;
1771 int err = patch_nvhdmi_2ch(codec);
1772
1773 if (err < 0)
1774 return err;
1775 spec = codec->spec;
1776 spec->multiout.max_channels = 8;
1777 spec->pcm_playback = &nvhdmi_pcm_playback_8ch_7x;
1778 codec->patch_ops = nvhdmi_patch_ops_8ch_7x;
Aaron Plattner1f348522011-04-06 17:19:04 -07001779
1780 /* Initialize the audio infoframe channel mask and checksum to something
1781 * valid */
1782 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
1783
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001784 return 0;
1785}
1786
1787/*
1788 * ATI-specific implementations
1789 *
1790 * FIXME: we may omit the whole this and use the generic code once after
1791 * it's confirmed to work.
1792 */
1793
1794#define ATIHDMI_CVT_NID 0x02 /* audio converter */
1795#define ATIHDMI_PIN_NID 0x03 /* HDMI output pin */
1796
1797static int atihdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1798 struct hda_codec *codec,
1799 unsigned int stream_tag,
1800 unsigned int format,
1801 struct snd_pcm_substream *substream)
1802{
1803 struct hdmi_spec *spec = codec->spec;
1804 int chans = substream->runtime->channels;
1805 int i, err;
1806
1807 err = simple_playback_pcm_prepare(hinfo, codec, stream_tag, format,
1808 substream);
1809 if (err < 0)
1810 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06001811 snd_hda_codec_write(codec, spec->cvts[0].cvt_nid, 0,
1812 AC_VERB_SET_CVT_CHAN_COUNT, chans - 1);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001813 /* FIXME: XXX */
1814 for (i = 0; i < chans; i++) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001815 snd_hda_codec_write(codec, spec->cvts[0].cvt_nid, 0,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001816 AC_VERB_SET_HDMI_CHAN_SLOT,
1817 (i << 4) | i);
1818 }
1819 return 0;
1820}
1821
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001822static const struct hda_pcm_stream atihdmi_pcm_digital_playback = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001823 .substreams = 1,
1824 .channels_min = 2,
1825 .channels_max = 2,
1826 .nid = ATIHDMI_CVT_NID,
1827 .ops = {
1828 .open = simple_playback_pcm_open,
1829 .close = simple_playback_pcm_close,
1830 .prepare = atihdmi_playback_pcm_prepare
1831 },
1832};
1833
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001834static const struct hda_verb atihdmi_basic_init[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001835 /* enable digital output on pin widget */
1836 { 0x03, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT },
1837 {} /* terminator */
1838};
1839
1840static int atihdmi_init(struct hda_codec *codec)
1841{
1842 struct hdmi_spec *spec = codec->spec;
1843
1844 snd_hda_sequence_write(codec, atihdmi_basic_init);
1845 /* SI codec requires to unmute the pin */
Stephen Warren384a48d2011-06-01 11:14:21 -06001846 if (get_wcaps(codec, spec->pins[0].pin_nid) & AC_WCAP_OUT_AMP)
1847 snd_hda_codec_write(codec, spec->pins[0].pin_nid, 0,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001848 AC_VERB_SET_AMP_GAIN_MUTE,
1849 AMP_OUT_UNMUTE);
1850 return 0;
1851}
1852
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001853static const struct hda_codec_ops atihdmi_patch_ops = {
Stephen Warren3aaf8982011-06-01 11:14:19 -06001854 .build_controls = simple_playback_build_controls,
1855 .build_pcms = simple_playback_build_pcms,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001856 .init = atihdmi_init,
Stephen Warren3aaf8982011-06-01 11:14:19 -06001857 .free = simple_playback_free,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001858};
1859
1860
1861static int patch_atihdmi(struct hda_codec *codec)
1862{
1863 struct hdmi_spec *spec;
1864
1865 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
1866 if (spec == NULL)
1867 return -ENOMEM;
1868
1869 codec->spec = spec;
1870
1871 spec->multiout.num_dacs = 0; /* no analog */
1872 spec->multiout.max_channels = 2;
1873 spec->multiout.dig_out_nid = ATIHDMI_CVT_NID;
1874 spec->num_cvts = 1;
Stephen Warren384a48d2011-06-01 11:14:21 -06001875 spec->cvts[0].cvt_nid = ATIHDMI_CVT_NID;
1876 spec->pins[0].pin_nid = ATIHDMI_PIN_NID;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001877 spec->pcm_playback = &atihdmi_pcm_digital_playback;
1878
1879 codec->patch_ops = atihdmi_patch_ops;
1880
1881 return 0;
1882}
1883
1884
1885/*
1886 * patch entries
1887 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001888static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001889{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
1890{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
1891{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula36e9c132010-12-05 02:34:15 +02001892{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001893{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
1894{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
1895{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
1896{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1897{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1898{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1899{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1900{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Stephen Warren5d44f922011-05-24 17:11:17 -06001901{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_generic_hdmi },
1902{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_generic_hdmi },
1903{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_generic_hdmi },
1904{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_generic_hdmi },
1905{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_generic_hdmi },
1906{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_generic_hdmi },
1907{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_generic_hdmi },
1908{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_generic_hdmi },
1909{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_generic_hdmi },
1910{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_generic_hdmi },
1911{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_generic_hdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01001912/* 17 is known to be absent */
Stephen Warren5d44f922011-05-24 17:11:17 -06001913{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_generic_hdmi },
1914{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_generic_hdmi },
1915{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_generic_hdmi },
1916{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_generic_hdmi },
1917{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_generic_hdmi },
1918{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_generic_hdmi },
1919{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_generic_hdmi },
1920{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_generic_hdmi },
1921{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_generic_hdmi },
1922{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_generic_hdmi },
Aaron Plattner6f06d392012-07-16 17:10:04 -07001923{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_generic_hdmi },
Aaron Plattnerff151382013-07-12 11:01:37 -07001924{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001925{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
1926{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
1927{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
1928{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
1929{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
1930{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
1931{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
1932{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08001933{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08001934{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001935{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
1936{} /* terminator */
1937};
1938
1939MODULE_ALIAS("snd-hda-codec-id:1002793c");
1940MODULE_ALIAS("snd-hda-codec-id:10027919");
1941MODULE_ALIAS("snd-hda-codec-id:1002791a");
1942MODULE_ALIAS("snd-hda-codec-id:1002aa01");
1943MODULE_ALIAS("snd-hda-codec-id:10951390");
1944MODULE_ALIAS("snd-hda-codec-id:10951392");
1945MODULE_ALIAS("snd-hda-codec-id:10de0002");
1946MODULE_ALIAS("snd-hda-codec-id:10de0003");
1947MODULE_ALIAS("snd-hda-codec-id:10de0005");
1948MODULE_ALIAS("snd-hda-codec-id:10de0006");
1949MODULE_ALIAS("snd-hda-codec-id:10de0007");
1950MODULE_ALIAS("snd-hda-codec-id:10de000a");
1951MODULE_ALIAS("snd-hda-codec-id:10de000b");
1952MODULE_ALIAS("snd-hda-codec-id:10de000c");
1953MODULE_ALIAS("snd-hda-codec-id:10de000d");
1954MODULE_ALIAS("snd-hda-codec-id:10de0010");
1955MODULE_ALIAS("snd-hda-codec-id:10de0011");
1956MODULE_ALIAS("snd-hda-codec-id:10de0012");
1957MODULE_ALIAS("snd-hda-codec-id:10de0013");
1958MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01001959MODULE_ALIAS("snd-hda-codec-id:10de0015");
1960MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001961MODULE_ALIAS("snd-hda-codec-id:10de0018");
1962MODULE_ALIAS("snd-hda-codec-id:10de0019");
1963MODULE_ALIAS("snd-hda-codec-id:10de001a");
1964MODULE_ALIAS("snd-hda-codec-id:10de001b");
1965MODULE_ALIAS("snd-hda-codec-id:10de001c");
1966MODULE_ALIAS("snd-hda-codec-id:10de0040");
1967MODULE_ALIAS("snd-hda-codec-id:10de0041");
1968MODULE_ALIAS("snd-hda-codec-id:10de0042");
1969MODULE_ALIAS("snd-hda-codec-id:10de0043");
1970MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner6f06d392012-07-16 17:10:04 -07001971MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerff151382013-07-12 11:01:37 -07001972MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001973MODULE_ALIAS("snd-hda-codec-id:10de0067");
1974MODULE_ALIAS("snd-hda-codec-id:10de8001");
1975MODULE_ALIAS("snd-hda-codec-id:17e80047");
1976MODULE_ALIAS("snd-hda-codec-id:80860054");
1977MODULE_ALIAS("snd-hda-codec-id:80862801");
1978MODULE_ALIAS("snd-hda-codec-id:80862802");
1979MODULE_ALIAS("snd-hda-codec-id:80862803");
1980MODULE_ALIAS("snd-hda-codec-id:80862804");
1981MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08001982MODULE_ALIAS("snd-hda-codec-id:80862806");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08001983MODULE_ALIAS("snd-hda-codec-id:80862880");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001984MODULE_ALIAS("snd-hda-codec-id:808629fb");
1985
1986MODULE_LICENSE("GPL");
1987MODULE_DESCRIPTION("HDMI HD-audio codec");
1988MODULE_ALIAS("snd-hda-codec-intelhdmi");
1989MODULE_ALIAS("snd-hda-codec-nvhdmi");
1990MODULE_ALIAS("snd-hda-codec-atihdmi");
1991
1992static struct hda_codec_preset_list intel_list = {
1993 .preset = snd_hda_preset_hdmi,
1994 .owner = THIS_MODULE,
1995};
1996
1997static int __init patch_hdmi_init(void)
1998{
1999 return snd_hda_add_codec_preset(&intel_list);
2000}
2001
2002static void __exit patch_hdmi_exit(void)
2003{
2004 snd_hda_delete_codec_preset(&intel_list);
2005}
2006
2007module_init(patch_hdmi_init)
2008module_exit(patch_hdmi_exit)