blob: 0ab98113816f1170255128c00dfcdd7c6999d148 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#include "rpm_stats.h"
56#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070057#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
59/* Address of GSBI blocks */
60#define MSM_GSBI1_PHYS 0x16000000
61#define MSM_GSBI2_PHYS 0x16100000
62#define MSM_GSBI3_PHYS 0x16200000
63#define MSM_GSBI4_PHYS 0x16300000
64#define MSM_GSBI5_PHYS 0x16400000
65#define MSM_GSBI6_PHYS 0x16500000
66#define MSM_GSBI7_PHYS 0x16600000
67#define MSM_GSBI8_PHYS 0x19800000
68#define MSM_GSBI9_PHYS 0x19900000
69#define MSM_GSBI10_PHYS 0x19A00000
70#define MSM_GSBI11_PHYS 0x19B00000
71#define MSM_GSBI12_PHYS 0x19C00000
72
73/* GSBI QUPe devices */
74#define MSM_GSBI1_QUP_PHYS 0x16080000
75#define MSM_GSBI2_QUP_PHYS 0x16180000
76#define MSM_GSBI3_QUP_PHYS 0x16280000
77#define MSM_GSBI4_QUP_PHYS 0x16380000
78#define MSM_GSBI5_QUP_PHYS 0x16480000
79#define MSM_GSBI6_QUP_PHYS 0x16580000
80#define MSM_GSBI7_QUP_PHYS 0x16680000
81#define MSM_GSBI8_QUP_PHYS 0x19880000
82#define MSM_GSBI9_QUP_PHYS 0x19980000
83#define MSM_GSBI10_QUP_PHYS 0x19A80000
84#define MSM_GSBI11_QUP_PHYS 0x19B80000
85#define MSM_GSBI12_QUP_PHYS 0x19C80000
86
87/* GSBI UART devices */
88#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
89#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
90#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
91#define MSM_UART2DM_PHYS 0x19C40000
92#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
93#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
94#define TCSR_BASE_PHYS 0x16b00000
95
96/* PRNG device */
97#define MSM_PRNG_PHYS 0x16C00000
98#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
99#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
100
101static void charm_ap2mdm_kpdpwr_on(void)
102{
103 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700104 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105}
106
107static void charm_ap2mdm_kpdpwr_off(void)
108{
109 int i;
110
111 gpio_direction_output(AP2MDM_ERRFATAL, 1);
112
113 for (i = 20; i > 0; i--) {
114 if (gpio_get_value(MDM2AP_STATUS) == 0)
115 break;
116 msleep(100);
117 }
118 gpio_direction_output(AP2MDM_ERRFATAL, 0);
119
120 if (i == 0) {
121 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
122 of the charm modem.\n", __func__);
123 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
124 /*
125 * Currently, there is a debounce timer on the charm PMIC. It is
126 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
127 * for the reset to fully take place. Sleep here to ensure the
128 * reset has occured before the function exits.
129 */
130 msleep(4000);
131 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
132 }
133}
134
135static struct resource charm_resources[] = {
136 /* MDM2AP_ERRFATAL */
137 {
138 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
139 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .flags = IORESOURCE_IRQ,
141 },
142 /* MDM2AP_STATUS */
143 {
144 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
145 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .flags = IORESOURCE_IRQ,
147 }
148};
149
150static struct charm_platform_data mdm_platform_data = {
151 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
152 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
153};
154
155struct platform_device msm_charm_modem = {
156 .name = "charm_modem",
157 .id = -1,
158 .num_resources = ARRAY_SIZE(charm_resources),
159 .resource = charm_resources,
160 .dev = {
161 .platform_data = &mdm_platform_data,
162 },
163};
164
165#ifdef CONFIG_MSM_DSPS
166#define GSBI12_DEV (&msm_dsps_device.dev)
167#else
168#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
169#endif
170
171void __init msm8x60_init_irq(void)
172{
173 unsigned int i;
174
175 msm_mpm_irq_extn_init();
176 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
177
178 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
179 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
180
181 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
182 * as they are configured as level, which does not play nice with
183 * handle_percpu_irq.
184 */
185 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
186 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
187 irq_set_handler(i, handle_percpu_irq);
188 }
189}
190
191static struct resource msm_uart1_dm_resources[] = {
192 {
193 .start = MSM_UART1DM_PHYS,
194 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
195 .flags = IORESOURCE_MEM,
196 },
197 {
198 .start = INT_UART1DM_IRQ,
199 .end = INT_UART1DM_IRQ,
200 .flags = IORESOURCE_IRQ,
201 },
202 {
203 /* GSBI6 is UARTDM1 */
204 .start = MSM_GSBI6_PHYS,
205 .end = MSM_GSBI6_PHYS + 4 - 1,
206 .name = "gsbi_resource",
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .start = DMOV_HSUART1_TX_CHAN,
211 .end = DMOV_HSUART1_RX_CHAN,
212 .name = "uartdm_channels",
213 .flags = IORESOURCE_DMA,
214 },
215 {
216 .start = DMOV_HSUART1_TX_CRCI,
217 .end = DMOV_HSUART1_RX_CRCI,
218 .name = "uartdm_crci",
219 .flags = IORESOURCE_DMA,
220 },
221};
222
223static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
224
225struct platform_device msm_device_uart_dm1 = {
226 .name = "msm_serial_hs",
227 .id = 0,
228 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
229 .resource = msm_uart1_dm_resources,
230 .dev = {
231 .dma_mask = &msm_uart_dm1_dma_mask,
232 .coherent_dma_mask = DMA_BIT_MASK(32),
233 },
234};
235
236static struct resource msm_uart3_dm_resources[] = {
237 {
238 .start = MSM_UART3DM_PHYS,
239 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
240 .name = "uartdm_resource",
241 .flags = IORESOURCE_MEM,
242 },
243 {
244 .start = INT_UART3DM_IRQ,
245 .end = INT_UART3DM_IRQ,
246 .flags = IORESOURCE_IRQ,
247 },
248 {
249 .start = MSM_GSBI3_PHYS,
250 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
251 .name = "gsbi_resource",
252 .flags = IORESOURCE_MEM,
253 },
254};
255
256struct platform_device msm_device_uart_dm3 = {
257 .name = "msm_serial_hsl",
258 .id = 2,
259 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
260 .resource = msm_uart3_dm_resources,
261};
262
263static struct resource msm_uart12_dm_resources[] = {
264 {
265 .start = MSM_UART2DM_PHYS,
266 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
267 .name = "uartdm_resource",
268 .flags = IORESOURCE_MEM,
269 },
270 {
271 .start = INT_UART2DM_IRQ,
272 .end = INT_UART2DM_IRQ,
273 .flags = IORESOURCE_IRQ,
274 },
275 {
276 /* GSBI 12 is UARTDM2 */
277 .start = MSM_GSBI12_PHYS,
278 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
279 .name = "gsbi_resource",
280 .flags = IORESOURCE_MEM,
281 },
282};
283
284struct platform_device msm_device_uart_dm12 = {
285 .name = "msm_serial_hsl",
286 .id = 0,
287 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
288 .resource = msm_uart12_dm_resources,
289};
290
291#ifdef CONFIG_MSM_GSBI9_UART
292static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
293 .config_gpio = 1,
294 .uart_tx_gpio = 67,
295 .uart_rx_gpio = 66,
296};
297
298static struct resource msm_uart_gsbi9_resources[] = {
299 {
300 .start = MSM_UART9DM_PHYS,
301 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
302 .name = "uartdm_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = INT_UART9DM_IRQ,
307 .end = INT_UART9DM_IRQ,
308 .flags = IORESOURCE_IRQ,
309 },
310 {
311 /* GSBI 9 is UART_GSBI9 */
312 .start = MSM_GSBI9_PHYS,
313 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
314 .name = "gsbi_resource",
315 .flags = IORESOURCE_MEM,
316 },
317};
318struct platform_device *msm_device_uart_gsbi9;
319struct platform_device *msm_add_gsbi9_uart(void)
320{
321 return platform_device_register_resndata(NULL, "msm_serial_hsl",
322 1, msm_uart_gsbi9_resources,
323 ARRAY_SIZE(msm_uart_gsbi9_resources),
324 &uart_gsbi9_pdata,
325 sizeof(uart_gsbi9_pdata));
326}
327#endif
328
329static struct resource gsbi3_qup_i2c_resources[] = {
330 {
331 .name = "qup_phys_addr",
332 .start = MSM_GSBI3_QUP_PHYS,
333 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
334 .flags = IORESOURCE_MEM,
335 },
336 {
337 .name = "gsbi_qup_i2c_addr",
338 .start = MSM_GSBI3_PHYS,
339 .end = MSM_GSBI3_PHYS + 4 - 1,
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .name = "qup_err_intr",
344 .start = GSBI3_QUP_IRQ,
345 .end = GSBI3_QUP_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348 {
349 .name = "i2c_clk",
350 .start = 44,
351 .end = 44,
352 .flags = IORESOURCE_IO,
353 },
354 {
355 .name = "i2c_sda",
356 .start = 43,
357 .end = 43,
358 .flags = IORESOURCE_IO,
359 },
360};
361
362static struct resource gsbi4_qup_i2c_resources[] = {
363 {
364 .name = "qup_phys_addr",
365 .start = MSM_GSBI4_QUP_PHYS,
366 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
367 .flags = IORESOURCE_MEM,
368 },
369 {
370 .name = "gsbi_qup_i2c_addr",
371 .start = MSM_GSBI4_PHYS,
372 .end = MSM_GSBI4_PHYS + 4 - 1,
373 .flags = IORESOURCE_MEM,
374 },
375 {
376 .name = "qup_err_intr",
377 .start = GSBI4_QUP_IRQ,
378 .end = GSBI4_QUP_IRQ,
379 .flags = IORESOURCE_IRQ,
380 },
381};
382
383static struct resource gsbi7_qup_i2c_resources[] = {
384 {
385 .name = "qup_phys_addr",
386 .start = MSM_GSBI7_QUP_PHYS,
387 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .name = "gsbi_qup_i2c_addr",
392 .start = MSM_GSBI7_PHYS,
393 .end = MSM_GSBI7_PHYS + 4 - 1,
394 .flags = IORESOURCE_MEM,
395 },
396 {
397 .name = "qup_err_intr",
398 .start = GSBI7_QUP_IRQ,
399 .end = GSBI7_QUP_IRQ,
400 .flags = IORESOURCE_IRQ,
401 },
402 {
403 .name = "i2c_clk",
404 .start = 60,
405 .end = 60,
406 .flags = IORESOURCE_IO,
407 },
408 {
409 .name = "i2c_sda",
410 .start = 59,
411 .end = 59,
412 .flags = IORESOURCE_IO,
413 },
414};
415
416static struct resource gsbi8_qup_i2c_resources[] = {
417 {
418 .name = "qup_phys_addr",
419 .start = MSM_GSBI8_QUP_PHYS,
420 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
421 .flags = IORESOURCE_MEM,
422 },
423 {
424 .name = "gsbi_qup_i2c_addr",
425 .start = MSM_GSBI8_PHYS,
426 .end = MSM_GSBI8_PHYS + 4 - 1,
427 .flags = IORESOURCE_MEM,
428 },
429 {
430 .name = "qup_err_intr",
431 .start = GSBI8_QUP_IRQ,
432 .end = GSBI8_QUP_IRQ,
433 .flags = IORESOURCE_IRQ,
434 },
435};
436
437static struct resource gsbi9_qup_i2c_resources[] = {
438 {
439 .name = "qup_phys_addr",
440 .start = MSM_GSBI9_QUP_PHYS,
441 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
442 .flags = IORESOURCE_MEM,
443 },
444 {
445 .name = "gsbi_qup_i2c_addr",
446 .start = MSM_GSBI9_PHYS,
447 .end = MSM_GSBI9_PHYS + 4 - 1,
448 .flags = IORESOURCE_MEM,
449 },
450 {
451 .name = "qup_err_intr",
452 .start = GSBI9_QUP_IRQ,
453 .end = GSBI9_QUP_IRQ,
454 .flags = IORESOURCE_IRQ,
455 },
456};
457
458static struct resource gsbi12_qup_i2c_resources[] = {
459 {
460 .name = "qup_phys_addr",
461 .start = MSM_GSBI12_QUP_PHYS,
462 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
463 .flags = IORESOURCE_MEM,
464 },
465 {
466 .name = "gsbi_qup_i2c_addr",
467 .start = MSM_GSBI12_PHYS,
468 .end = MSM_GSBI12_PHYS + 4 - 1,
469 .flags = IORESOURCE_MEM,
470 },
471 {
472 .name = "qup_err_intr",
473 .start = GSBI12_QUP_IRQ,
474 .end = GSBI12_QUP_IRQ,
475 .flags = IORESOURCE_IRQ,
476 },
477};
478
479#ifdef CONFIG_MSM_BUS_SCALING
480static struct msm_bus_vectors grp3d_init_vectors[] = {
481 {
482 .src = MSM_BUS_MASTER_GRAPHICS_3D,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 0,
485 .ib = 0,
486 },
487};
488
Lucille Sylvester293217d2011-08-19 17:50:52 -0600489static struct msm_bus_vectors grp3d_low_vectors[] = {
490 {
491 .src = MSM_BUS_MASTER_GRAPHICS_3D,
492 .dst = MSM_BUS_SLAVE_EBI_CH0,
493 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700494 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600495 },
496};
497
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700498static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
499 {
500 .src = MSM_BUS_MASTER_GRAPHICS_3D,
501 .dst = MSM_BUS_SLAVE_EBI_CH0,
502 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700503 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700504 },
505};
506
507static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
508 {
509 .src = MSM_BUS_MASTER_GRAPHICS_3D,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700512 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700513 },
514};
515
516static struct msm_bus_vectors grp3d_max_vectors[] = {
517 {
518 .src = MSM_BUS_MASTER_GRAPHICS_3D,
519 .dst = MSM_BUS_SLAVE_EBI_CH0,
520 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700521 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 },
523};
524
525static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
526 {
527 ARRAY_SIZE(grp3d_init_vectors),
528 grp3d_init_vectors,
529 },
530 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600531 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700532 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600533 },
534 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 ARRAY_SIZE(grp3d_nominal_low_vectors),
536 grp3d_nominal_low_vectors,
537 },
538 {
539 ARRAY_SIZE(grp3d_nominal_high_vectors),
540 grp3d_nominal_high_vectors,
541 },
542 {
543 ARRAY_SIZE(grp3d_max_vectors),
544 grp3d_max_vectors,
545 },
546};
547
548static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
549 grp3d_bus_scale_usecases,
550 ARRAY_SIZE(grp3d_bus_scale_usecases),
551 .name = "grp3d",
552};
553
554static struct msm_bus_vectors grp2d0_init_vectors[] = {
555 {
556 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
557 .dst = MSM_BUS_SLAVE_EBI_CH0,
558 .ab = 0,
559 .ib = 0,
560 },
561};
562
563static struct msm_bus_vectors grp2d0_max_vectors[] = {
564 {
565 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
566 .dst = MSM_BUS_SLAVE_EBI_CH0,
567 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700568 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700569 },
570};
571
572static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
573 {
574 ARRAY_SIZE(grp2d0_init_vectors),
575 grp2d0_init_vectors,
576 },
577 {
578 ARRAY_SIZE(grp2d0_max_vectors),
579 grp2d0_max_vectors,
580 },
581};
582
583static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
584 grp2d0_bus_scale_usecases,
585 ARRAY_SIZE(grp2d0_bus_scale_usecases),
586 .name = "grp2d0",
587};
588
589static struct msm_bus_vectors grp2d1_init_vectors[] = {
590 {
591 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
592 .dst = MSM_BUS_SLAVE_EBI_CH0,
593 .ab = 0,
594 .ib = 0,
595 },
596};
597
598static struct msm_bus_vectors grp2d1_max_vectors[] = {
599 {
600 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700603 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 },
605};
606
607static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
608 {
609 ARRAY_SIZE(grp2d1_init_vectors),
610 grp2d1_init_vectors,
611 },
612 {
613 ARRAY_SIZE(grp2d1_max_vectors),
614 grp2d1_max_vectors,
615 },
616};
617
618static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
619 grp2d1_bus_scale_usecases,
620 ARRAY_SIZE(grp2d1_bus_scale_usecases),
621 .name = "grp2d1",
622};
623#endif
624
625#ifdef CONFIG_HW_RANDOM_MSM
626static struct resource rng_resources = {
627 .flags = IORESOURCE_MEM,
628 .start = MSM_PRNG_PHYS,
629 .end = MSM_PRNG_PHYS + SZ_512 - 1,
630};
631
632struct platform_device msm_device_rng = {
633 .name = "msm_rng",
634 .id = 0,
635 .num_resources = 1,
636 .resource = &rng_resources,
637};
638#endif
639
640static struct resource kgsl_3d0_resources[] = {
641 {
642 .name = KGSL_3D0_REG_MEMORY,
643 .start = 0x04300000, /* GFX3D address */
644 .end = 0x0431ffff,
645 .flags = IORESOURCE_MEM,
646 },
647 {
648 .name = KGSL_3D0_IRQ,
649 .start = GFX3D_IRQ,
650 .end = GFX3D_IRQ,
651 .flags = IORESOURCE_IRQ,
652 },
653};
654
655static struct kgsl_device_platform_data kgsl_3d0_pdata = {
656 .pwr_data = {
657 .pwrlevel = {
658 {
659 .gpu_freq = 266667000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600660 .bus_freq = 4,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600661 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700662 },
663 {
664 .gpu_freq = 228571000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600665 .bus_freq = 3,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600666 .io_fraction = 33,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700667 },
668 {
669 .gpu_freq = 200000000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600670 .bus_freq = 2,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600671 .io_fraction = 100,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600672 },
673 {
674 .gpu_freq = 177778000,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600675 .bus_freq = 1,
676 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700677 },
678 {
679 .gpu_freq = 27000000,
680 .bus_freq = 0,
681 },
682 },
683 .init_level = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600684 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700685 .set_grp_async = NULL,
686 .idle_timeout = HZ/5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688 },
689 .clk = {
690 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -0700691 .clk = "core_clk",
692 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693 },
694#ifdef CONFIG_MSM_BUS_SCALING
695 .bus_scale_table = &grp3d_bus_scale_pdata,
696#endif
697 },
698 .imem_clk_name = {
699 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -0700700 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700701 },
702};
703
704struct platform_device msm_kgsl_3d0 = {
705 .name = "kgsl-3d0",
706 .id = 0,
707 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
708 .resource = kgsl_3d0_resources,
709 .dev = {
710 .platform_data = &kgsl_3d0_pdata,
711 },
712};
713
714static struct resource kgsl_2d0_resources[] = {
715 {
716 .name = KGSL_2D0_REG_MEMORY,
717 .start = 0x04100000, /* Z180 base address */
718 .end = 0x04100FFF,
719 .flags = IORESOURCE_MEM,
720 },
721 {
722 .name = KGSL_2D0_IRQ,
723 .start = GFX2D0_IRQ,
724 .end = GFX2D0_IRQ,
725 .flags = IORESOURCE_IRQ,
726 },
727};
728
729static struct kgsl_device_platform_data kgsl_2d0_pdata = {
730 .pwr_data = {
731 .pwrlevel = {
732 {
733 .gpu_freq = 200000000,
734 .bus_freq = 1,
735 },
736 {
737 .gpu_freq = 200000000,
738 .bus_freq = 0,
739 },
740 },
741 .init_level = 0,
742 .num_levels = 2,
743 .set_grp_async = NULL,
744 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746 },
747 .clk = {
748 .name = {
749 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -0700750 .clk = "core_clk",
751 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700752 },
753#ifdef CONFIG_MSM_BUS_SCALING
754 .bus_scale_table = &grp2d0_bus_scale_pdata,
755#endif
756 },
757};
758
759struct platform_device msm_kgsl_2d0 = {
760 .name = "kgsl-2d0",
761 .id = 0,
762 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
763 .resource = kgsl_2d0_resources,
764 .dev = {
765 .platform_data = &kgsl_2d0_pdata,
766 },
767};
768
769static struct resource kgsl_2d1_resources[] = {
770 {
771 .name = KGSL_2D1_REG_MEMORY,
772 .start = 0x04200000, /* Z180 device 1 base address */
773 .end = 0x04200FFF,
774 .flags = IORESOURCE_MEM,
775 },
776 {
777 .name = KGSL_2D1_IRQ,
778 .start = GFX2D1_IRQ,
779 .end = GFX2D1_IRQ,
780 .flags = IORESOURCE_IRQ,
781 },
782};
783
784static struct kgsl_device_platform_data kgsl_2d1_pdata = {
785 .pwr_data = {
786 .pwrlevel = {
787 {
788 .gpu_freq = 200000000,
789 .bus_freq = 1,
790 },
791 {
792 .gpu_freq = 200000000,
793 .bus_freq = 0,
794 },
795 },
796 .init_level = 0,
797 .num_levels = 2,
798 .set_grp_async = NULL,
799 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700800 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700801 },
802 .clk = {
803 .name = {
804 .clk = "gfx2d1_clk",
805 .pclk = "gfx2d1_pclk",
806 },
807#ifdef CONFIG_MSM_BUS_SCALING
808 .bus_scale_table = &grp2d1_bus_scale_pdata,
809#endif
810 },
811};
812
813struct platform_device msm_kgsl_2d1 = {
814 .name = "kgsl-2d1",
815 .id = 1,
816 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
817 .resource = kgsl_2d1_resources,
818 .dev = {
819 .platform_data = &kgsl_2d1_pdata,
820 },
821};
822
823/*
824 * this a software workaround for not having two distinct board
825 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
826 * this workaround detects the cpu version to tell if the kernel is on a
827 * 8660v1, and should disable the 2d core. it is called from the board file
828 */
829void __init msm8x60_check_2d_hardware(void)
830{
831 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
832 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
833 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
834 kgsl_2d0_pdata.clk.name.clk = NULL;
835 kgsl_2d1_pdata.clk.name.clk = NULL;
836 }
837}
838
839/* Use GSBI3 QUP for /dev/i2c-0 */
840struct platform_device msm_gsbi3_qup_i2c_device = {
841 .name = "qup_i2c",
842 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
843 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
844 .resource = gsbi3_qup_i2c_resources,
845};
846
847/* Use GSBI4 QUP for /dev/i2c-1 */
848struct platform_device msm_gsbi4_qup_i2c_device = {
849 .name = "qup_i2c",
850 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
851 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
852 .resource = gsbi4_qup_i2c_resources,
853};
854
855/* Use GSBI8 QUP for /dev/i2c-3 */
856struct platform_device msm_gsbi8_qup_i2c_device = {
857 .name = "qup_i2c",
858 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
859 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
860 .resource = gsbi8_qup_i2c_resources,
861};
862
863/* Use GSBI9 QUP for /dev/i2c-2 */
864struct platform_device msm_gsbi9_qup_i2c_device = {
865 .name = "qup_i2c",
866 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
867 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
868 .resource = gsbi9_qup_i2c_resources,
869};
870
871/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
872struct platform_device msm_gsbi7_qup_i2c_device = {
873 .name = "qup_i2c",
874 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
875 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
876 .resource = gsbi7_qup_i2c_resources,
877};
878
879/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
880struct platform_device msm_gsbi12_qup_i2c_device = {
881 .name = "qup_i2c",
882 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
883 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
884 .resource = gsbi12_qup_i2c_resources,
885};
886
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530887#ifdef CONFIG_MSM_SSBI
888#define MSM_SSBI_PMIC1_PHYS 0x00500000
889static struct resource resources_ssbi_pmic1_resource[] = {
890 {
891 .start = MSM_SSBI_PMIC1_PHYS,
892 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
893 .flags = IORESOURCE_MEM,
894 },
895};
896
897struct platform_device msm_device_ssbi_pmic1 = {
898 .name = "msm_ssbi",
899 .id = 0,
900 .resource = resources_ssbi_pmic1_resource,
901 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
902};
903#endif
904
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906/* 8901 PMIC SSBI on /dev/i2c-7 */
907#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
908static struct resource msm_ssbi2_resources[] = {
909 {
910 .name = "ssbi_base",
911 .start = MSM_SSBI2_PMIC2B_PHYS,
912 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
913 .flags = IORESOURCE_MEM,
914 },
915};
916
917struct platform_device msm_device_ssbi2 = {
918 .name = "i2c_ssbi",
919 .id = MSM_SSBI2_I2C_BUS_ID,
920 .num_resources = ARRAY_SIZE(msm_ssbi2_resources),
921 .resource = msm_ssbi2_resources,
922};
923
924/* CODEC SSBI on /dev/i2c-8 */
925#define MSM_SSBI3_PHYS 0x18700000
926static struct resource msm_ssbi3_resources[] = {
927 {
928 .name = "ssbi_base",
929 .start = MSM_SSBI3_PHYS,
930 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
931 .flags = IORESOURCE_MEM,
932 },
933};
934
935struct platform_device msm_device_ssbi3 = {
936 .name = "i2c_ssbi",
937 .id = MSM_SSBI3_I2C_BUS_ID,
938 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
939 .resource = msm_ssbi3_resources,
940};
941#endif /* CONFIG_I2C_SSBI */
942
943static struct resource gsbi1_qup_spi_resources[] = {
944 {
945 .name = "spi_base",
946 .start = MSM_GSBI1_QUP_PHYS,
947 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
948 .flags = IORESOURCE_MEM,
949 },
950 {
951 .name = "gsbi_base",
952 .start = MSM_GSBI1_PHYS,
953 .end = MSM_GSBI1_PHYS + 4 - 1,
954 .flags = IORESOURCE_MEM,
955 },
956 {
957 .name = "spi_irq_in",
958 .start = GSBI1_QUP_IRQ,
959 .end = GSBI1_QUP_IRQ,
960 .flags = IORESOURCE_IRQ,
961 },
962 {
963 .name = "spidm_channels",
964 .start = 5,
965 .end = 6,
966 .flags = IORESOURCE_DMA,
967 },
968 {
969 .name = "spidm_crci",
970 .start = 8,
971 .end = 7,
972 .flags = IORESOURCE_DMA,
973 },
974 {
975 .name = "spi_clk",
976 .start = 36,
977 .end = 36,
978 .flags = IORESOURCE_IO,
979 },
980 {
981 .name = "spi_cs",
982 .start = 35,
983 .end = 35,
984 .flags = IORESOURCE_IO,
985 },
986 {
987 .name = "spi_miso",
988 .start = 34,
989 .end = 34,
990 .flags = IORESOURCE_IO,
991 },
992 {
993 .name = "spi_mosi",
994 .start = 33,
995 .end = 33,
996 .flags = IORESOURCE_IO,
997 },
998};
999
1000/* Use GSBI1 QUP for SPI-0 */
1001struct platform_device msm_gsbi1_qup_spi_device = {
1002 .name = "spi_qsd",
1003 .id = 0,
1004 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1005 .resource = gsbi1_qup_spi_resources,
1006};
1007
1008
1009static struct resource gsbi10_qup_spi_resources[] = {
1010 {
1011 .name = "spi_base",
1012 .start = MSM_GSBI10_QUP_PHYS,
1013 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1014 .flags = IORESOURCE_MEM,
1015 },
1016 {
1017 .name = "gsbi_base",
1018 .start = MSM_GSBI10_PHYS,
1019 .end = MSM_GSBI10_PHYS + 4 - 1,
1020 .flags = IORESOURCE_MEM,
1021 },
1022 {
1023 .name = "spi_irq_in",
1024 .start = GSBI10_QUP_IRQ,
1025 .end = GSBI10_QUP_IRQ,
1026 .flags = IORESOURCE_IRQ,
1027 },
1028 {
1029 .name = "spi_clk",
1030 .start = 73,
1031 .end = 73,
1032 .flags = IORESOURCE_IO,
1033 },
1034 {
1035 .name = "spi_cs",
1036 .start = 72,
1037 .end = 72,
1038 .flags = IORESOURCE_IO,
1039 },
1040 {
1041 .name = "spi_mosi",
1042 .start = 70,
1043 .end = 70,
1044 .flags = IORESOURCE_IO,
1045 },
1046};
1047
1048/* Use GSBI10 QUP for SPI-1 */
1049struct platform_device msm_gsbi10_qup_spi_device = {
1050 .name = "spi_qsd",
1051 .id = 1,
1052 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1053 .resource = gsbi10_qup_spi_resources,
1054};
1055#define MSM_SDC1_BASE 0x12400000
1056#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1057#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1058#define MSM_SDC2_BASE 0x12140000
1059#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1060#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1061#define MSM_SDC3_BASE 0x12180000
1062#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1063#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1064#define MSM_SDC4_BASE 0x121C0000
1065#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1066#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1067#define MSM_SDC5_BASE 0x12200000
1068#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1069#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1070
1071static struct resource resources_sdc1[] = {
1072 {
1073 .start = MSM_SDC1_BASE,
1074 .end = MSM_SDC1_DML_BASE - 1,
1075 .flags = IORESOURCE_MEM,
1076 },
1077 {
1078 .start = SDC1_IRQ_0,
1079 .end = SDC1_IRQ_0,
1080 .flags = IORESOURCE_IRQ,
1081 },
1082#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1083 {
1084 .name = "sdcc_dml_addr",
1085 .start = MSM_SDC1_DML_BASE,
1086 .end = MSM_SDC1_BAM_BASE - 1,
1087 .flags = IORESOURCE_MEM,
1088 },
1089 {
1090 .name = "sdcc_bam_addr",
1091 .start = MSM_SDC1_BAM_BASE,
1092 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1093 .flags = IORESOURCE_MEM,
1094 },
1095 {
1096 .name = "sdcc_bam_irq",
1097 .start = SDC1_BAM_IRQ,
1098 .end = SDC1_BAM_IRQ,
1099 .flags = IORESOURCE_IRQ,
1100 },
1101#else
1102 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001103 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001104 .start = DMOV_SDC1_CHAN,
1105 .end = DMOV_SDC1_CHAN,
1106 .flags = IORESOURCE_DMA,
1107 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001108 {
1109 .name = "sdcc_dma_crci",
1110 .start = DMOV_SDC1_CRCI,
1111 .end = DMOV_SDC1_CRCI,
1112 .flags = IORESOURCE_DMA,
1113 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001114#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1115};
1116
1117static struct resource resources_sdc2[] = {
1118 {
1119 .start = MSM_SDC2_BASE,
1120 .end = MSM_SDC2_DML_BASE - 1,
1121 .flags = IORESOURCE_MEM,
1122 },
1123 {
1124 .start = SDC2_IRQ_0,
1125 .end = SDC2_IRQ_0,
1126 .flags = IORESOURCE_IRQ,
1127 },
1128#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1129 {
1130 .name = "sdcc_dml_addr",
1131 .start = MSM_SDC2_DML_BASE,
1132 .end = MSM_SDC2_BAM_BASE - 1,
1133 .flags = IORESOURCE_MEM,
1134 },
1135 {
1136 .name = "sdcc_bam_addr",
1137 .start = MSM_SDC2_BAM_BASE,
1138 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1139 .flags = IORESOURCE_MEM,
1140 },
1141 {
1142 .name = "sdcc_bam_irq",
1143 .start = SDC2_BAM_IRQ,
1144 .end = SDC2_BAM_IRQ,
1145 .flags = IORESOURCE_IRQ,
1146 },
1147#else
1148 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001149 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001150 .start = DMOV_SDC2_CHAN,
1151 .end = DMOV_SDC2_CHAN,
1152 .flags = IORESOURCE_DMA,
1153 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001154 {
1155 .name = "sdcc_dma_crci",
1156 .start = DMOV_SDC2_CRCI,
1157 .end = DMOV_SDC2_CRCI,
1158 .flags = IORESOURCE_DMA,
1159 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001160#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1161};
1162
1163static struct resource resources_sdc3[] = {
1164 {
1165 .start = MSM_SDC3_BASE,
1166 .end = MSM_SDC3_DML_BASE - 1,
1167 .flags = IORESOURCE_MEM,
1168 },
1169 {
1170 .start = SDC3_IRQ_0,
1171 .end = SDC3_IRQ_0,
1172 .flags = IORESOURCE_IRQ,
1173 },
1174#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1175 {
1176 .name = "sdcc_dml_addr",
1177 .start = MSM_SDC3_DML_BASE,
1178 .end = MSM_SDC3_BAM_BASE - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
1182 .name = "sdcc_bam_addr",
1183 .start = MSM_SDC3_BAM_BASE,
1184 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1185 .flags = IORESOURCE_MEM,
1186 },
1187 {
1188 .name = "sdcc_bam_irq",
1189 .start = SDC3_BAM_IRQ,
1190 .end = SDC3_BAM_IRQ,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193#else
1194 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001195 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001196 .start = DMOV_SDC3_CHAN,
1197 .end = DMOV_SDC3_CHAN,
1198 .flags = IORESOURCE_DMA,
1199 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001200 {
1201 .name = "sdcc_dma_crci",
1202 .start = DMOV_SDC3_CRCI,
1203 .end = DMOV_SDC3_CRCI,
1204 .flags = IORESOURCE_DMA,
1205 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001206#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1207};
1208
1209static struct resource resources_sdc4[] = {
1210 {
1211 .start = MSM_SDC4_BASE,
1212 .end = MSM_SDC4_DML_BASE - 1,
1213 .flags = IORESOURCE_MEM,
1214 },
1215 {
1216 .start = SDC4_IRQ_0,
1217 .end = SDC4_IRQ_0,
1218 .flags = IORESOURCE_IRQ,
1219 },
1220#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1221 {
1222 .name = "sdcc_dml_addr",
1223 .start = MSM_SDC4_DML_BASE,
1224 .end = MSM_SDC4_BAM_BASE - 1,
1225 .flags = IORESOURCE_MEM,
1226 },
1227 {
1228 .name = "sdcc_bam_addr",
1229 .start = MSM_SDC4_BAM_BASE,
1230 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1231 .flags = IORESOURCE_MEM,
1232 },
1233 {
1234 .name = "sdcc_bam_irq",
1235 .start = SDC4_BAM_IRQ,
1236 .end = SDC4_BAM_IRQ,
1237 .flags = IORESOURCE_IRQ,
1238 },
1239#else
1240 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001241 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 .start = DMOV_SDC4_CHAN,
1243 .end = DMOV_SDC4_CHAN,
1244 .flags = IORESOURCE_DMA,
1245 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001246 {
1247 .name = "sdcc_dma_crci",
1248 .start = DMOV_SDC4_CRCI,
1249 .end = DMOV_SDC4_CRCI,
1250 .flags = IORESOURCE_DMA,
1251 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001252#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1253};
1254
1255static struct resource resources_sdc5[] = {
1256 {
1257 .start = MSM_SDC5_BASE,
1258 .end = MSM_SDC5_DML_BASE - 1,
1259 .flags = IORESOURCE_MEM,
1260 },
1261 {
1262 .start = SDC5_IRQ_0,
1263 .end = SDC5_IRQ_0,
1264 .flags = IORESOURCE_IRQ,
1265 },
1266#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1267 {
1268 .name = "sdcc_dml_addr",
1269 .start = MSM_SDC5_DML_BASE,
1270 .end = MSM_SDC5_BAM_BASE - 1,
1271 .flags = IORESOURCE_MEM,
1272 },
1273 {
1274 .name = "sdcc_bam_addr",
1275 .start = MSM_SDC5_BAM_BASE,
1276 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1277 .flags = IORESOURCE_MEM,
1278 },
1279 {
1280 .name = "sdcc_bam_irq",
1281 .start = SDC5_BAM_IRQ,
1282 .end = SDC5_BAM_IRQ,
1283 .flags = IORESOURCE_IRQ,
1284 },
1285#else
1286 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001287 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001288 .start = DMOV_SDC5_CHAN,
1289 .end = DMOV_SDC5_CHAN,
1290 .flags = IORESOURCE_DMA,
1291 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001292 {
1293 .name = "sdcc_dma_crci",
1294 .start = DMOV_SDC5_CRCI,
1295 .end = DMOV_SDC5_CRCI,
1296 .flags = IORESOURCE_DMA,
1297 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001298#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1299};
1300
1301struct platform_device msm_device_sdc1 = {
1302 .name = "msm_sdcc",
1303 .id = 1,
1304 .num_resources = ARRAY_SIZE(resources_sdc1),
1305 .resource = resources_sdc1,
1306 .dev = {
1307 .coherent_dma_mask = 0xffffffff,
1308 },
1309};
1310
1311struct platform_device msm_device_sdc2 = {
1312 .name = "msm_sdcc",
1313 .id = 2,
1314 .num_resources = ARRAY_SIZE(resources_sdc2),
1315 .resource = resources_sdc2,
1316 .dev = {
1317 .coherent_dma_mask = 0xffffffff,
1318 },
1319};
1320
1321struct platform_device msm_device_sdc3 = {
1322 .name = "msm_sdcc",
1323 .id = 3,
1324 .num_resources = ARRAY_SIZE(resources_sdc3),
1325 .resource = resources_sdc3,
1326 .dev = {
1327 .coherent_dma_mask = 0xffffffff,
1328 },
1329};
1330
1331struct platform_device msm_device_sdc4 = {
1332 .name = "msm_sdcc",
1333 .id = 4,
1334 .num_resources = ARRAY_SIZE(resources_sdc4),
1335 .resource = resources_sdc4,
1336 .dev = {
1337 .coherent_dma_mask = 0xffffffff,
1338 },
1339};
1340
1341struct platform_device msm_device_sdc5 = {
1342 .name = "msm_sdcc",
1343 .id = 5,
1344 .num_resources = ARRAY_SIZE(resources_sdc5),
1345 .resource = resources_sdc5,
1346 .dev = {
1347 .coherent_dma_mask = 0xffffffff,
1348 },
1349};
1350
1351static struct platform_device *msm_sdcc_devices[] __initdata = {
1352 &msm_device_sdc1,
1353 &msm_device_sdc2,
1354 &msm_device_sdc3,
1355 &msm_device_sdc4,
1356 &msm_device_sdc5,
1357};
1358
1359int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1360{
1361 struct platform_device *pdev;
1362
1363 if (controller < 1 || controller > 5)
1364 return -EINVAL;
1365
1366 pdev = msm_sdcc_devices[controller-1];
1367 pdev->dev.platform_data = plat;
1368 return platform_device_register(pdev);
1369}
1370
1371#define MIPI_DSI_HW_BASE 0x04700000
1372#define ROTATOR_HW_BASE 0x04E00000
1373#define TVENC_HW_BASE 0x04F00000
1374#define MDP_HW_BASE 0x05100000
1375
1376static struct resource msm_mipi_dsi_resources[] = {
1377 {
1378 .name = "mipi_dsi",
1379 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001380 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001381 .flags = IORESOURCE_MEM,
1382 },
1383 {
1384 .start = DSI_IRQ,
1385 .end = DSI_IRQ,
1386 .flags = IORESOURCE_IRQ,
1387 },
1388};
1389
1390static struct platform_device msm_mipi_dsi_device = {
1391 .name = "mipi_dsi",
1392 .id = 1,
1393 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1394 .resource = msm_mipi_dsi_resources,
1395};
1396
1397static struct resource msm_mdp_resources[] = {
1398 {
1399 .name = "mdp",
1400 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001401 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 .flags = IORESOURCE_MEM,
1403 },
1404 {
1405 .start = INT_MDP,
1406 .end = INT_MDP,
1407 .flags = IORESOURCE_IRQ,
1408 },
1409};
1410
1411static struct platform_device msm_mdp_device = {
1412 .name = "mdp",
1413 .id = 0,
1414 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1415 .resource = msm_mdp_resources,
1416};
1417#ifdef CONFIG_MSM_ROTATOR
1418static struct resource resources_msm_rotator[] = {
1419 {
1420 .start = 0x04E00000,
1421 .end = 0x04F00000 - 1,
1422 .flags = IORESOURCE_MEM,
1423 },
1424 {
1425 .start = ROT_IRQ,
1426 .end = ROT_IRQ,
1427 .flags = IORESOURCE_IRQ,
1428 },
1429};
1430
1431static struct msm_rot_clocks rotator_clocks[] = {
1432 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001433 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 .clk_type = ROTATOR_CORE_CLK,
1435 .clk_rate = 160 * 1000 * 1000,
1436 },
1437 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001438 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001439 .clk_type = ROTATOR_PCLK,
1440 .clk_rate = 0,
1441 },
1442};
1443
1444static struct msm_rotator_platform_data rotator_pdata = {
1445 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1446 .hardware_version_number = 0x01010307,
1447 .rotator_clks = rotator_clocks,
1448 .regulator_name = "fs_rot",
1449};
1450
1451struct platform_device msm_rotator_device = {
1452 .name = "msm_rotator",
1453 .id = 0,
1454 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1455 .resource = resources_msm_rotator,
1456 .dev = {
1457 .platform_data = &rotator_pdata,
1458 },
1459};
1460#endif
1461
1462
1463/* Sensors DSPS platform data */
1464#ifdef CONFIG_MSM_DSPS
1465
1466#define PPSS_REG_PHYS_BASE 0x12080000
1467
1468#define MHZ (1000*1000)
1469
Wentao Xu7a1c9302011-09-19 17:57:43 -04001470#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1471
1472#define GSBI_IRQ_MUX_SEL_MASK 0xF
1473#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1474
1475static void dsps_init1(struct msm_dsps_platform_data *data)
1476{
1477 int val;
1478
1479 /* route GSBI12 interrutps to DSPS */
1480 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1481 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1482 val |= GSBI_IRQ_MUX_SEL_DSPS;
1483 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1484}
1485
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486static struct dsps_clk_info dsps_clks[] = {
1487 {
1488 .name = "ppss_pclk",
1489 .rate = 0, /* no rate just on/off */
1490 },
1491 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001492 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493 .rate = 0, /* no rate just on/off */
1494 },
1495 {
1496 .name = "gsbi_qup_clk",
1497 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1498 },
1499 {
1500 .name = "dfab_dsps_clk",
1501 .rate = 64 * MHZ, /* Same rate as USB. */
1502 }
1503};
1504
1505static struct dsps_regulator_info dsps_regs[] = {
1506 {
1507 .name = "8058_l5",
1508 .volt = 2850000, /* in uV */
1509 },
1510 {
1511 .name = "8058_s3",
1512 .volt = 1800000, /* in uV */
1513 }
1514};
1515
1516/*
1517 * Note: GPIOs field is intialized in run-time at the function
1518 * msm8x60_init_dsps().
1519 */
1520
1521struct msm_dsps_platform_data msm_dsps_pdata = {
1522 .clks = dsps_clks,
1523 .clks_num = ARRAY_SIZE(dsps_clks),
1524 .gpios = NULL,
1525 .gpios_num = 0,
1526 .regs = dsps_regs,
1527 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001528 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001529 .signature = DSPS_SIGNATURE,
1530};
1531
1532static struct resource msm_dsps_resources[] = {
1533 {
1534 .start = PPSS_REG_PHYS_BASE,
1535 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1536 .name = "ppss_reg",
1537 .flags = IORESOURCE_MEM,
1538 },
1539};
1540
1541struct platform_device msm_dsps_device = {
1542 .name = "msm_dsps",
1543 .id = 0,
1544 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1545 .resource = msm_dsps_resources,
1546 .dev.platform_data = &msm_dsps_pdata,
1547};
1548
1549#endif /* CONFIG_MSM_DSPS */
1550
1551#ifdef CONFIG_FB_MSM_TVOUT
1552static struct resource msm_tvenc_resources[] = {
1553 {
1554 .name = "tvenc",
1555 .start = TVENC_HW_BASE,
1556 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1557 .flags = IORESOURCE_MEM,
1558 }
1559};
1560
1561static struct resource tvout_device_resources[] = {
1562 {
1563 .name = "tvout_device_irq",
1564 .start = TV_ENC_IRQ,
1565 .end = TV_ENC_IRQ,
1566 .flags = IORESOURCE_IRQ,
1567 },
1568};
1569#endif
1570static void __init msm_register_device(struct platform_device *pdev, void *data)
1571{
1572 int ret;
1573
1574 pdev->dev.platform_data = data;
1575
1576 ret = platform_device_register(pdev);
1577 if (ret)
1578 dev_err(&pdev->dev,
1579 "%s: platform_device_register() failed = %d\n",
1580 __func__, ret);
1581}
1582
1583static struct platform_device msm_lcdc_device = {
1584 .name = "lcdc",
1585 .id = 0,
1586};
1587
1588#ifdef CONFIG_FB_MSM_TVOUT
1589static struct platform_device msm_tvenc_device = {
1590 .name = "tvenc",
1591 .id = 0,
1592 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1593 .resource = msm_tvenc_resources,
1594};
1595
1596static struct platform_device msm_tvout_device = {
1597 .name = "tvout_device",
1598 .id = 0,
1599 .num_resources = ARRAY_SIZE(tvout_device_resources),
1600 .resource = tvout_device_resources,
1601};
1602#endif
1603
1604#ifdef CONFIG_MSM_BUS_SCALING
1605static struct platform_device msm_dtv_device = {
1606 .name = "dtv",
1607 .id = 0,
1608};
1609#endif
1610
1611void __init msm_fb_register_device(char *name, void *data)
1612{
1613 if (!strncmp(name, "mdp", 3))
1614 msm_register_device(&msm_mdp_device, data);
1615 else if (!strncmp(name, "lcdc", 4))
1616 msm_register_device(&msm_lcdc_device, data);
1617 else if (!strncmp(name, "mipi_dsi", 8))
1618 msm_register_device(&msm_mipi_dsi_device, data);
1619#ifdef CONFIG_FB_MSM_TVOUT
1620 else if (!strncmp(name, "tvenc", 5))
1621 msm_register_device(&msm_tvenc_device, data);
1622 else if (!strncmp(name, "tvout_device", 12))
1623 msm_register_device(&msm_tvout_device, data);
1624#endif
1625#ifdef CONFIG_MSM_BUS_SCALING
1626 else if (!strncmp(name, "dtv", 3))
1627 msm_register_device(&msm_dtv_device, data);
1628#endif
1629 else
1630 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1631}
1632
1633static struct resource resources_otg[] = {
1634 {
1635 .start = 0x12500000,
1636 .end = 0x12500000 + SZ_1K - 1,
1637 .flags = IORESOURCE_MEM,
1638 },
1639 {
1640 .start = USB1_HS_IRQ,
1641 .end = USB1_HS_IRQ,
1642 .flags = IORESOURCE_IRQ,
1643 },
1644};
1645
1646struct platform_device msm_device_otg = {
1647 .name = "msm_otg",
1648 .id = -1,
1649 .num_resources = ARRAY_SIZE(resources_otg),
1650 .resource = resources_otg,
1651};
1652
1653static u64 dma_mask = 0xffffffffULL;
1654struct platform_device msm_device_gadget_peripheral = {
1655 .name = "msm_hsusb",
1656 .id = -1,
1657 .dev = {
1658 .dma_mask = &dma_mask,
1659 .coherent_dma_mask = 0xffffffffULL,
1660 },
1661};
1662#ifdef CONFIG_USB_EHCI_MSM_72K
1663static struct resource resources_hsusb_host[] = {
1664 {
1665 .start = 0x12500000,
1666 .end = 0x12500000 + SZ_1K - 1,
1667 .flags = IORESOURCE_MEM,
1668 },
1669 {
1670 .start = USB1_HS_IRQ,
1671 .end = USB1_HS_IRQ,
1672 .flags = IORESOURCE_IRQ,
1673 },
1674};
1675
1676struct platform_device msm_device_hsusb_host = {
1677 .name = "msm_hsusb_host",
1678 .id = 0,
1679 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1680 .resource = resources_hsusb_host,
1681 .dev = {
1682 .dma_mask = &dma_mask,
1683 .coherent_dma_mask = 0xffffffffULL,
1684 },
1685};
1686
1687static struct platform_device *msm_host_devices[] = {
1688 &msm_device_hsusb_host,
1689};
1690
1691int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1692{
1693 struct platform_device *pdev;
1694
1695 pdev = msm_host_devices[host];
1696 if (!pdev)
1697 return -ENODEV;
1698 pdev->dev.platform_data = plat;
1699 return platform_device_register(pdev);
1700}
1701#endif
1702
1703#define MSM_TSIF0_PHYS (0x18200000)
1704#define MSM_TSIF1_PHYS (0x18201000)
1705#define MSM_TSIF_SIZE (0x200)
1706#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1707
1708#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1709 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1710#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1711 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1712#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1713 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1714#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1715 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1716#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1717 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1718#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1719 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1720#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1721 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1722#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1723 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1724
1725static const struct msm_gpio tsif0_gpios[] = {
1726 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1727 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1728 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1729 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1730};
1731
1732static const struct msm_gpio tsif1_gpios[] = {
1733 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1734 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1735 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1736 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1737};
1738
1739static void tsif_release(struct device *dev)
1740{
1741}
1742
1743static void tsif_init1(struct msm_tsif_platform_data *data)
1744{
1745 int val;
1746
1747 /* configure mux to use correct tsif instance */
1748 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1749 val |= 0x80000000;
1750 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1751}
1752
1753struct msm_tsif_platform_data tsif1_platform_data = {
1754 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1755 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001756 .tsif_pclk = "iface_clk",
1757 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001758 .init = tsif_init1
1759};
1760
1761struct resource tsif1_resources[] = {
1762 [0] = {
1763 .flags = IORESOURCE_IRQ,
1764 .start = TSIF2_IRQ,
1765 .end = TSIF2_IRQ,
1766 },
1767 [1] = {
1768 .flags = IORESOURCE_MEM,
1769 .start = MSM_TSIF1_PHYS,
1770 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1771 },
1772 [2] = {
1773 .flags = IORESOURCE_DMA,
1774 .start = DMOV_TSIF_CHAN,
1775 .end = DMOV_TSIF_CRCI,
1776 },
1777};
1778
1779static void tsif_init0(struct msm_tsif_platform_data *data)
1780{
1781 int val;
1782
1783 /* configure mux to use correct tsif instance */
1784 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1785 val &= 0x7FFFFFFF;
1786 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1787}
1788
1789struct msm_tsif_platform_data tsif0_platform_data = {
1790 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1791 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001792 .tsif_pclk = "iface_clk",
1793 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001794 .init = tsif_init0
1795};
1796struct resource tsif0_resources[] = {
1797 [0] = {
1798 .flags = IORESOURCE_IRQ,
1799 .start = TSIF1_IRQ,
1800 .end = TSIF1_IRQ,
1801 },
1802 [1] = {
1803 .flags = IORESOURCE_MEM,
1804 .start = MSM_TSIF0_PHYS,
1805 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1806 },
1807 [2] = {
1808 .flags = IORESOURCE_DMA,
1809 .start = DMOV_TSIF_CHAN,
1810 .end = DMOV_TSIF_CRCI,
1811 },
1812};
1813
1814struct platform_device msm_device_tsif[2] = {
1815 {
1816 .name = "msm_tsif",
1817 .id = 0,
1818 .num_resources = ARRAY_SIZE(tsif0_resources),
1819 .resource = tsif0_resources,
1820 .dev = {
1821 .release = tsif_release,
1822 .platform_data = &tsif0_platform_data
1823 },
1824 },
1825 {
1826 .name = "msm_tsif",
1827 .id = 1,
1828 .num_resources = ARRAY_SIZE(tsif1_resources),
1829 .resource = tsif1_resources,
1830 .dev = {
1831 .release = tsif_release,
1832 .platform_data = &tsif1_platform_data
1833 },
1834 }
1835};
1836
1837struct platform_device msm_device_smd = {
1838 .name = "msm_smd",
1839 .id = -1,
1840};
1841
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001842static struct msm_watchdog_pdata msm_watchdog_pdata = {
1843 .pet_time = 10000,
1844 .bark_time = 11000,
1845 .has_secure = true,
1846};
1847
1848struct platform_device msm8660_device_watchdog = {
1849 .name = "msm_watchdog",
1850 .id = -1,
1851 .dev = {
1852 .platform_data = &msm_watchdog_pdata,
1853 },
1854};
1855
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001856static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001857 {
1858 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001859 .flags = IORESOURCE_IRQ,
1860 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001861 {
1862 .start = 0x18320000,
1863 .end = 0x18320000 + SZ_1M - 1,
1864 .flags = IORESOURCE_MEM,
1865 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001866};
1867
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001868static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001869 {
1870 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001871 .flags = IORESOURCE_IRQ,
1872 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001873 {
1874 .start = 0x18420000,
1875 .end = 0x18420000 + SZ_1M - 1,
1876 .flags = IORESOURCE_MEM,
1877 },
1878};
1879
1880static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1881 .sd = 1,
1882 .sd_size = 0x800,
1883};
1884
1885static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1886 .sd = 1,
1887 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001888};
1889
1890struct platform_device msm_device_dmov_adm0 = {
1891 .name = "msm_dmov",
1892 .id = 0,
1893 .resource = msm_dmov_resource_adm0,
1894 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001895 .dev = {
1896 .platform_data = &msm_dmov_pdata_adm0,
1897 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001898};
1899
1900struct platform_device msm_device_dmov_adm1 = {
1901 .name = "msm_dmov",
1902 .id = 1,
1903 .resource = msm_dmov_resource_adm1,
1904 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001905 .dev = {
1906 .platform_data = &msm_dmov_pdata_adm1,
1907 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001908};
1909
1910/* MSM Video core device */
1911#ifdef CONFIG_MSM_BUS_SCALING
1912static struct msm_bus_vectors vidc_init_vectors[] = {
1913 {
1914 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1915 .dst = MSM_BUS_SLAVE_SMI,
1916 .ab = 0,
1917 .ib = 0,
1918 },
1919 {
1920 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1921 .dst = MSM_BUS_SLAVE_SMI,
1922 .ab = 0,
1923 .ib = 0,
1924 },
1925 {
1926 .src = MSM_BUS_MASTER_AMPSS_M0,
1927 .dst = MSM_BUS_SLAVE_EBI_CH0,
1928 .ab = 0,
1929 .ib = 0,
1930 },
1931 {
1932 .src = MSM_BUS_MASTER_AMPSS_M0,
1933 .dst = MSM_BUS_SLAVE_SMI,
1934 .ab = 0,
1935 .ib = 0,
1936 },
1937};
1938static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1939 {
1940 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1941 .dst = MSM_BUS_SLAVE_SMI,
1942 .ab = 54525952,
1943 .ib = 436207616,
1944 },
1945 {
1946 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1947 .dst = MSM_BUS_SLAVE_SMI,
1948 .ab = 72351744,
1949 .ib = 289406976,
1950 },
1951 {
1952 .src = MSM_BUS_MASTER_AMPSS_M0,
1953 .dst = MSM_BUS_SLAVE_EBI_CH0,
1954 .ab = 500000,
1955 .ib = 1000000,
1956 },
1957 {
1958 .src = MSM_BUS_MASTER_AMPSS_M0,
1959 .dst = MSM_BUS_SLAVE_SMI,
1960 .ab = 500000,
1961 .ib = 1000000,
1962 },
1963};
1964static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1965 {
1966 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1967 .dst = MSM_BUS_SLAVE_SMI,
1968 .ab = 40894464,
1969 .ib = 327155712,
1970 },
1971 {
1972 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1973 .dst = MSM_BUS_SLAVE_SMI,
1974 .ab = 48234496,
1975 .ib = 192937984,
1976 },
1977 {
1978 .src = MSM_BUS_MASTER_AMPSS_M0,
1979 .dst = MSM_BUS_SLAVE_EBI_CH0,
1980 .ab = 500000,
1981 .ib = 2000000,
1982 },
1983 {
1984 .src = MSM_BUS_MASTER_AMPSS_M0,
1985 .dst = MSM_BUS_SLAVE_SMI,
1986 .ab = 500000,
1987 .ib = 2000000,
1988 },
1989};
1990static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1991 {
1992 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1993 .dst = MSM_BUS_SLAVE_SMI,
1994 .ab = 163577856,
1995 .ib = 1308622848,
1996 },
1997 {
1998 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1999 .dst = MSM_BUS_SLAVE_SMI,
2000 .ab = 219152384,
2001 .ib = 876609536,
2002 },
2003 {
2004 .src = MSM_BUS_MASTER_AMPSS_M0,
2005 .dst = MSM_BUS_SLAVE_EBI_CH0,
2006 .ab = 1750000,
2007 .ib = 3500000,
2008 },
2009 {
2010 .src = MSM_BUS_MASTER_AMPSS_M0,
2011 .dst = MSM_BUS_SLAVE_SMI,
2012 .ab = 1750000,
2013 .ib = 3500000,
2014 },
2015};
2016static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2017 {
2018 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2019 .dst = MSM_BUS_SLAVE_SMI,
2020 .ab = 121634816,
2021 .ib = 973078528,
2022 },
2023 {
2024 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2025 .dst = MSM_BUS_SLAVE_SMI,
2026 .ab = 155189248,
2027 .ib = 620756992,
2028 },
2029 {
2030 .src = MSM_BUS_MASTER_AMPSS_M0,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = 1750000,
2033 .ib = 7000000,
2034 },
2035 {
2036 .src = MSM_BUS_MASTER_AMPSS_M0,
2037 .dst = MSM_BUS_SLAVE_SMI,
2038 .ab = 1750000,
2039 .ib = 7000000,
2040 },
2041};
2042static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2043 {
2044 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2045 .dst = MSM_BUS_SLAVE_SMI,
2046 .ab = 372244480,
2047 .ib = 1861222400,
2048 },
2049 {
2050 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2051 .dst = MSM_BUS_SLAVE_SMI,
2052 .ab = 501219328,
2053 .ib = 2004877312,
2054 },
2055 {
2056 .src = MSM_BUS_MASTER_AMPSS_M0,
2057 .dst = MSM_BUS_SLAVE_EBI_CH0,
2058 .ab = 2500000,
2059 .ib = 5000000,
2060 },
2061 {
2062 .src = MSM_BUS_MASTER_AMPSS_M0,
2063 .dst = MSM_BUS_SLAVE_SMI,
2064 .ab = 2500000,
2065 .ib = 5000000,
2066 },
2067};
2068static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2069 {
2070 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2071 .dst = MSM_BUS_SLAVE_SMI,
2072 .ab = 222298112,
2073 .ib = 1778384896,
2074 },
2075 {
2076 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2077 .dst = MSM_BUS_SLAVE_SMI,
2078 .ab = 330301440,
2079 .ib = 1321205760,
2080 },
2081 {
2082 .src = MSM_BUS_MASTER_AMPSS_M0,
2083 .dst = MSM_BUS_SLAVE_EBI_CH0,
2084 .ab = 2500000,
2085 .ib = 700000000,
2086 },
2087 {
2088 .src = MSM_BUS_MASTER_AMPSS_M0,
2089 .dst = MSM_BUS_SLAVE_SMI,
2090 .ab = 2500000,
2091 .ib = 10000000,
2092 },
2093};
2094
2095static struct msm_bus_paths vidc_bus_client_config[] = {
2096 {
2097 ARRAY_SIZE(vidc_init_vectors),
2098 vidc_init_vectors,
2099 },
2100 {
2101 ARRAY_SIZE(vidc_venc_vga_vectors),
2102 vidc_venc_vga_vectors,
2103 },
2104 {
2105 ARRAY_SIZE(vidc_vdec_vga_vectors),
2106 vidc_vdec_vga_vectors,
2107 },
2108 {
2109 ARRAY_SIZE(vidc_venc_720p_vectors),
2110 vidc_venc_720p_vectors,
2111 },
2112 {
2113 ARRAY_SIZE(vidc_vdec_720p_vectors),
2114 vidc_vdec_720p_vectors,
2115 },
2116 {
2117 ARRAY_SIZE(vidc_venc_1080p_vectors),
2118 vidc_venc_1080p_vectors,
2119 },
2120 {
2121 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2122 vidc_vdec_1080p_vectors,
2123 },
2124};
2125
2126static struct msm_bus_scale_pdata vidc_bus_client_data = {
2127 vidc_bus_client_config,
2128 ARRAY_SIZE(vidc_bus_client_config),
2129 .name = "vidc",
2130};
2131
2132#endif
2133
2134#define MSM_VIDC_BASE_PHYS 0x04400000
2135#define MSM_VIDC_BASE_SIZE 0x00100000
2136
2137static struct resource msm_device_vidc_resources[] = {
2138 {
2139 .start = MSM_VIDC_BASE_PHYS,
2140 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2141 .flags = IORESOURCE_MEM,
2142 },
2143 {
2144 .start = VCODEC_IRQ,
2145 .end = VCODEC_IRQ,
2146 .flags = IORESOURCE_IRQ,
2147 },
2148};
2149
2150struct msm_vidc_platform_data vidc_platform_data = {
2151#ifdef CONFIG_MSM_BUS_SCALING
2152 .vidc_bus_client_pdata = &vidc_bus_client_data,
2153#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002154#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -08002155 .memtype = ION_HEAP_SMI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002156 .enable_ion = 1,
2157#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002158 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002159 .enable_ion = 0,
2160#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002161};
2162
2163struct platform_device msm_device_vidc = {
2164 .name = "msm_vidc",
2165 .id = 0,
2166 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2167 .resource = msm_device_vidc_resources,
2168 .dev = {
2169 .platform_data = &vidc_platform_data,
2170 },
2171};
2172
2173#if defined(CONFIG_MSM_RPM_STATS_LOG)
2174static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2175 .phys_addr_base = 0x00107E04,
2176 .phys_size = SZ_8K,
2177};
2178
2179struct platform_device msm_rpm_stat_device = {
2180 .name = "msm_rpm_stat",
2181 .id = -1,
2182 .dev = {
2183 .platform_data = &msm_rpm_stat_pdata,
2184 },
2185};
2186#endif
2187
2188#ifdef CONFIG_MSM_MPM
2189static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2190 [1] = MSM_GPIO_TO_INT(61),
2191 [4] = MSM_GPIO_TO_INT(87),
2192 [5] = MSM_GPIO_TO_INT(88),
2193 [6] = MSM_GPIO_TO_INT(89),
2194 [7] = MSM_GPIO_TO_INT(90),
2195 [8] = MSM_GPIO_TO_INT(91),
2196 [9] = MSM_GPIO_TO_INT(34),
2197 [10] = MSM_GPIO_TO_INT(38),
2198 [11] = MSM_GPIO_TO_INT(42),
2199 [12] = MSM_GPIO_TO_INT(46),
2200 [13] = MSM_GPIO_TO_INT(50),
2201 [14] = MSM_GPIO_TO_INT(54),
2202 [15] = MSM_GPIO_TO_INT(58),
2203 [16] = MSM_GPIO_TO_INT(63),
2204 [17] = MSM_GPIO_TO_INT(160),
2205 [18] = MSM_GPIO_TO_INT(162),
2206 [19] = MSM_GPIO_TO_INT(144),
2207 [20] = MSM_GPIO_TO_INT(146),
2208 [25] = USB1_HS_IRQ,
2209 [26] = TV_ENC_IRQ,
2210 [27] = HDMI_IRQ,
2211 [29] = MSM_GPIO_TO_INT(123),
2212 [30] = MSM_GPIO_TO_INT(172),
2213 [31] = MSM_GPIO_TO_INT(99),
2214 [32] = MSM_GPIO_TO_INT(96),
2215 [33] = MSM_GPIO_TO_INT(67),
2216 [34] = MSM_GPIO_TO_INT(71),
2217 [35] = MSM_GPIO_TO_INT(105),
2218 [36] = MSM_GPIO_TO_INT(117),
2219 [37] = MSM_GPIO_TO_INT(29),
2220 [38] = MSM_GPIO_TO_INT(30),
2221 [39] = MSM_GPIO_TO_INT(31),
2222 [40] = MSM_GPIO_TO_INT(37),
2223 [41] = MSM_GPIO_TO_INT(40),
2224 [42] = MSM_GPIO_TO_INT(41),
2225 [43] = MSM_GPIO_TO_INT(45),
2226 [44] = MSM_GPIO_TO_INT(51),
2227 [45] = MSM_GPIO_TO_INT(52),
2228 [46] = MSM_GPIO_TO_INT(57),
2229 [47] = MSM_GPIO_TO_INT(73),
2230 [48] = MSM_GPIO_TO_INT(93),
2231 [49] = MSM_GPIO_TO_INT(94),
2232 [50] = MSM_GPIO_TO_INT(103),
2233 [51] = MSM_GPIO_TO_INT(104),
2234 [52] = MSM_GPIO_TO_INT(106),
2235 [53] = MSM_GPIO_TO_INT(115),
2236 [54] = MSM_GPIO_TO_INT(124),
2237 [55] = MSM_GPIO_TO_INT(125),
2238 [56] = MSM_GPIO_TO_INT(126),
2239 [57] = MSM_GPIO_TO_INT(127),
2240 [58] = MSM_GPIO_TO_INT(128),
2241 [59] = MSM_GPIO_TO_INT(129),
2242};
2243
2244static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2245 TLMM_MSM_SUMMARY_IRQ,
2246 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2247 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2248 RPM_SCSS_CPU0_GP_LOW_IRQ,
2249 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2250 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2251 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2252 RPM_SCSS_CPU1_GP_LOW_IRQ,
2253 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2254 MARM_SCSS_GP_IRQ_0,
2255 MARM_SCSS_GP_IRQ_1,
2256 MARM_SCSS_GP_IRQ_2,
2257 MARM_SCSS_GP_IRQ_3,
2258 MARM_SCSS_GP_IRQ_4,
2259 MARM_SCSS_GP_IRQ_5,
2260 MARM_SCSS_GP_IRQ_6,
2261 MARM_SCSS_GP_IRQ_7,
2262 MARM_SCSS_GP_IRQ_8,
2263 MARM_SCSS_GP_IRQ_9,
2264 LPASS_SCSS_GP_LOW_IRQ,
2265 LPASS_SCSS_GP_MEDIUM_IRQ,
2266 LPASS_SCSS_GP_HIGH_IRQ,
2267 SDC4_IRQ_0,
2268 SPS_MTI_31,
2269};
2270
2271struct msm_mpm_device_data msm_mpm_dev_data = {
2272 .irqs_m2a = msm_mpm_irqs_m2a,
2273 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2274 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2275 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2276 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2277 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2278 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2279 .mpm_apps_ipc_val = BIT(1),
2280 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2281
2282};
2283#endif
2284
2285
2286#ifdef CONFIG_MSM_BUS_SCALING
2287struct platform_device msm_bus_sys_fabric = {
2288 .name = "msm_bus_fabric",
2289 .id = MSM_BUS_FAB_SYSTEM,
2290};
2291struct platform_device msm_bus_apps_fabric = {
2292 .name = "msm_bus_fabric",
2293 .id = MSM_BUS_FAB_APPSS,
2294};
2295struct platform_device msm_bus_mm_fabric = {
2296 .name = "msm_bus_fabric",
2297 .id = MSM_BUS_FAB_MMSS,
2298};
2299struct platform_device msm_bus_sys_fpb = {
2300 .name = "msm_bus_fabric",
2301 .id = MSM_BUS_FAB_SYSTEM_FPB,
2302};
2303struct platform_device msm_bus_cpss_fpb = {
2304 .name = "msm_bus_fabric",
2305 .id = MSM_BUS_FAB_CPSS_FPB,
2306};
2307#endif
2308
Lei Zhou01366a42011-08-19 13:12:00 -04002309#ifdef CONFIG_SND_SOC_MSM8660_APQ
2310struct platform_device msm_pcm = {
2311 .name = "msm-pcm-dsp",
2312 .id = -1,
2313};
2314
2315struct platform_device msm_pcm_routing = {
2316 .name = "msm-pcm-routing",
2317 .id = -1,
2318};
2319
2320struct platform_device msm_cpudai0 = {
2321 .name = "msm-dai-q6",
2322 .id = PRIMARY_I2S_RX,
2323};
2324
2325struct platform_device msm_cpudai1 = {
2326 .name = "msm-dai-q6",
2327 .id = PRIMARY_I2S_TX,
2328};
2329
2330struct platform_device msm_cpudai_hdmi_rx = {
2331 .name = "msm-dai-q6",
2332 .id = HDMI_RX,
2333};
2334
2335struct platform_device msm_cpudai_bt_rx = {
2336 .name = "msm-dai-q6",
2337 .id = INT_BT_SCO_RX,
2338};
2339
2340struct platform_device msm_cpudai_bt_tx = {
2341 .name = "msm-dai-q6",
2342 .id = INT_BT_SCO_TX,
2343};
2344
2345struct platform_device msm_cpudai_fm_rx = {
2346 .name = "msm-dai-q6",
2347 .id = INT_FM_RX,
2348};
2349
2350struct platform_device msm_cpudai_fm_tx = {
2351 .name = "msm-dai-q6",
2352 .id = INT_FM_TX,
2353};
2354
2355struct platform_device msm_cpu_fe = {
2356 .name = "msm-dai-fe",
2357 .id = -1,
2358};
2359
2360struct platform_device msm_stub_codec = {
2361 .name = "msm-stub-codec",
2362 .id = 1,
2363};
2364
2365struct platform_device msm_voice = {
2366 .name = "msm-pcm-voice",
2367 .id = -1,
2368};
2369
2370struct platform_device msm_voip = {
2371 .name = "msm-voip-dsp",
2372 .id = -1,
2373};
2374
2375struct platform_device msm_lpa_pcm = {
2376 .name = "msm-pcm-lpa",
2377 .id = -1,
2378};
2379
2380struct platform_device msm_pcm_hostless = {
2381 .name = "msm-pcm-hostless",
2382 .id = -1,
2383};
2384#endif
2385
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002386struct platform_device asoc_msm_pcm = {
2387 .name = "msm-dsp-audio",
2388 .id = 0,
2389};
2390
2391struct platform_device asoc_msm_dai0 = {
2392 .name = "msm-codec-dai",
2393 .id = 0,
2394};
2395
2396struct platform_device asoc_msm_dai1 = {
2397 .name = "msm-cpu-dai",
2398 .id = 0,
2399};
2400
2401#if defined (CONFIG_MSM_8x60_VOIP)
2402struct platform_device asoc_msm_mvs = {
2403 .name = "msm-mvs-audio",
2404 .id = 0,
2405};
2406
2407struct platform_device asoc_mvs_dai0 = {
2408 .name = "mvs-codec-dai",
2409 .id = 0,
2410};
2411
2412struct platform_device asoc_mvs_dai1 = {
2413 .name = "mvs-cpu-dai",
2414 .id = 0,
2415};
2416#endif
2417
2418struct platform_device *msm_footswitch_devices[] = {
2419 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2420 FS_8X60(FS_MDP, "fs_mdp"),
2421 FS_8X60(FS_ROT, "fs_rot"),
2422 FS_8X60(FS_VED, "fs_ved"),
2423 FS_8X60(FS_VFE, "fs_vfe"),
2424 FS_8X60(FS_VPE, "fs_vpe"),
2425 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2426 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2427 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2428};
2429unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2430
2431#ifdef CONFIG_MSM_RPM
2432struct msm_rpm_map_data rpm_map_data[] __initdata = {
2433 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2434 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2435 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2436 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2437 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2438 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2439 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2440 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2441
2442 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2443 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2444 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2445 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2446 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2447 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2448 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2449 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2450 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2451 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2452 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2453 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2454
2455 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2456
2457 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2458 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2459 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2460
2461 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2462 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2463 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2464
2465 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2466 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2467 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2468
2469 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2470 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2471 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2472 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2473 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2474 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2475 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2476 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2477 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2478 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2479 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2480 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2481 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2482 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2483 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2484 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2485 MSM_RPM_MAP(MVS, MVS, 1),
2486
2487 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2488 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2489 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2490 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2491 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2492 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2493 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2494 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2495 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2496 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2497 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2498 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2499 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2500 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2501 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2502 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2503 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2504 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2505 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2506 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2507 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2508 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2509 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2510 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2511 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2512 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2513 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2514 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2515 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2516 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2517 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2518 MSM_RPM_MAP(LVS0, LVS0, 1),
2519 MSM_RPM_MAP(LVS1, LVS1, 1),
2520 MSM_RPM_MAP(NCP_0, NCP, 2),
2521
2522 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2523};
2524unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2525
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002526struct platform_device msm_rpm_device = {
2527 .name = "msm_rpm",
2528 .id = -1,
2529};
2530
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002531#endif