| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 2 | * linux/arch/arm/mach-omap1/time.c | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * | 
|  | 4 | * OMAP Timers | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 2004 Nokia Corporation | 
| Tony Lindgren | b3402cf | 2005-06-29 19:59:48 +0100 | [diff] [blame] | 7 | * Partial timer rewrite and additional dynamic tick timer support by | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * Tony Lindgen <tony@atomide.com> and | 
|  | 9 | * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com> | 
|  | 10 | * | 
|  | 11 | * MPU timer code based on the older MPU timer code for OMAP | 
|  | 12 | * Copyright (C) 2000 RidgeRun, Inc. | 
|  | 13 | * Author: Greg Lonnon <glonnon@ridgerun.com> | 
|  | 14 | * | 
|  | 15 | * This program is free software; you can redistribute it and/or modify it | 
|  | 16 | * under the terms of the GNU General Public License as published by the | 
|  | 17 | * Free Software Foundation; either version 2 of the License, or (at your | 
|  | 18 | * option) any later version. | 
|  | 19 | * | 
|  | 20 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED | 
|  | 21 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF | 
|  | 22 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN | 
|  | 23 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, | 
|  | 24 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT | 
|  | 25 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF | 
|  | 26 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON | 
|  | 27 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | 
|  | 28 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF | 
|  | 29 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 
|  | 30 | * | 
|  | 31 | * You should have received a copy of the  GNU General Public License along | 
|  | 32 | * with this program; if not, write  to the Free Software Foundation, Inc., | 
|  | 33 | * 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 34 | */ | 
|  | 35 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/kernel.h> | 
|  | 37 | #include <linux/init.h> | 
|  | 38 | #include <linux/delay.h> | 
|  | 39 | #include <linux/interrupt.h> | 
|  | 40 | #include <linux/sched.h> | 
|  | 41 | #include <linux/spinlock.h> | 
|  | 42 |  | 
|  | 43 | #include <asm/system.h> | 
|  | 44 | #include <asm/hardware.h> | 
|  | 45 | #include <asm/io.h> | 
|  | 46 | #include <asm/leds.h> | 
|  | 47 | #include <asm/irq.h> | 
|  | 48 | #include <asm/mach/irq.h> | 
|  | 49 | #include <asm/mach/time.h> | 
|  | 50 |  | 
|  | 51 | struct sys_timer omap_timer; | 
|  | 52 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | /* | 
|  | 54 | * --------------------------------------------------------------------------- | 
|  | 55 | * MPU timer | 
|  | 56 | * --------------------------------------------------------------------------- | 
|  | 57 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | #define OMAP_MPU_TIMER_BASE		OMAP_MPU_TIMER1_BASE | 
|  | 59 | #define OMAP_MPU_TIMER_OFFSET		0x100 | 
|  | 60 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | /* cycles to nsec conversions taken from arch/i386/kernel/timers/timer_tsc.c, | 
|  | 62 | * converted to use kHz by Kevin Hilman */ | 
|  | 63 | /* convert from cycles(64bits) => nanoseconds (64bits) | 
|  | 64 | *  basic equation: | 
|  | 65 | *		ns = cycles / (freq / ns_per_sec) | 
|  | 66 | *		ns = cycles * (ns_per_sec / freq) | 
|  | 67 | *		ns = cycles * (10^9 / (cpu_khz * 10^3)) | 
|  | 68 | *		ns = cycles * (10^6 / cpu_khz) | 
|  | 69 | * | 
|  | 70 | *	Then we use scaling math (suggested by george at mvista.com) to get: | 
|  | 71 | *		ns = cycles * (10^6 * SC / cpu_khz / SC | 
|  | 72 | *		ns = cycles * cyc2ns_scale / SC | 
|  | 73 | * | 
|  | 74 | *	And since SC is a constant power of two, we can convert the div | 
|  | 75 | *  into a shift. | 
|  | 76 | *			-johnstul at us.ibm.com "math is hard, lets go shopping!" | 
|  | 77 | */ | 
|  | 78 | static unsigned long cyc2ns_scale; | 
|  | 79 | #define CYC2NS_SCALE_FACTOR 10 /* 2^10, carefully chosen */ | 
|  | 80 |  | 
|  | 81 | static inline void set_cyc2ns_scale(unsigned long cpu_khz) | 
|  | 82 | { | 
|  | 83 | cyc2ns_scale = (1000000 << CYC2NS_SCALE_FACTOR)/cpu_khz; | 
|  | 84 | } | 
|  | 85 |  | 
|  | 86 | static inline unsigned long long cycles_2_ns(unsigned long long cyc) | 
|  | 87 | { | 
|  | 88 | return (cyc * cyc2ns_scale) >> CYC2NS_SCALE_FACTOR; | 
|  | 89 | } | 
|  | 90 |  | 
|  | 91 | /* | 
|  | 92 | * MPU_TICKS_PER_SEC must be an even number, otherwise machinecycles_to_usecs | 
|  | 93 | * will break. On P2, the timer count rate is 6.5 MHz after programming PTV | 
|  | 94 | * with 0. This divides the 13MHz input by 2, and is undocumented. | 
|  | 95 | */ | 
| Brian Swetland | 495f71d | 2006-06-26 16:16:03 -0700 | [diff] [blame] | 96 | #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | /* REVISIT: This ifdef construct should be replaced by a query to clock | 
|  | 98 | * framework to see if timer base frequency is 12.0, 13.0 or 19.2 MHz. | 
|  | 99 | */ | 
|  | 100 | #define MPU_TICKS_PER_SEC		(13000000 / 2) | 
|  | 101 | #else | 
|  | 102 | #define MPU_TICKS_PER_SEC		(12000000 / 2) | 
|  | 103 | #endif | 
|  | 104 |  | 
|  | 105 | #define MPU_TIMER_TICK_PERIOD		((MPU_TICKS_PER_SEC / HZ) - 1) | 
|  | 106 |  | 
|  | 107 | typedef struct { | 
|  | 108 | u32 cntl;			/* CNTL_TIMER, R/W */ | 
|  | 109 | u32 load_tim;			/* LOAD_TIM,   W */ | 
|  | 110 | u32 read_tim;			/* READ_TIM,   R */ | 
|  | 111 | } omap_mpu_timer_regs_t; | 
|  | 112 |  | 
|  | 113 | #define omap_mpu_timer_base(n)						\ | 
|  | 114 | ((volatile omap_mpu_timer_regs_t*)IO_ADDRESS(OMAP_MPU_TIMER_BASE +	\ | 
|  | 115 | (n)*OMAP_MPU_TIMER_OFFSET)) | 
|  | 116 |  | 
|  | 117 | static inline unsigned long omap_mpu_timer_read(int nr) | 
|  | 118 | { | 
|  | 119 | volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr); | 
|  | 120 | return timer->read_tim; | 
|  | 121 | } | 
|  | 122 |  | 
|  | 123 | static inline void omap_mpu_timer_start(int nr, unsigned long load_val) | 
|  | 124 | { | 
|  | 125 | volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr); | 
|  | 126 |  | 
|  | 127 | timer->cntl = MPU_TIMER_CLOCK_ENABLE; | 
|  | 128 | udelay(1); | 
|  | 129 | timer->load_tim = load_val; | 
|  | 130 | udelay(1); | 
|  | 131 | timer->cntl = (MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_AR | MPU_TIMER_ST); | 
|  | 132 | } | 
|  | 133 |  | 
|  | 134 | unsigned long omap_mpu_timer_ticks_to_usecs(unsigned long nr_ticks) | 
|  | 135 | { | 
|  | 136 | unsigned long long nsec; | 
|  | 137 |  | 
|  | 138 | nsec = cycles_2_ns((unsigned long long)nr_ticks); | 
|  | 139 | return (unsigned long)nsec / 1000; | 
|  | 140 | } | 
|  | 141 |  | 
|  | 142 | /* | 
|  | 143 | * Last processed system timer interrupt | 
|  | 144 | */ | 
|  | 145 | static unsigned long omap_mpu_timer_last = 0; | 
|  | 146 |  | 
|  | 147 | /* | 
|  | 148 | * Returns elapsed usecs since last system timer interrupt | 
|  | 149 | */ | 
|  | 150 | static unsigned long omap_mpu_timer_gettimeoffset(void) | 
|  | 151 | { | 
|  | 152 | unsigned long now = 0 - omap_mpu_timer_read(0); | 
|  | 153 | unsigned long elapsed = now - omap_mpu_timer_last; | 
|  | 154 |  | 
|  | 155 | return omap_mpu_timer_ticks_to_usecs(elapsed); | 
|  | 156 | } | 
|  | 157 |  | 
|  | 158 | /* | 
|  | 159 | * Elapsed time between interrupts is calculated using timer0. | 
|  | 160 | * Latency during the interrupt is calculated using timer1. | 
|  | 161 | * Both timer0 and timer1 are counting at 6MHz (P2 6.5MHz). | 
|  | 162 | */ | 
|  | 163 | static irqreturn_t omap_mpu_timer_interrupt(int irq, void *dev_id, | 
|  | 164 | struct pt_regs *regs) | 
|  | 165 | { | 
|  | 166 | unsigned long now, latency; | 
|  | 167 |  | 
|  | 168 | write_seqlock(&xtime_lock); | 
|  | 169 | now = 0 - omap_mpu_timer_read(0); | 
|  | 170 | latency = MPU_TICKS_PER_SEC / HZ - omap_mpu_timer_read(1); | 
|  | 171 | omap_mpu_timer_last = now - latency; | 
|  | 172 | timer_tick(regs); | 
|  | 173 | write_sequnlock(&xtime_lock); | 
|  | 174 |  | 
|  | 175 | return IRQ_HANDLED; | 
|  | 176 | } | 
|  | 177 |  | 
|  | 178 | static struct irqaction omap_mpu_timer_irq = { | 
|  | 179 | .name		= "mpu timer", | 
| Thomas Gleixner | 52e405e | 2006-07-03 02:20:05 +0200 | [diff] [blame] | 180 | .flags		= IRQF_DISABLED | IRQF_TIMER, | 
| Russell King | 09b8b5f | 2005-06-26 17:06:36 +0100 | [diff] [blame] | 181 | .handler	= omap_mpu_timer_interrupt, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | }; | 
|  | 183 |  | 
|  | 184 | static unsigned long omap_mpu_timer1_overflows; | 
|  | 185 | static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id, | 
|  | 186 | struct pt_regs *regs) | 
|  | 187 | { | 
|  | 188 | omap_mpu_timer1_overflows++; | 
|  | 189 | return IRQ_HANDLED; | 
|  | 190 | } | 
|  | 191 |  | 
|  | 192 | static struct irqaction omap_mpu_timer1_irq = { | 
|  | 193 | .name		= "mpu timer1 overflow", | 
| Thomas Gleixner | 52e405e | 2006-07-03 02:20:05 +0200 | [diff] [blame] | 194 | .flags		= IRQF_DISABLED, | 
| Russell King | 09b8b5f | 2005-06-26 17:06:36 +0100 | [diff] [blame] | 195 | .handler	= omap_mpu_timer1_interrupt, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | }; | 
|  | 197 |  | 
|  | 198 | static __init void omap_init_mpu_timer(void) | 
|  | 199 | { | 
|  | 200 | set_cyc2ns_scale(MPU_TICKS_PER_SEC / 1000); | 
|  | 201 | omap_timer.offset = omap_mpu_timer_gettimeoffset; | 
|  | 202 | setup_irq(INT_TIMER1, &omap_mpu_timer1_irq); | 
|  | 203 | setup_irq(INT_TIMER2, &omap_mpu_timer_irq); | 
|  | 204 | omap_mpu_timer_start(0, 0xffffffff); | 
|  | 205 | omap_mpu_timer_start(1, MPU_TIMER_TICK_PERIOD); | 
|  | 206 | } | 
|  | 207 |  | 
|  | 208 | /* | 
|  | 209 | * Scheduler clock - returns current time in nanosec units. | 
|  | 210 | */ | 
|  | 211 | unsigned long long sched_clock(void) | 
|  | 212 | { | 
|  | 213 | unsigned long ticks = 0 - omap_mpu_timer_read(0); | 
|  | 214 | unsigned long long ticks64; | 
|  | 215 |  | 
|  | 216 | ticks64 = omap_mpu_timer1_overflows; | 
|  | 217 | ticks64 <<= 32; | 
|  | 218 | ticks64 |= ticks; | 
|  | 219 |  | 
|  | 220 | return cycles_2_ns(ticks64); | 
|  | 221 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 |  | 
|  | 223 | /* | 
|  | 224 | * --------------------------------------------------------------------------- | 
|  | 225 | * Timer initialization | 
|  | 226 | * --------------------------------------------------------------------------- | 
|  | 227 | */ | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 228 | static void __init omap_timer_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | omap_init_mpu_timer(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | } | 
|  | 232 |  | 
|  | 233 | struct sys_timer omap_timer = { | 
|  | 234 | .init		= omap_timer_init, | 
|  | 235 | .offset		= NULL,		/* Initialized later */ | 
|  | 236 | }; |