blob: 839a18e61c742f2fc4c34fb08166eafe6dd75f65 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
Nicolas Pitre39af22a2010-12-15 15:14:45 -050013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010016#include <asm/cachetype.h>
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +010017#include <asm/highmem.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000018#include <asm/smp_plat.h>
Russell King8d802d22005-05-10 17:31:43 +010019#include <asm/tlbflush.h>
20
Russell King1b2e2b72006-08-21 17:06:38 +010021#include "mm.h"
22
Russell King8d802d22005-05-10 17:31:43 +010023#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010024
Catalin Marinas481467d2005-09-30 16:07:04 +010025static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
26{
Russell Kingde27c302011-07-02 14:46:27 +010027 unsigned long to = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000028 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010029
Russell King67ece142011-07-02 15:20:44 +010030 set_top_pte(to, pfn_pte(pfn, PAGE_KERNEL));
Catalin Marinas481467d2005-09-30 16:07:04 +010031
32 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010033 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010034 :
Catalin Marinas141fa402006-03-10 22:26:47 +000035 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010036 : "cc");
37}
38
Will Deaconc4e259c2010-09-13 16:19:41 +010039static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len)
40{
Russell King67ece142011-07-02 15:20:44 +010041 unsigned long va = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Will Deaconc4e259c2010-09-13 16:19:41 +010042 unsigned long offset = vaddr & (PAGE_SIZE - 1);
43 unsigned long to;
44
Russell King67ece142011-07-02 15:20:44 +010045 set_top_pte(va, pfn_pte(pfn, PAGE_KERNEL));
46 to = va + offset;
Will Deaconc4e259c2010-09-13 16:19:41 +010047 flush_icache_range(to, to + len);
48}
49
Russell Kingd7b6b352005-09-08 15:32:23 +010050void flush_cache_mm(struct mm_struct *mm)
51{
52 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000053 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010054 return;
55 }
56
57 if (cache_is_vipt_aliasing()) {
58 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010059 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010060 :
61 : "r" (0)
62 : "cc");
63 }
64}
65
66void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
67{
68 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000069 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010070 return;
71 }
72
73 if (cache_is_vipt_aliasing()) {
74 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010075 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010076 :
77 : "r" (0)
78 : "cc");
79 }
Russell King9e959222009-10-25 13:35:13 +000080
Russell King6060e8d2009-10-25 14:12:27 +000081 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000082 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010083}
84
85void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
86{
87 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000088 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010089 return;
90 }
91
Russell King2df341e2009-10-24 22:58:40 +010092 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010093 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +010094 __flush_icache_all();
95 }
Russell King9e959222009-10-25 13:35:13 +000096
97 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
98 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010099}
Will Deaconc4e259c2010-09-13 16:19:41 +0100100
Russell King2ef7f3d2009-11-05 13:29:36 +0000101#else
Will Deaconc4e259c2010-09-13 16:19:41 +0100102#define flush_pfn_alias(pfn,vaddr) do { } while (0)
103#define flush_icache_alias(pfn,vaddr,len) do { } while (0)
Russell King2ef7f3d2009-11-05 13:29:36 +0000104#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100105
Russell King2ef7f3d2009-11-05 13:29:36 +0000106static void flush_ptrace_access_other(void *args)
107{
108 __flush_icache_all();
109}
Russell King2ef7f3d2009-11-05 13:29:36 +0000110
111static
George G. Davisa188ad22006-09-02 18:43:20 +0100112void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
Russell King2ef7f3d2009-11-05 13:29:36 +0000113 unsigned long uaddr, void *kaddr, unsigned long len)
George G. Davisa188ad22006-09-02 18:43:20 +0100114{
115 if (cache_is_vivt()) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000116 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
117 unsigned long addr = (unsigned long)kaddr;
118 __cpuc_coherent_kern_range(addr, addr + len);
119 }
George G. Davisa188ad22006-09-02 18:43:20 +0100120 return;
121 }
122
123 if (cache_is_vipt_aliasing()) {
124 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100125 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100126 return;
127 }
128
Will Deaconc4e259c2010-09-13 16:19:41 +0100129 /* VIPT non-aliasing D-cache */
Russell King2ef7f3d2009-11-05 13:29:36 +0000130 if (vma->vm_flags & VM_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100131 unsigned long addr = (unsigned long)kaddr;
Will Deaconc4e259c2010-09-13 16:19:41 +0100132 if (icache_is_vipt_aliasing())
133 flush_icache_alias(page_to_pfn(page), uaddr, len);
134 else
135 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000136 if (cache_ops_need_broadcast())
137 smp_call_function(flush_ptrace_access_other,
138 NULL, 1);
George G. Davisa188ad22006-09-02 18:43:20 +0100139 }
140}
Russell King2ef7f3d2009-11-05 13:29:36 +0000141
142/*
143 * Copy user data from/to a page which is mapped into a different
144 * processes address space. Really, we want to allow our "user
145 * space" model to handle this.
146 *
147 * Note that this code needs to run on the current CPU.
148 */
149void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
150 unsigned long uaddr, void *dst, const void *src,
151 unsigned long len)
152{
153#ifdef CONFIG_SMP
154 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100155#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000156 memcpy(dst, src, len);
157 flush_ptrace_access(vma, page, uaddr, dst, len);
158#ifdef CONFIG_SMP
159 preempt_enable();
160#endif
161}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Russell King8830f042005-06-20 09:51:03 +0100163void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 /*
166 * Writeback any data associated with the kernel mapping of this
167 * page. This ensures that data in the physical page is mutually
168 * coherent with the kernels mapping.
169 */
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100170 if (!PageHighMem(page)) {
171 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
172 } else {
Joonsoo Kim13285c52013-04-05 03:16:14 +0100173 void *addr;
174
175 if (cache_is_vipt_nonaliasing()) {
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500176 addr = kmap_atomic(page);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100177 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500178 kunmap_atomic(addr);
Joonsoo Kim13285c52013-04-05 03:16:14 +0100179 } else {
180 addr = kmap_high_get(page);
181 if (addr) {
182 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
183 kunmap_high(page);
184 }
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100185 }
186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
188 /*
Russell King8830f042005-06-20 09:51:03 +0100189 * If this is a page cache page, and we have an aliasing VIPT cache,
190 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100191 * userspace colour, which is congruent with page->index.
192 */
Russell Kingf91fb052009-10-24 23:05:34 +0100193 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100194 flush_pfn_alias(page_to_pfn(page),
195 page->index << PAGE_CACHE_SHIFT);
196}
197
198static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
199{
200 struct mm_struct *mm = current->active_mm;
201 struct vm_area_struct *mpnt;
202 struct prio_tree_iter iter;
203 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100204
205 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * There are possible user space mappings of this page:
207 * - VIVT cache: we need to also write back and invalidate all user
208 * data in the current VM view associated with this page.
209 * - aliasing VIPT: we only need to find one mapping of this page.
210 */
211 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
212
213 flush_dcache_mmap_lock(mapping);
214 vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
215 unsigned long offset;
216
217 /*
218 * If this VMA is not in our MM, we can ignore it.
219 */
220 if (mpnt->vm_mm != mm)
221 continue;
222 if (!(mpnt->vm_flags & VM_MAYSHARE))
223 continue;
224 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
225 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 }
227 flush_dcache_mmap_unlock(mapping);
228}
229
Catalin Marinas60121912010-09-13 15:58:06 +0100230#if __LINUX_ARM_ARCH__ >= 6
231void __sync_icache_dcache(pte_t pteval)
232{
233 unsigned long pfn;
234 struct page *page;
235 struct address_space *mapping;
236
237 if (!pte_present_user(pteval))
238 return;
239 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
240 /* only flush non-aliasing VIPT caches for exec mappings */
241 return;
242 pfn = pte_pfn(pteval);
243 if (!pfn_valid(pfn))
244 return;
245
246 page = pfn_to_page(pfn);
247 if (cache_is_vipt_aliasing())
248 mapping = page_mapping(page);
249 else
250 mapping = NULL;
251
252 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
253 __flush_dcache_page(mapping, page);
saeed bishara8373dc32011-05-16 15:41:15 +0100254
255 if (pte_exec(pteval))
Catalin Marinas60121912010-09-13 15:58:06 +0100256 __flush_icache_all();
257}
258#endif
259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260/*
261 * Ensure cache coherency between kernel mapping and userspace mapping
262 * of this page.
263 *
264 * We have three cases to consider:
265 * - VIPT non-aliasing cache: fully coherent so nothing required.
266 * - VIVT: fully aliasing, so we need to handle every alias in our
267 * current VM view.
268 * - VIPT aliasing: need to handle one alias in our current VM view.
269 *
270 * If we need to handle aliasing:
271 * If the page only exists in the page cache and there are no user
272 * space mappings, we can be lazy and remember that we may have dirty
273 * kernel cache lines for later. Otherwise, we assume we have
274 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000275 *
saeed bishara31bee4c2011-05-16 11:25:21 +0100276 * Note that we disable the lazy flush for SMP configurations where
277 * the cache maintenance operations are not automatically broadcasted.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 */
279void flush_dcache_page(struct page *page)
280{
Russell King421fe932009-10-25 10:23:04 +0000281 struct address_space *mapping;
282
283 /*
284 * The zero page is never written to, so never has any dirty
285 * cache lines, and therefore never needs to be flushed.
286 */
287 if (page == ZERO_PAGE(0))
288 return;
289
290 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Catalin Marinas85848dd2010-09-13 15:58:37 +0100292 if (!cache_ops_need_broadcast() &&
293 mapping && !mapping_mapped(mapping))
Catalin Marinasc0177802010-09-13 15:57:36 +0100294 clear_bit(PG_dcache_clean, &page->flags);
Catalin Marinas85848dd2010-09-13 15:58:37 +0100295 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100297 if (mapping && cache_is_vivt())
298 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100299 else if (mapping)
300 __flush_icache_all();
Catalin Marinasc0177802010-09-13 15:57:36 +0100301 set_bit(PG_dcache_clean, &page->flags);
Russell King8830f042005-06-20 09:51:03 +0100302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303}
304EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000305
306/*
307 * Flush an anonymous page so that users of get_user_pages()
308 * can safely access the data. The expected sequence is:
309 *
310 * get_user_pages()
311 * -> flush_anon_page
312 * memcpy() to/from page
313 * if written to page, flush_dcache_page()
314 */
315void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
316{
317 unsigned long pfn;
318
319 /* VIPT non-aliasing caches need do nothing */
320 if (cache_is_vipt_nonaliasing())
321 return;
322
323 /*
324 * Write back and invalidate userspace mapping.
325 */
326 pfn = page_to_pfn(page);
327 if (cache_is_vivt()) {
328 flush_cache_page(vma, vmaddr, pfn);
329 } else {
330 /*
331 * For aliasing VIPT, we can flush an alias of the
332 * userspace address only.
333 */
334 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100335 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000336 }
337
338 /*
339 * Invalidate kernel mapping. No data should be contained
340 * in this mapping of the page. FIXME: this is overkill
341 * since we actually ask for a write-back and invalidate.
342 */
Russell King2c9b9c82009-11-26 12:56:21 +0000343 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000344}