blob: fd5edc6e166dec140854e737912fec75a4eebf20 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070045
46#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
48#endif
49
50#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080052#endif
53
54#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
56#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070057
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053058#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
60#endif
61
Karen Higgins7eece5a2011-03-21 03:34:29 -070062#define ISP4XXX_PCI_FN_1 0x1
63#define ISP4XXX_PCI_FN_2 0x3
64
David Somayajuluafaf5a22006-09-19 10:28:00 -070065#define QLA_SUCCESS 0
66#define QLA_ERROR 1
67
68/*
69 * Data bit definitions
70 */
71#define BIT_0 0x1
72#define BIT_1 0x2
73#define BIT_2 0x4
74#define BIT_3 0x8
75#define BIT_4 0x10
76#define BIT_5 0x20
77#define BIT_6 0x40
78#define BIT_7 0x80
79#define BIT_8 0x100
80#define BIT_9 0x200
81#define BIT_10 0x400
82#define BIT_11 0x800
83#define BIT_12 0x1000
84#define BIT_13 0x2000
85#define BIT_14 0x4000
86#define BIT_15 0x8000
87#define BIT_16 0x10000
88#define BIT_17 0x20000
89#define BIT_18 0x40000
90#define BIT_19 0x80000
91#define BIT_20 0x100000
92#define BIT_21 0x200000
93#define BIT_22 0x400000
94#define BIT_23 0x800000
95#define BIT_24 0x1000000
96#define BIT_25 0x2000000
97#define BIT_26 0x4000000
98#define BIT_27 0x8000000
99#define BIT_28 0x10000000
100#define BIT_29 0x20000000
101#define BIT_30 0x40000000
102#define BIT_31 0x80000000
103
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530104/**
105 * Macros to help code, maintain, etc.
106 **/
107#define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
109
110
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111/*
112 * Host adapter default definitions
113 ***********************************/
114#define MAX_HBAS 16
115#define MAX_BUSES 1
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530116#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500118#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530119#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120#define MAX_PDU_ENTRIES 32
121#define INVALID_ENTRY 0xFFFF
122#define MAX_CMDS_TO_RISC 1024
123#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700124#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126
127/*
128 * Buffer sizes
129 */
130#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131#define RESPONSE_QUEUE_DEPTH 64
132#define QUEUE_SIZE 64
133#define DMA_BUFFER_SIZE 512
134
135/*
136 * Misc
137 */
138#define MAC_ADDR_LEN 6 /* in bytes */
139#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530140#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700141#define DRIVER_NAME "qla4xxx"
142
143#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530144#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700145
146#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200147#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700148#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700149
Mike Christie13483732011-12-01 21:38:41 -0600150#define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530151 /* recovery timeout */
152
David Somayajuluafaf5a22006-09-19 10:28:00 -0700153#define LSDW(x) ((u32)((u64)(x)))
154#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
155
156/*
157 * Retry & Timeout Values
158 */
159#define MBOX_TOV 60
160#define SOFT_RESET_TOV 30
161#define RESET_INTR_TOV 3
162#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530163#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700164#define ADAPTER_RESET_TOV 180
165#define EXTEND_CMD_TOV 60
166#define WAIT_CMD_TOV 30
167#define EH_WAIT_CMD_TOV 120
168#define FIRMWARE_UP_TOV 60
169#define RESET_FIRMWARE_TOV 30
170#define LOGOUT_TOV 10
171#define IOCB_TOV_MARGIN 10
172#define RELOGIN_TOV 18
173#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700174#define HBA_ONLINE_TOV 30
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700175#define DISABLE_ACB_TOV 30
Mike Christie13483732011-12-01 21:38:41 -0600176#define IP_CONFIG_TOV 30
177#define LOGIN_TOV 12
David Somayajuluafaf5a22006-09-19 10:28:00 -0700178
179#define MAX_RESET_HA_RETRIES 2
180
Vikas Chaudhary53698872010-04-28 11:41:59 +0530181#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
182
David Somayajuluafaf5a22006-09-19 10:28:00 -0700183/*
184 * SCSI Request Block structure (srb) that is placed
185 * on cmd->SCp location of every I/O [We have 22 bytes available]
186 */
187struct srb {
188 struct list_head list; /* (8) */
189 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800190 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700191 uint16_t flags; /* (1) Status flags. */
192
193#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300194#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700195 uint8_t state; /* (1) Status flags. */
196
197#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
198#define SRB_FREE_STATE 1
199#define SRB_ACTIVE_STATE 3
200#define SRB_ACTIVE_TIMEOUT_STATE 4
201#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
202
203 struct scsi_cmnd *cmd; /* (4) SCSI command block */
204 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530205 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700206 uint8_t err_id; /* error id */
207#define SRB_ERR_PORT 1 /* Request failed because "port down" */
208#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
209#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
210#define SRB_ERR_OTHER 4
211
212 uint16_t reserved;
213 uint16_t iocb_tov;
214 uint16_t iocb_cnt; /* Number of used iocbs */
215 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500216
217 /* Used for extended sense / status continuation */
218 uint8_t *req_sense_ptr;
219 uint16_t req_sense_len;
220 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700221};
222
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700223/*
224 * Asynchronous Event Queue structure
225 */
226struct aen {
227 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
228};
229
230struct ql4_aen_log {
231 int count;
232 struct aen entry[MAX_AEN_ENTRIES];
233};
234
235/*
236 * Device Database (DDB) structure
237 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700238struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700239 struct scsi_qla_host *ha;
240 struct iscsi_cls_session *sess;
241 struct iscsi_cls_conn *conn;
242
David Somayajuluafaf5a22006-09-19 10:28:00 -0700243 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700244 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
Mike Christie13483732011-12-01 21:38:41 -0600245 uint16_t ddb_type;
246#define FLASH_DDB 0x01
247
248 struct dev_db_entry fw_ddb_entry;
249 int (*unblock_sess)(struct iscsi_cls_session *cls_session);
250 int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
251 struct ddb_entry *ddb_entry, uint32_t state);
252
253 /* Driver Re-login */
254 unsigned long flags; /* DDB Flags */
255 uint16_t default_relogin_timeout; /* Max time to wait for
256 * relogin to complete */
257 atomic_t retry_relogin_timer; /* Min Time between relogins
258 * (4000 only) */
259 atomic_t relogin_timer; /* Max Time to wait for
260 * relogin to complete */
261 atomic_t relogin_retry_count; /* Num of times relogin has been
262 * retried */
263 uint32_t default_time2wait; /* Default Min time between
264 * relogins (+aens) */
265
266};
267
268struct qla_ddb_index {
269 struct list_head list;
270 uint16_t fw_ddb_idx;
271 struct dev_db_entry fw_ddb;
272};
273
274#define DDB_IPADDR_LEN 64
275
276struct ql4_tuple_ddb {
277 int port;
278 int tpgt;
279 char ip_addr[DDB_IPADDR_LEN];
280 char iscsi_name[ISCSI_NAME_SIZE];
281 uint16_t options;
282#define DDB_OPT_IPV6 0x0e0e
283#define DDB_OPT_IPV4 0x0f0f
David Somayajuluafaf5a22006-09-19 10:28:00 -0700284};
285
286/*
287 * DDB states.
288 */
289#define DDB_STATE_DEAD 0 /* We can no longer talk to
290 * this device */
291#define DDB_STATE_ONLINE 1 /* Device ready to accept
292 * commands */
293#define DDB_STATE_MISSING 2 /* Device logged off, trying
294 * to re-login */
295
296/*
297 * DDB flags.
298 */
299#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700300#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
301#define DF_FO_MASKED 3
302
David Somayajuluafaf5a22006-09-19 10:28:00 -0700303
David Somayajuluafaf5a22006-09-19 10:28:00 -0700304
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530305struct ql82xx_hw_data {
306 /* Offsets for flash/nvram access (set to ~0 if not used). */
307 uint32_t flash_conf_off;
308 uint32_t flash_data_off;
309
310 uint32_t fdt_wrt_disable;
311 uint32_t fdt_erase_cmd;
312 uint32_t fdt_block_size;
313 uint32_t fdt_unprotect_sec_cmd;
314 uint32_t fdt_protect_sec_cmd;
315
316 uint32_t flt_region_flt;
317 uint32_t flt_region_fdt;
318 uint32_t flt_region_boot;
319 uint32_t flt_region_bootload;
320 uint32_t flt_region_fw;
Manish Rangankar2a991c22011-07-25 13:48:55 -0500321
322 uint32_t flt_iscsi_param;
Lalit Chandivade45494152011-10-07 16:55:42 -0700323 uint32_t flt_region_chap;
324 uint32_t flt_chap_size;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530325};
326
327struct qla4_8xxx_legacy_intr_set {
328 uint32_t int_vec_bit;
329 uint32_t tgt_status_reg;
330 uint32_t tgt_mask_reg;
331 uint32_t pci_int_reg;
332};
333
334/* MSI-X Support */
335
336#define QLA_MSIX_DEFAULT 0x00
337#define QLA_MSIX_RSP_Q 0x01
338
339#define QLA_MSIX_ENTRIES 2
340#define QLA_MIDX_DEFAULT 0
341#define QLA_MIDX_RSP_Q 1
342
343struct ql4_msix_entry {
344 int have_irq;
345 uint16_t msix_vector;
346 uint16_t msix_entry;
347};
348
349/*
350 * ISP Operations
351 */
352struct isp_operations {
353 int (*iospace_config) (struct scsi_qla_host *ha);
354 void (*pci_config) (struct scsi_qla_host *);
355 void (*disable_intrs) (struct scsi_qla_host *);
356 void (*enable_intrs) (struct scsi_qla_host *);
357 int (*start_firmware) (struct scsi_qla_host *);
358 irqreturn_t (*intr_handler) (int , void *);
359 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
360 int (*reset_chip) (struct scsi_qla_host *);
361 int (*reset_firmware) (struct scsi_qla_host *);
362 void (*queue_iocb) (struct scsi_qla_host *);
363 void (*complete_iocb) (struct scsi_qla_host *);
364 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
365 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
366 int (*get_sys_info) (struct scsi_qla_host *);
367};
368
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500369/*qla4xxx ipaddress configuration details */
370struct ipaddress_config {
371 uint16_t ipv4_options;
372 uint16_t tcp_options;
373 uint16_t ipv4_vlan_tag;
374 uint8_t ipv4_addr_state;
375 uint8_t ip_address[IP_ADDR_LEN];
376 uint8_t subnet_mask[IP_ADDR_LEN];
377 uint8_t gateway[IP_ADDR_LEN];
378 uint32_t ipv6_options;
379 uint32_t ipv6_addl_options;
380 uint8_t ipv6_link_local_state;
381 uint8_t ipv6_addr0_state;
382 uint8_t ipv6_addr1_state;
383 uint8_t ipv6_default_router_state;
384 uint16_t ipv6_vlan_tag;
385 struct in6_addr ipv6_link_local_addr;
386 struct in6_addr ipv6_addr0;
387 struct in6_addr ipv6_addr1;
388 struct in6_addr ipv6_default_router_addr;
Vikas Chaudhary943c1572011-08-01 03:26:13 -0700389 uint16_t eth_mtu_size;
Vikas Chaudhary2ada7fc2011-08-01 03:26:19 -0700390 uint16_t ipv4_port;
391 uint16_t ipv6_port;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500392};
393
Manish Rangankar2a991c22011-07-25 13:48:55 -0500394#define QL4_CHAP_MAX_NAME_LEN 256
395#define QL4_CHAP_MAX_SECRET_LEN 100
Lalit Chandivade0854f662011-10-07 16:55:41 -0700396#define LOCAL_CHAP 0
397#define BIDI_CHAP 1
Manish Rangankar2a991c22011-07-25 13:48:55 -0500398
399struct ql4_chap_format {
400 u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
401 u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
402 u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
403 u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
404 u16 intr_chap_name_length;
405 u16 intr_secret_length;
406 u16 target_chap_name_length;
407 u16 target_secret_length;
408};
409
410struct ip_address_format {
411 u8 ip_type;
412 u8 ip_address[16];
413};
414
415struct ql4_conn_info {
416 u16 dest_port;
417 struct ip_address_format dest_ipaddr;
418 struct ql4_chap_format chap;
419};
420
421struct ql4_boot_session_info {
422 u8 target_name[224];
423 struct ql4_conn_info conn_list[1];
424};
425
426struct ql4_boot_tgt_info {
427 struct ql4_boot_session_info boot_pri_sess;
428 struct ql4_boot_session_info boot_sec_sess;
429};
430
David Somayajuluafaf5a22006-09-19 10:28:00 -0700431/*
432 * Linux Host Adapter structure
433 */
434struct scsi_qla_host {
435 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700436 unsigned long flags;
437
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700438#define AF_ONLINE 0 /* 0x00000001 */
439#define AF_INIT_DONE 1 /* 0x00000002 */
440#define AF_MBOX_COMMAND 2 /* 0x00000004 */
441#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
442#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
443#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
444#define AF_LINK_UP 8 /* 0x00000100 */
445#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
446#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700447#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530448#define AF_INTx_ENABLED 15 /* 0x00008000 */
449#define AF_MSI_ENABLED 16 /* 0x00010000 */
450#define AF_MSIX_ENABLED 17 /* 0x00020000 */
451#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530452#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530453#define AF_EEH_BUSY 20 /* 0x00100000 */
454#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
Mike Christie13483732011-12-01 21:38:41 -0600455#define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700456 unsigned long dpc_flags;
457
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700458#define DPC_RESET_HA 1 /* 0x00000002 */
459#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
460#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530461#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700462#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
463#define DPC_ISNS_RESTART 7 /* 0x00000080 */
464#define DPC_AEN 9 /* 0x00000200 */
465#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530466#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530467#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
468#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
469#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
470
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700471
472 struct Scsi_Host *host; /* pointer to host data */
473 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700474
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530475 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700476
477 /* SRB cache. */
478#define SRB_MIN_REQ 128
479 mempool_t *srb_mempool;
480
481 /* pci information */
482 struct pci_dev *pdev;
483
484 struct isp_reg __iomem *reg; /* Base I/O address */
485 unsigned long pio_address;
486 unsigned long pio_length;
487#define MIN_IOBASE_LEN 0x100
488
489 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700490
491 unsigned long host_no;
492
493 /* NVRAM registers */
494 struct eeprom_data *nvram;
495 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530496 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700497
498 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800499 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700500 uint64_t adapter_error_count;
501 uint64_t device_error_count;
502 uint64_t total_io_count;
503 uint64_t total_mbytes_xferred;
504 uint64_t link_failure_count;
505 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800506 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700507 uint32_t spurious_int_count;
508 uint32_t aborted_io_count;
509 uint32_t io_timeout_count;
510 uint32_t mailbox_timeout_count;
511 uint32_t seconds_since_last_intr;
512 uint32_t seconds_since_last_heartbeat;
513 uint32_t mac_index;
514
515 /* Info Needed for Management App */
516 /* --- From GetFwVersion --- */
517 uint32_t firmware_version[2];
518 uint32_t patch_number;
519 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700520 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700521
522 /* --- From Init_FW --- */
523 /* init_cb_t *init_cb; */
524 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700525 uint8_t alias[32];
526 uint8_t name_string[256];
527 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700528
529 /* --- From FlashSysInfo --- */
530 uint8_t my_mac[MAC_ADDR_LEN];
531 uint8_t serial_number[16];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500532 uint16_t port_num;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700533 /* --- From GetFwState --- */
534 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700535 uint32_t addl_fw_state;
536
537 /* Linux kernel thread */
538 struct workqueue_struct *dpc_thread;
539 struct work_struct dpc_work;
540
541 /* Linux timer thread */
542 struct timer_list timer;
543 uint32_t timer_active;
544
545 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700546 atomic_t check_relogin_timeouts;
547 uint32_t retry_reset_ha_cnt;
548 uint32_t isp_reset_timer; /* reset test timer */
549 uint32_t nic_reset_timer; /* simulated nic reset test timer */
550 int eh_start;
551 struct list_head free_srb_q;
552 uint16_t free_srb_q_count;
553 uint16_t num_srbs_allocated;
554
555 /* DMA Memory Block */
556 void *queues;
557 dma_addr_t queues_dma;
558 unsigned long queues_len;
559
560#define MEM_ALIGN_VALUE \
561 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
562 sizeof(struct queue_entry))
563 /* request and response queue variables */
564 dma_addr_t request_dma;
565 struct queue_entry *request_ring;
566 struct queue_entry *request_ptr;
567 dma_addr_t response_dma;
568 struct queue_entry *response_ring;
569 struct queue_entry *response_ptr;
570 dma_addr_t shadow_regs_dma;
571 struct shadow_regs *shadow_regs;
572 uint16_t request_in; /* Current indexes. */
573 uint16_t request_out;
574 uint16_t response_in;
575 uint16_t response_out;
576
577 /* aen queue variables */
578 uint16_t aen_q_count; /* Number of available aen_q entries */
579 uint16_t aen_in; /* Current indexes */
580 uint16_t aen_out;
581 struct aen aen_q[MAX_AEN_ENTRIES];
582
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700583 struct ql4_aen_log aen_log;/* tracks all aens */
584
David Somayajuluafaf5a22006-09-19 10:28:00 -0700585 /* This mutex protects several threads to do mailbox commands
586 * concurrently.
587 */
588 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700589
590 /* temporary mailbox status registers */
591 volatile uint8_t mbox_status_count;
592 volatile uint32_t mbox_status[MBOX_REG_COUNT];
593
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500594 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700595 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
596
Karen Higgins94bced32009-07-15 15:02:58 -0500597 /* Saved srb for status continuation entry processing */
598 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530599
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530600 uint8_t acb_version;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530601
602 /* qla82xx specific fields */
603 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
604 unsigned long nx_pcibase; /* Base I/O address */
605 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
606 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
607 unsigned long first_page_group_start;
608 unsigned long first_page_group_end;
609
610 uint32_t crb_win;
611 uint32_t curr_window;
612 uint32_t ddr_mn_window;
613 unsigned long mn_win_crb;
614 unsigned long ms_win_crb;
615 int qdr_sn_window;
616 rwlock_t hw_lock;
617 uint16_t func_num;
618 int link_width;
619
620 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
621 u32 nx_crb_mask;
622
623 uint8_t revision_id;
624 uint32_t fw_heartbeat_counter;
625
626 struct isp_operations *isp_ops;
627 struct ql82xx_hw_data hw;
628
629 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
630
631 uint32_t nx_dev_init_timeout;
632 uint32_t nx_reset_timeout;
633
634 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700635
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500636 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500637 struct iscsi_iface *iface_ipv4;
638 struct iscsi_iface *iface_ipv6_0;
639 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500640
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700641 /* --- From About Firmware --- */
642 uint16_t iscsi_major;
643 uint16_t iscsi_minor;
644 uint16_t bootload_major;
645 uint16_t bootload_minor;
646 uint16_t bootload_patch;
647 uint16_t bootload_build;
Mike Christie13483732011-12-01 21:38:41 -0600648 uint16_t def_timeout; /* Default login timeout */
Vikas Chaudharya3559432011-07-25 13:48:51 -0500649
650 uint32_t flash_state;
651#define QLFLASH_WAITING 0
652#define QLFLASH_READING 1
653#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500654 struct dma_pool *chap_dma_pool;
Lalit Chandivade45494152011-10-07 16:55:42 -0700655 uint8_t *chap_list; /* CHAP table cache */
656 struct mutex chap_sem;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500657#define CHAP_DMA_BLOCK_SIZE 512
658 struct workqueue_struct *task_wq;
659 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500660#define SYSFS_FLAG_FW_SEL_BOOT 2
661 struct iscsi_boot_kset *boot_kset;
662 struct ql4_boot_tgt_info boot_tgt;
Vikas Chaudhary91ec7ce2011-08-01 03:26:17 -0700663 uint16_t phy_port_num;
664 uint16_t phy_port_cnt;
665 uint16_t iscsi_pci_func_cnt;
666 uint8_t model_name[16];
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700667 struct completion disable_acb_comp;
Mike Christie13483732011-12-01 21:38:41 -0600668 struct dma_pool *fw_ddb_dma_pool;
669#define DDB_DMA_BLOCK_SIZE 512
670 uint16_t pri_ddb_idx;
671 uint16_t sec_ddb_idx;
672 int is_reset;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500673};
674
675struct ql4_task_data {
676 struct scsi_qla_host *ha;
677 uint8_t iocb_req_cnt;
678 dma_addr_t data_dma;
679 void *req_buffer;
680 dma_addr_t req_dma;
Manish Rangankar69ca2162011-10-07 16:55:50 -0700681 uint32_t req_len;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500682 void *resp_buffer;
683 dma_addr_t resp_dma;
684 uint32_t resp_len;
685 struct iscsi_task *task;
686 struct passthru_status sts;
687 struct work_struct task_work;
688};
689
690struct qla_endpoint {
691 struct Scsi_Host *host;
692 struct sockaddr dst_addr;
693};
694
695struct qla_conn {
696 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700697};
698
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530699static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
700{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500701 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530702}
703
704static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
705{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500706 return ((ha->ip_config.ipv6_options &
707 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530708}
709
David Somayajuluafaf5a22006-09-19 10:28:00 -0700710static inline int is_qla4010(struct scsi_qla_host *ha)
711{
712 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
713}
714
715static inline int is_qla4022(struct scsi_qla_host *ha)
716{
717 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
718}
719
David C Somayajulud9150582006-11-15 17:38:40 -0800720static inline int is_qla4032(struct scsi_qla_host *ha)
721{
722 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
723}
724
Lalit Chandivade45494152011-10-07 16:55:42 -0700725static inline int is_qla40XX(struct scsi_qla_host *ha)
726{
727 return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
728}
729
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530730static inline int is_qla8022(struct scsi_qla_host *ha)
731{
732 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
733}
734
Lalit Chandivade2232be02010-07-30 14:38:47 +0530735/* Note: Currently AER/EEH is now supported only for 8022 cards
736 * This function needs to be updated when AER/EEH is enabled
737 * for other cards.
738 */
739static inline int is_aer_supported(struct scsi_qla_host *ha)
740{
741 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
742}
743
David Somayajuluafaf5a22006-09-19 10:28:00 -0700744static inline int adapter_up(struct scsi_qla_host *ha)
745{
746 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
747 (test_bit(AF_LINK_UP, &ha->flags) != 0);
748}
749
750static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
751{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500752 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700753}
754
755static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
756{
David C Somayajulud9150582006-11-15 17:38:40 -0800757 return (is_qla4010(ha) ?
758 &ha->reg->u1.isp4010.nvram :
759 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700760}
761
762static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
763{
David C Somayajulud9150582006-11-15 17:38:40 -0800764 return (is_qla4010(ha) ?
765 &ha->reg->u1.isp4010.nvram :
766 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700767}
768
769static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
770{
David C Somayajulud9150582006-11-15 17:38:40 -0800771 return (is_qla4010(ha) ?
772 &ha->reg->u2.isp4010.ext_hw_conf :
773 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700774}
775
776static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
777{
David C Somayajulud9150582006-11-15 17:38:40 -0800778 return (is_qla4010(ha) ?
779 &ha->reg->u2.isp4010.port_status :
780 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700781}
782
783static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
784{
David C Somayajulud9150582006-11-15 17:38:40 -0800785 return (is_qla4010(ha) ?
786 &ha->reg->u2.isp4010.port_ctrl :
787 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700788}
789
790static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
791{
David C Somayajulud9150582006-11-15 17:38:40 -0800792 return (is_qla4010(ha) ?
793 &ha->reg->u2.isp4010.port_err_status :
794 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700795}
796
797static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
798{
David C Somayajulud9150582006-11-15 17:38:40 -0800799 return (is_qla4010(ha) ?
800 &ha->reg->u2.isp4010.gp_out :
801 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700802}
803
804static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
805{
David C Somayajulud9150582006-11-15 17:38:40 -0800806 return (is_qla4010(ha) ?
807 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
808 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700809}
810
811int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
812void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
813int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
814
815static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
816{
David C Somayajulud9150582006-11-15 17:38:40 -0800817 if (is_qla4010(a))
818 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
819 QL4010_FLASH_SEM_BITS);
820 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700821 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
822 (QL4022_RESOURCE_BITS_BASE_CODE |
823 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700824}
825
826static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
827{
David C Somayajulud9150582006-11-15 17:38:40 -0800828 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700829 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800830 else
831 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700832}
833
834static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
835{
David C Somayajulud9150582006-11-15 17:38:40 -0800836 if (is_qla4010(a))
837 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
838 QL4010_NVRAM_SEM_BITS);
839 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700840 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
841 (QL4022_RESOURCE_BITS_BASE_CODE |
842 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700843}
844
845static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
846{
David C Somayajulud9150582006-11-15 17:38:40 -0800847 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700848 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800849 else
850 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700851}
852
853static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
854{
David C Somayajulud9150582006-11-15 17:38:40 -0800855 if (is_qla4010(a))
856 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
857 QL4010_DRVR_SEM_BITS);
858 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700859 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
860 (QL4022_RESOURCE_BITS_BASE_CODE |
861 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700862}
863
864static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
865{
David C Somayajulud9150582006-11-15 17:38:40 -0800866 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700867 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800868 else
869 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700870}
871
Harish Zunjarraoef7830b2011-08-01 03:26:14 -0700872static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
873{
874 return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
875 test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
876 test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
877 test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
878 test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
879 test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
880
881}
David Somayajuluafaf5a22006-09-19 10:28:00 -0700882/*---------------------------------------------------------------------------*/
883
884/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
Mike Christie13483732011-12-01 21:38:41 -0600885
886#define INIT_ADAPTER 0
887#define RESET_ADAPTER 1
888
David Somayajuluafaf5a22006-09-19 10:28:00 -0700889#define PRESERVE_DDB_LIST 0
890#define REBUILD_DDB_LIST 1
891
892/* Defines for process_aen() */
893#define PROCESS_ALL_AENS 0
894#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700895
David Somayajuluafaf5a22006-09-19 10:28:00 -0700896#endif /*_QLA4XXX_H */