blob: 0ab81a495219f54725a2afaf3908c97af4f64f8f [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070034#include <sound/msm-dai-q6.h>
35#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030036#include <mach/msm_tsif.h>
Pratik Patel1403f2a2012-03-21 10:10:00 -070037#include <mach/qdss.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038#include "clock.h"
39#include "devices.h"
40#include "devices-msm8x60.h"
41#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070042#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060043#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060044#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070045#include "pil-q6v4.h"
46#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070047#include <mach/msm_dcvs.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048
49#ifdef CONFIG_MSM_MPM
50#include "mpm.h"
51#endif
52#ifdef CONFIG_MSM_DSPS
53#include <mach/msm_dsps.h>
54#endif
55
56
57/* Address of GSBI blocks */
58#define MSM_GSBI1_PHYS 0x16000000
59#define MSM_GSBI2_PHYS 0x16100000
60#define MSM_GSBI3_PHYS 0x16200000
61#define MSM_GSBI4_PHYS 0x16300000
62#define MSM_GSBI5_PHYS 0x16400000
63#define MSM_GSBI6_PHYS 0x16500000
64#define MSM_GSBI7_PHYS 0x16600000
65#define MSM_GSBI8_PHYS 0x1A000000
66#define MSM_GSBI9_PHYS 0x1A100000
67#define MSM_GSBI10_PHYS 0x1A200000
68#define MSM_GSBI11_PHYS 0x12440000
69#define MSM_GSBI12_PHYS 0x12480000
70
71#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
72#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053073#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074
75/* GSBI QUP devices */
76#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
77#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
78#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
79#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
80#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
81#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
82#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
83#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
84#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
85#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
86#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
87#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
88#define MSM_QUP_SIZE SZ_4K
89
90#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
91#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
92#define MSM_PMIC_SSBI_SIZE SZ_4K
93
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070094#define MSM8960_HSUSB_PHYS 0x12500000
95#define MSM8960_HSUSB_SIZE SZ_4K
96
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070097static struct resource resources_otg[] = {
98 {
99 .start = MSM8960_HSUSB_PHYS,
100 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
101 .flags = IORESOURCE_MEM,
102 },
103 {
104 .start = USB1_HS_IRQ,
105 .end = USB1_HS_IRQ,
106 .flags = IORESOURCE_IRQ,
107 },
108};
109
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700110struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 .name = "msm_otg",
112 .id = -1,
113 .num_resources = ARRAY_SIZE(resources_otg),
114 .resource = resources_otg,
115 .dev = {
116 .coherent_dma_mask = 0xffffffff,
117 },
118};
119
120static struct resource resources_hsusb[] = {
121 {
122 .start = MSM8960_HSUSB_PHYS,
123 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
124 .flags = IORESOURCE_MEM,
125 },
126 {
127 .start = USB1_HS_IRQ,
128 .end = USB1_HS_IRQ,
129 .flags = IORESOURCE_IRQ,
130 },
131};
132
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700133struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134 .name = "msm_hsusb",
135 .id = -1,
136 .num_resources = ARRAY_SIZE(resources_hsusb),
137 .resource = resources_hsusb,
138 .dev = {
139 .coherent_dma_mask = 0xffffffff,
140 },
141};
142
143static struct resource resources_hsusb_host[] = {
144 {
145 .start = MSM8960_HSUSB_PHYS,
146 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
147 .flags = IORESOURCE_MEM,
148 },
149 {
150 .start = USB1_HS_IRQ,
151 .end = USB1_HS_IRQ,
152 .flags = IORESOURCE_IRQ,
153 },
154};
155
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530156static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157struct platform_device msm_device_hsusb_host = {
158 .name = "msm_hsusb_host",
159 .id = -1,
160 .num_resources = ARRAY_SIZE(resources_hsusb_host),
161 .resource = resources_hsusb_host,
162 .dev = {
163 .dma_mask = &dma_mask,
164 .coherent_dma_mask = 0xffffffff,
165 },
166};
167
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530168static struct resource resources_hsic_host[] = {
169 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700170 .start = 0x12520000,
171 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530172 .flags = IORESOURCE_MEM,
173 },
174 {
175 .start = USB_HSIC_IRQ,
176 .end = USB_HSIC_IRQ,
177 .flags = IORESOURCE_IRQ,
178 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800179 {
180 .start = MSM_GPIO_TO_INT(69),
181 .end = MSM_GPIO_TO_INT(69),
182 .name = "peripheral_status_irq",
183 .flags = IORESOURCE_IRQ,
184 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530185};
186
187struct platform_device msm_device_hsic_host = {
188 .name = "msm_hsic_host",
189 .id = -1,
190 .num_resources = ARRAY_SIZE(resources_hsic_host),
191 .resource = resources_hsic_host,
192 .dev = {
193 .dma_mask = &dma_mask,
194 .coherent_dma_mask = DMA_BIT_MASK(32),
195 },
196};
197
Mona Hossain11c03ac2011-10-26 12:42:10 -0700198#define SHARED_IMEM_TZ_BASE 0x2a03f720
199static struct resource tzlog_resources[] = {
200 {
201 .start = SHARED_IMEM_TZ_BASE,
202 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
203 .flags = IORESOURCE_MEM,
204 },
205};
206
207struct platform_device msm_device_tz_log = {
208 .name = "tz_log",
209 .id = 0,
210 .num_resources = ARRAY_SIZE(tzlog_resources),
211 .resource = tzlog_resources,
212};
213
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700214static struct resource resources_uart_gsbi2[] = {
215 {
216 .start = MSM8960_GSBI2_UARTDM_IRQ,
217 .end = MSM8960_GSBI2_UARTDM_IRQ,
218 .flags = IORESOURCE_IRQ,
219 },
220 {
221 .start = MSM_UART2DM_PHYS,
222 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
223 .name = "uartdm_resource",
224 .flags = IORESOURCE_MEM,
225 },
226 {
227 .start = MSM_GSBI2_PHYS,
228 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
229 .name = "gsbi_resource",
230 .flags = IORESOURCE_MEM,
231 },
232};
233
234struct platform_device msm8960_device_uart_gsbi2 = {
235 .name = "msm_serial_hsl",
236 .id = 0,
237 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
238 .resource = resources_uart_gsbi2,
239};
Mayank Rana9f51f582011-08-04 18:35:59 +0530240/* GSBI 6 used into UARTDM Mode */
241static struct resource msm_uart_dm6_resources[] = {
242 {
243 .start = MSM_UART6DM_PHYS,
244 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
245 .name = "uartdm_resource",
246 .flags = IORESOURCE_MEM,
247 },
248 {
249 .start = GSBI6_UARTDM_IRQ,
250 .end = GSBI6_UARTDM_IRQ,
251 .flags = IORESOURCE_IRQ,
252 },
253 {
254 .start = MSM_GSBI6_PHYS,
255 .end = MSM_GSBI6_PHYS + 4 - 1,
256 .name = "gsbi_resource",
257 .flags = IORESOURCE_MEM,
258 },
259 {
260 .start = DMOV_HSUART_GSBI6_TX_CHAN,
261 .end = DMOV_HSUART_GSBI6_RX_CHAN,
262 .name = "uartdm_channels",
263 .flags = IORESOURCE_DMA,
264 },
265 {
266 .start = DMOV_HSUART_GSBI6_TX_CRCI,
267 .end = DMOV_HSUART_GSBI6_RX_CRCI,
268 .name = "uartdm_crci",
269 .flags = IORESOURCE_DMA,
270 },
271};
272static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
273struct platform_device msm_device_uart_dm6 = {
274 .name = "msm_serial_hs",
275 .id = 0,
276 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
277 .resource = msm_uart_dm6_resources,
278 .dev = {
279 .dma_mask = &msm_uart_dm6_dma_mask,
280 .coherent_dma_mask = DMA_BIT_MASK(32),
281 },
282};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700283
284static struct resource resources_uart_gsbi5[] = {
285 {
286 .start = GSBI5_UARTDM_IRQ,
287 .end = GSBI5_UARTDM_IRQ,
288 .flags = IORESOURCE_IRQ,
289 },
290 {
291 .start = MSM_UART5DM_PHYS,
292 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
293 .name = "uartdm_resource",
294 .flags = IORESOURCE_MEM,
295 },
296 {
297 .start = MSM_GSBI5_PHYS,
298 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
299 .name = "gsbi_resource",
300 .flags = IORESOURCE_MEM,
301 },
302};
303
304struct platform_device msm8960_device_uart_gsbi5 = {
305 .name = "msm_serial_hsl",
306 .id = 0,
307 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
308 .resource = resources_uart_gsbi5,
309};
310/* MSM Video core device */
311#ifdef CONFIG_MSM_BUS_SCALING
312static struct msm_bus_vectors vidc_init_vectors[] = {
313 {
314 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
315 .dst = MSM_BUS_SLAVE_EBI_CH0,
316 .ab = 0,
317 .ib = 0,
318 },
319 {
320 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
321 .dst = MSM_BUS_SLAVE_EBI_CH0,
322 .ab = 0,
323 .ib = 0,
324 },
325 {
326 .src = MSM_BUS_MASTER_AMPSS_M0,
327 .dst = MSM_BUS_SLAVE_EBI_CH0,
328 .ab = 0,
329 .ib = 0,
330 },
331 {
332 .src = MSM_BUS_MASTER_AMPSS_M0,
333 .dst = MSM_BUS_SLAVE_EBI_CH0,
334 .ab = 0,
335 .ib = 0,
336 },
337};
338static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
339 {
340 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
341 .dst = MSM_BUS_SLAVE_EBI_CH0,
342 .ab = 54525952,
343 .ib = 436207616,
344 },
345 {
346 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
347 .dst = MSM_BUS_SLAVE_EBI_CH0,
348 .ab = 72351744,
349 .ib = 289406976,
350 },
351 {
352 .src = MSM_BUS_MASTER_AMPSS_M0,
353 .dst = MSM_BUS_SLAVE_EBI_CH0,
354 .ab = 500000,
355 .ib = 1000000,
356 },
357 {
358 .src = MSM_BUS_MASTER_AMPSS_M0,
359 .dst = MSM_BUS_SLAVE_EBI_CH0,
360 .ab = 500000,
361 .ib = 1000000,
362 },
363};
364static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
365 {
366 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
367 .dst = MSM_BUS_SLAVE_EBI_CH0,
368 .ab = 40894464,
369 .ib = 327155712,
370 },
371 {
372 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
373 .dst = MSM_BUS_SLAVE_EBI_CH0,
374 .ab = 48234496,
375 .ib = 192937984,
376 },
377 {
378 .src = MSM_BUS_MASTER_AMPSS_M0,
379 .dst = MSM_BUS_SLAVE_EBI_CH0,
380 .ab = 500000,
381 .ib = 2000000,
382 },
383 {
384 .src = MSM_BUS_MASTER_AMPSS_M0,
385 .dst = MSM_BUS_SLAVE_EBI_CH0,
386 .ab = 500000,
387 .ib = 2000000,
388 },
389};
390static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
391 {
392 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
393 .dst = MSM_BUS_SLAVE_EBI_CH0,
394 .ab = 163577856,
395 .ib = 1308622848,
396 },
397 {
398 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
399 .dst = MSM_BUS_SLAVE_EBI_CH0,
400 .ab = 219152384,
401 .ib = 876609536,
402 },
403 {
404 .src = MSM_BUS_MASTER_AMPSS_M0,
405 .dst = MSM_BUS_SLAVE_EBI_CH0,
406 .ab = 1750000,
407 .ib = 3500000,
408 },
409 {
410 .src = MSM_BUS_MASTER_AMPSS_M0,
411 .dst = MSM_BUS_SLAVE_EBI_CH0,
412 .ab = 1750000,
413 .ib = 3500000,
414 },
415};
416static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
417 {
418 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
419 .dst = MSM_BUS_SLAVE_EBI_CH0,
420 .ab = 121634816,
421 .ib = 973078528,
422 },
423 {
424 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
425 .dst = MSM_BUS_SLAVE_EBI_CH0,
426 .ab = 155189248,
427 .ib = 620756992,
428 },
429 {
430 .src = MSM_BUS_MASTER_AMPSS_M0,
431 .dst = MSM_BUS_SLAVE_EBI_CH0,
432 .ab = 1750000,
433 .ib = 7000000,
434 },
435 {
436 .src = MSM_BUS_MASTER_AMPSS_M0,
437 .dst = MSM_BUS_SLAVE_EBI_CH0,
438 .ab = 1750000,
439 .ib = 7000000,
440 },
441};
442static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
443 {
444 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
445 .dst = MSM_BUS_SLAVE_EBI_CH0,
446 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700447 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700448 },
449 {
450 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
451 .dst = MSM_BUS_SLAVE_EBI_CH0,
452 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700453 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700454 },
455 {
456 .src = MSM_BUS_MASTER_AMPSS_M0,
457 .dst = MSM_BUS_SLAVE_EBI_CH0,
458 .ab = 2500000,
459 .ib = 5000000,
460 },
461 {
462 .src = MSM_BUS_MASTER_AMPSS_M0,
463 .dst = MSM_BUS_SLAVE_EBI_CH0,
464 .ab = 2500000,
465 .ib = 5000000,
466 },
467};
468static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
469 {
470 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
471 .dst = MSM_BUS_SLAVE_EBI_CH0,
472 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700473 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474 },
475 {
476 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
477 .dst = MSM_BUS_SLAVE_EBI_CH0,
478 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700479 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700480 },
481 {
482 .src = MSM_BUS_MASTER_AMPSS_M0,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 2500000,
485 .ib = 700000000,
486 },
487 {
488 .src = MSM_BUS_MASTER_AMPSS_M0,
489 .dst = MSM_BUS_SLAVE_EBI_CH0,
490 .ab = 2500000,
491 .ib = 10000000,
492 },
493};
494
495static struct msm_bus_paths vidc_bus_client_config[] = {
496 {
497 ARRAY_SIZE(vidc_init_vectors),
498 vidc_init_vectors,
499 },
500 {
501 ARRAY_SIZE(vidc_venc_vga_vectors),
502 vidc_venc_vga_vectors,
503 },
504 {
505 ARRAY_SIZE(vidc_vdec_vga_vectors),
506 vidc_vdec_vga_vectors,
507 },
508 {
509 ARRAY_SIZE(vidc_venc_720p_vectors),
510 vidc_venc_720p_vectors,
511 },
512 {
513 ARRAY_SIZE(vidc_vdec_720p_vectors),
514 vidc_vdec_720p_vectors,
515 },
516 {
517 ARRAY_SIZE(vidc_venc_1080p_vectors),
518 vidc_venc_1080p_vectors,
519 },
520 {
521 ARRAY_SIZE(vidc_vdec_1080p_vectors),
522 vidc_vdec_1080p_vectors,
523 },
524};
525
526static struct msm_bus_scale_pdata vidc_bus_client_data = {
527 vidc_bus_client_config,
528 ARRAY_SIZE(vidc_bus_client_config),
529 .name = "vidc",
530};
531#endif
532
Mona Hossain9c430e32011-07-27 11:04:47 -0700533#ifdef CONFIG_HW_RANDOM_MSM
534/* PRNG device */
535#define MSM_PRNG_PHYS 0x1A500000
536static struct resource rng_resources = {
537 .flags = IORESOURCE_MEM,
538 .start = MSM_PRNG_PHYS,
539 .end = MSM_PRNG_PHYS + SZ_512 - 1,
540};
541
542struct platform_device msm_device_rng = {
543 .name = "msm_rng",
544 .id = 0,
545 .num_resources = 1,
546 .resource = &rng_resources,
547};
548#endif
549
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700550#define MSM_VIDC_BASE_PHYS 0x04400000
551#define MSM_VIDC_BASE_SIZE 0x00100000
552
553static struct resource msm_device_vidc_resources[] = {
554 {
555 .start = MSM_VIDC_BASE_PHYS,
556 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
557 .flags = IORESOURCE_MEM,
558 },
559 {
560 .start = VCODEC_IRQ,
561 .end = VCODEC_IRQ,
562 .flags = IORESOURCE_IRQ,
563 },
564};
565
566struct msm_vidc_platform_data vidc_platform_data = {
567#ifdef CONFIG_MSM_BUS_SCALING
568 .vidc_bus_client_pdata = &vidc_bus_client_data,
569#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700570#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800571 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700572 .enable_ion = 1,
573#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800574 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700575 .enable_ion = 0,
576#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800577 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530578 .disable_fullhd = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579};
580
581struct platform_device msm_device_vidc = {
582 .name = "msm_vidc",
583 .id = 0,
584 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
585 .resource = msm_device_vidc_resources,
586 .dev = {
587 .platform_data = &vidc_platform_data,
588 },
589};
590
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591#define MSM_SDC1_BASE 0x12400000
592#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
593#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
594#define MSM_SDC2_BASE 0x12140000
595#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
596#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
597#define MSM_SDC2_BASE 0x12140000
598#define MSM_SDC3_BASE 0x12180000
599#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
600#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
601#define MSM_SDC4_BASE 0x121C0000
602#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
603#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
604#define MSM_SDC5_BASE 0x12200000
605#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
606#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
607
608static struct resource resources_sdc1[] = {
609 {
610 .name = "core_mem",
611 .flags = IORESOURCE_MEM,
612 .start = MSM_SDC1_BASE,
613 .end = MSM_SDC1_DML_BASE - 1,
614 },
615 {
616 .name = "core_irq",
617 .flags = IORESOURCE_IRQ,
618 .start = SDC1_IRQ_0,
619 .end = SDC1_IRQ_0
620 },
621#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
622 {
623 .name = "sdcc_dml_addr",
624 .start = MSM_SDC1_DML_BASE,
625 .end = MSM_SDC1_BAM_BASE - 1,
626 .flags = IORESOURCE_MEM,
627 },
628 {
629 .name = "sdcc_bam_addr",
630 .start = MSM_SDC1_BAM_BASE,
631 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
632 .flags = IORESOURCE_MEM,
633 },
634 {
635 .name = "sdcc_bam_irq",
636 .start = SDC1_BAM_IRQ,
637 .end = SDC1_BAM_IRQ,
638 .flags = IORESOURCE_IRQ,
639 },
640#endif
641};
642
643static struct resource resources_sdc2[] = {
644 {
645 .name = "core_mem",
646 .flags = IORESOURCE_MEM,
647 .start = MSM_SDC2_BASE,
648 .end = MSM_SDC2_DML_BASE - 1,
649 },
650 {
651 .name = "core_irq",
652 .flags = IORESOURCE_IRQ,
653 .start = SDC2_IRQ_0,
654 .end = SDC2_IRQ_0
655 },
656#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
657 {
658 .name = "sdcc_dml_addr",
659 .start = MSM_SDC2_DML_BASE,
660 .end = MSM_SDC2_BAM_BASE - 1,
661 .flags = IORESOURCE_MEM,
662 },
663 {
664 .name = "sdcc_bam_addr",
665 .start = MSM_SDC2_BAM_BASE,
666 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
667 .flags = IORESOURCE_MEM,
668 },
669 {
670 .name = "sdcc_bam_irq",
671 .start = SDC2_BAM_IRQ,
672 .end = SDC2_BAM_IRQ,
673 .flags = IORESOURCE_IRQ,
674 },
675#endif
676};
677
678static struct resource resources_sdc3[] = {
679 {
680 .name = "core_mem",
681 .flags = IORESOURCE_MEM,
682 .start = MSM_SDC3_BASE,
683 .end = MSM_SDC3_DML_BASE - 1,
684 },
685 {
686 .name = "core_irq",
687 .flags = IORESOURCE_IRQ,
688 .start = SDC3_IRQ_0,
689 .end = SDC3_IRQ_0
690 },
691#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
692 {
693 .name = "sdcc_dml_addr",
694 .start = MSM_SDC3_DML_BASE,
695 .end = MSM_SDC3_BAM_BASE - 1,
696 .flags = IORESOURCE_MEM,
697 },
698 {
699 .name = "sdcc_bam_addr",
700 .start = MSM_SDC3_BAM_BASE,
701 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
702 .flags = IORESOURCE_MEM,
703 },
704 {
705 .name = "sdcc_bam_irq",
706 .start = SDC3_BAM_IRQ,
707 .end = SDC3_BAM_IRQ,
708 .flags = IORESOURCE_IRQ,
709 },
710#endif
711};
712
713static struct resource resources_sdc4[] = {
714 {
715 .name = "core_mem",
716 .flags = IORESOURCE_MEM,
717 .start = MSM_SDC4_BASE,
718 .end = MSM_SDC4_DML_BASE - 1,
719 },
720 {
721 .name = "core_irq",
722 .flags = IORESOURCE_IRQ,
723 .start = SDC4_IRQ_0,
724 .end = SDC4_IRQ_0
725 },
726#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
727 {
728 .name = "sdcc_dml_addr",
729 .start = MSM_SDC4_DML_BASE,
730 .end = MSM_SDC4_BAM_BASE - 1,
731 .flags = IORESOURCE_MEM,
732 },
733 {
734 .name = "sdcc_bam_addr",
735 .start = MSM_SDC4_BAM_BASE,
736 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
737 .flags = IORESOURCE_MEM,
738 },
739 {
740 .name = "sdcc_bam_irq",
741 .start = SDC4_BAM_IRQ,
742 .end = SDC4_BAM_IRQ,
743 .flags = IORESOURCE_IRQ,
744 },
745#endif
746};
747
748static struct resource resources_sdc5[] = {
749 {
750 .name = "core_mem",
751 .flags = IORESOURCE_MEM,
752 .start = MSM_SDC5_BASE,
753 .end = MSM_SDC5_DML_BASE - 1,
754 },
755 {
756 .name = "core_irq",
757 .flags = IORESOURCE_IRQ,
758 .start = SDC5_IRQ_0,
759 .end = SDC5_IRQ_0
760 },
761#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
762 {
763 .name = "sdcc_dml_addr",
764 .start = MSM_SDC5_DML_BASE,
765 .end = MSM_SDC5_BAM_BASE - 1,
766 .flags = IORESOURCE_MEM,
767 },
768 {
769 .name = "sdcc_bam_addr",
770 .start = MSM_SDC5_BAM_BASE,
771 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
772 .flags = IORESOURCE_MEM,
773 },
774 {
775 .name = "sdcc_bam_irq",
776 .start = SDC5_BAM_IRQ,
777 .end = SDC5_BAM_IRQ,
778 .flags = IORESOURCE_IRQ,
779 },
780#endif
781};
782
783struct platform_device msm_device_sdc1 = {
784 .name = "msm_sdcc",
785 .id = 1,
786 .num_resources = ARRAY_SIZE(resources_sdc1),
787 .resource = resources_sdc1,
788 .dev = {
789 .coherent_dma_mask = 0xffffffff,
790 },
791};
792
793struct platform_device msm_device_sdc2 = {
794 .name = "msm_sdcc",
795 .id = 2,
796 .num_resources = ARRAY_SIZE(resources_sdc2),
797 .resource = resources_sdc2,
798 .dev = {
799 .coherent_dma_mask = 0xffffffff,
800 },
801};
802
803struct platform_device msm_device_sdc3 = {
804 .name = "msm_sdcc",
805 .id = 3,
806 .num_resources = ARRAY_SIZE(resources_sdc3),
807 .resource = resources_sdc3,
808 .dev = {
809 .coherent_dma_mask = 0xffffffff,
810 },
811};
812
813struct platform_device msm_device_sdc4 = {
814 .name = "msm_sdcc",
815 .id = 4,
816 .num_resources = ARRAY_SIZE(resources_sdc4),
817 .resource = resources_sdc4,
818 .dev = {
819 .coherent_dma_mask = 0xffffffff,
820 },
821};
822
823struct platform_device msm_device_sdc5 = {
824 .name = "msm_sdcc",
825 .id = 5,
826 .num_resources = ARRAY_SIZE(resources_sdc5),
827 .resource = resources_sdc5,
828 .dev = {
829 .coherent_dma_mask = 0xffffffff,
830 },
831};
832
Stephen Boydeb819882011-08-29 14:46:30 -0700833#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
834#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
835
836static struct resource msm_8960_q6_lpass_resources[] = {
837 {
838 .start = MSM_LPASS_QDSP6SS_PHYS,
839 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
840 .flags = IORESOURCE_MEM,
841 },
842};
843
844static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
845 .strap_tcm_base = 0x01460000,
846 .strap_ahb_upper = 0x00290000,
847 .strap_ahb_lower = 0x00000280,
848 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
849 .name = "q6",
850 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700851 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700852};
853
854struct platform_device msm_8960_q6_lpass = {
855 .name = "pil_qdsp6v4",
856 .id = 0,
857 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
858 .resource = msm_8960_q6_lpass_resources,
859 .dev.platform_data = &msm_8960_q6_lpass_data,
860};
861
862#define MSM_MSS_ENABLE_PHYS 0x08B00000
863#define MSM_FW_QDSP6SS_PHYS 0x08800000
864#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
865#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
866
867static struct resource msm_8960_q6_mss_fw_resources[] = {
868 {
869 .start = MSM_FW_QDSP6SS_PHYS,
870 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
871 .flags = IORESOURCE_MEM,
872 },
873 {
874 .start = MSM_MSS_ENABLE_PHYS,
875 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
876 .flags = IORESOURCE_MEM,
877 },
878};
879
880static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
881 .strap_tcm_base = 0x00400000,
882 .strap_ahb_upper = 0x00090000,
883 .strap_ahb_lower = 0x00000080,
884 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
885 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
886 .name = "modem_fw",
887 .depends = "q6",
888 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700889 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700890};
891
892struct platform_device msm_8960_q6_mss_fw = {
893 .name = "pil_qdsp6v4",
894 .id = 1,
895 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
896 .resource = msm_8960_q6_mss_fw_resources,
897 .dev.platform_data = &msm_8960_q6_mss_fw_data,
898};
899
900#define MSM_SW_QDSP6SS_PHYS 0x08900000
901#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
902#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
903
904static struct resource msm_8960_q6_mss_sw_resources[] = {
905 {
906 .start = MSM_SW_QDSP6SS_PHYS,
907 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
908 .flags = IORESOURCE_MEM,
909 },
910 {
911 .start = MSM_MSS_ENABLE_PHYS,
912 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
913 .flags = IORESOURCE_MEM,
914 },
915};
916
917static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
918 .strap_tcm_base = 0x00420000,
919 .strap_ahb_upper = 0x00090000,
920 .strap_ahb_lower = 0x00000080,
921 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
922 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
923 .name = "modem",
924 .depends = "modem_fw",
925 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700926 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700927};
928
929struct platform_device msm_8960_q6_mss_sw = {
930 .name = "pil_qdsp6v4",
931 .id = 2,
932 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
933 .resource = msm_8960_q6_mss_sw_resources,
934 .dev.platform_data = &msm_8960_q6_mss_sw_data,
935};
936
Stephen Boyd322a9922011-09-20 01:05:54 -0700937static struct resource msm_8960_riva_resources[] = {
938 {
939 .start = 0x03204000,
940 .end = 0x03204000 + SZ_256 - 1,
941 .flags = IORESOURCE_MEM,
942 },
943};
944
945struct platform_device msm_8960_riva = {
946 .name = "pil_riva",
947 .id = -1,
948 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
949 .resource = msm_8960_riva_resources,
950};
951
Stephen Boydd89eebe2011-09-28 23:28:11 -0700952struct platform_device msm_pil_tzapps = {
953 .name = "pil_tzapps",
954 .id = -1,
955};
956
Stephen Boyd25c4a0b2011-09-20 00:12:36 -0700957struct platform_device msm_pil_dsps = {
958 .name = "pil_dsps",
959 .id = -1,
960 .dev.platform_data = "dsps",
961};
962
Eric Holmberg023d25c2012-03-01 12:27:55 -0700963static struct resource smd_resource[] = {
964 {
965 .name = "a9_m2a_0",
966 .start = INT_A9_M2A_0,
967 .flags = IORESOURCE_IRQ,
968 },
969 {
970 .name = "a9_m2a_5",
971 .start = INT_A9_M2A_5,
972 .flags = IORESOURCE_IRQ,
973 },
974 {
975 .name = "adsp_a11",
976 .start = INT_ADSP_A11,
977 .flags = IORESOURCE_IRQ,
978 },
979 {
980 .name = "adsp_a11_smsm",
981 .start = INT_ADSP_A11_SMSM,
982 .flags = IORESOURCE_IRQ,
983 },
984 {
985 .name = "dsps_a11",
986 .start = INT_DSPS_A11,
987 .flags = IORESOURCE_IRQ,
988 },
989 {
990 .name = "dsps_a11_smsm",
991 .start = INT_DSPS_A11_SMSM,
992 .flags = IORESOURCE_IRQ,
993 },
994 {
995 .name = "wcnss_a11",
996 .start = INT_WCNSS_A11,
997 .flags = IORESOURCE_IRQ,
998 },
999 {
1000 .name = "wcnss_a11_smsm",
1001 .start = INT_WCNSS_A11_SMSM,
1002 .flags = IORESOURCE_IRQ,
1003 },
1004};
1005
1006static struct smd_subsystem_config smd_config_list[] = {
1007 {
1008 .irq_config_id = SMD_MODEM,
1009 .subsys_name = "modem",
1010 .edge = SMD_APPS_MODEM,
1011
1012 .smd_int.irq_name = "a9_m2a_0",
1013 .smd_int.flags = IRQF_TRIGGER_RISING,
1014 .smd_int.irq_id = -1,
1015 .smd_int.device_name = "smd_dev",
1016 .smd_int.dev_id = 0,
1017 .smd_int.out_bit_pos = 1 << 3,
1018 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1019 .smd_int.out_offset = 0x8,
1020
1021 .smsm_int.irq_name = "a9_m2a_5",
1022 .smsm_int.flags = IRQF_TRIGGER_RISING,
1023 .smsm_int.irq_id = -1,
1024 .smsm_int.device_name = "smd_smsm",
1025 .smsm_int.dev_id = 0,
1026 .smsm_int.out_bit_pos = 1 << 4,
1027 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1028 .smsm_int.out_offset = 0x8,
1029 },
1030 {
1031 .irq_config_id = SMD_Q6,
1032 .subsys_name = "q6",
1033 .edge = SMD_APPS_QDSP,
1034
1035 .smd_int.irq_name = "adsp_a11",
1036 .smd_int.flags = IRQF_TRIGGER_RISING,
1037 .smd_int.irq_id = -1,
1038 .smd_int.device_name = "smd_dev",
1039 .smd_int.dev_id = 0,
1040 .smd_int.out_bit_pos = 1 << 15,
1041 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1042 .smd_int.out_offset = 0x8,
1043
1044 .smsm_int.irq_name = "adsp_a11_smsm",
1045 .smsm_int.flags = IRQF_TRIGGER_RISING,
1046 .smsm_int.irq_id = -1,
1047 .smsm_int.device_name = "smd_smsm",
1048 .smsm_int.dev_id = 0,
1049 .smsm_int.out_bit_pos = 1 << 14,
1050 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1051 .smsm_int.out_offset = 0x8,
1052 },
1053 {
1054 .irq_config_id = SMD_DSPS,
1055 .subsys_name = "dsps",
1056 .edge = SMD_APPS_DSPS,
1057
1058 .smd_int.irq_name = "dsps_a11",
1059 .smd_int.flags = IRQF_TRIGGER_RISING,
1060 .smd_int.irq_id = -1,
1061 .smd_int.device_name = "smd_dev",
1062 .smd_int.dev_id = 0,
1063 .smd_int.out_bit_pos = 1,
1064 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1065 .smd_int.out_offset = 0x4080,
1066
1067 .smsm_int.irq_name = "dsps_a11_smsm",
1068 .smsm_int.flags = IRQF_TRIGGER_RISING,
1069 .smsm_int.irq_id = -1,
1070 .smsm_int.device_name = "smd_smsm",
1071 .smsm_int.dev_id = 0,
1072 .smsm_int.out_bit_pos = 1,
1073 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1074 .smsm_int.out_offset = 0x4094,
1075 },
1076 {
1077 .irq_config_id = SMD_WCNSS,
1078 .subsys_name = "wcnss",
1079 .edge = SMD_APPS_WCNSS,
1080
1081 .smd_int.irq_name = "wcnss_a11",
1082 .smd_int.flags = IRQF_TRIGGER_RISING,
1083 .smd_int.irq_id = -1,
1084 .smd_int.device_name = "smd_dev",
1085 .smd_int.dev_id = 0,
1086 .smd_int.out_bit_pos = 1 << 25,
1087 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1088 .smd_int.out_offset = 0x8,
1089
1090 .smsm_int.irq_name = "wcnss_a11_smsm",
1091 .smsm_int.flags = IRQF_TRIGGER_RISING,
1092 .smsm_int.irq_id = -1,
1093 .smsm_int.device_name = "smd_smsm",
1094 .smsm_int.dev_id = 0,
1095 .smsm_int.out_bit_pos = 1 << 23,
1096 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1097 .smsm_int.out_offset = 0x8,
1098 },
1099};
1100
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001101static struct smd_subsystem_restart_config smd_ssr_config = {
1102 .disable_smsm_reset_handshake = 1,
1103};
1104
Eric Holmberg023d25c2012-03-01 12:27:55 -07001105static struct smd_platform smd_platform_data = {
1106 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1107 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001108 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001109};
1110
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001111struct platform_device msm_device_smd = {
1112 .name = "msm_smd",
1113 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001114 .resource = smd_resource,
1115 .num_resources = ARRAY_SIZE(smd_resource),
1116 .dev = {
1117 .platform_data = &smd_platform_data,
1118 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001119};
1120
1121struct platform_device msm_device_bam_dmux = {
1122 .name = "BAM_RMNT",
1123 .id = -1,
1124};
1125
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001126static struct msm_watchdog_pdata msm_watchdog_pdata = {
1127 .pet_time = 10000,
1128 .bark_time = 11000,
1129 .has_secure = true,
1130};
1131
1132struct platform_device msm8960_device_watchdog = {
1133 .name = "msm_watchdog",
1134 .id = -1,
1135 .dev = {
1136 .platform_data = &msm_watchdog_pdata,
1137 },
1138};
1139
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001140static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141 {
1142 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001143 .flags = IORESOURCE_IRQ,
1144 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001145 {
1146 .start = 0x18320000,
1147 .end = 0x18320000 + SZ_1M - 1,
1148 .flags = IORESOURCE_MEM,
1149 },
1150};
1151
1152static struct msm_dmov_pdata msm_dmov_pdata = {
1153 .sd = 1,
1154 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001155};
1156
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001157struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001158 .name = "msm_dmov",
1159 .id = -1,
1160 .resource = msm_dmov_resource,
1161 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001162 .dev = {
1163 .platform_data = &msm_dmov_pdata,
1164 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001165};
1166
1167static struct platform_device *msm_sdcc_devices[] __initdata = {
1168 &msm_device_sdc1,
1169 &msm_device_sdc2,
1170 &msm_device_sdc3,
1171 &msm_device_sdc4,
1172 &msm_device_sdc5,
1173};
1174
1175int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1176{
1177 struct platform_device *pdev;
1178
1179 if (controller < 1 || controller > 5)
1180 return -EINVAL;
1181
1182 pdev = msm_sdcc_devices[controller-1];
1183 pdev->dev.platform_data = plat;
1184 return platform_device_register(pdev);
1185}
1186
1187static struct resource resources_qup_i2c_gsbi4[] = {
1188 {
1189 .name = "gsbi_qup_i2c_addr",
1190 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001191 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001192 .flags = IORESOURCE_MEM,
1193 },
1194 {
1195 .name = "qup_phys_addr",
1196 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001197 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001198 .flags = IORESOURCE_MEM,
1199 },
1200 {
1201 .name = "qup_err_intr",
1202 .start = GSBI4_QUP_IRQ,
1203 .end = GSBI4_QUP_IRQ,
1204 .flags = IORESOURCE_IRQ,
1205 },
1206};
1207
1208struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1209 .name = "qup_i2c",
1210 .id = 4,
1211 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1212 .resource = resources_qup_i2c_gsbi4,
1213};
1214
1215static struct resource resources_qup_i2c_gsbi3[] = {
1216 {
1217 .name = "gsbi_qup_i2c_addr",
1218 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001219 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001220 .flags = IORESOURCE_MEM,
1221 },
1222 {
1223 .name = "qup_phys_addr",
1224 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001225 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001226 .flags = IORESOURCE_MEM,
1227 },
1228 {
1229 .name = "qup_err_intr",
1230 .start = GSBI3_QUP_IRQ,
1231 .end = GSBI3_QUP_IRQ,
1232 .flags = IORESOURCE_IRQ,
1233 },
1234};
1235
1236struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1237 .name = "qup_i2c",
1238 .id = 3,
1239 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1240 .resource = resources_qup_i2c_gsbi3,
1241};
1242
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001243static struct resource resources_qup_i2c_gsbi9[] = {
1244 {
1245 .name = "gsbi_qup_i2c_addr",
1246 .start = MSM_GSBI9_PHYS,
1247 .end = MSM_GSBI9_PHYS + 4 - 1,
1248 .flags = IORESOURCE_MEM,
1249 },
1250 {
1251 .name = "qup_phys_addr",
1252 .start = MSM_GSBI9_QUP_PHYS,
1253 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1254 .flags = IORESOURCE_MEM,
1255 },
1256 {
1257 .name = "qup_err_intr",
1258 .start = GSBI9_QUP_IRQ,
1259 .end = GSBI9_QUP_IRQ,
1260 .flags = IORESOURCE_IRQ,
1261 },
1262};
1263
1264struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1265 .name = "qup_i2c",
1266 .id = 0,
1267 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1268 .resource = resources_qup_i2c_gsbi9,
1269};
1270
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271static struct resource resources_qup_i2c_gsbi10[] = {
1272 {
1273 .name = "gsbi_qup_i2c_addr",
1274 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001275 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001276 .flags = IORESOURCE_MEM,
1277 },
1278 {
1279 .name = "qup_phys_addr",
1280 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001281 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001282 .flags = IORESOURCE_MEM,
1283 },
1284 {
1285 .name = "qup_err_intr",
1286 .start = GSBI10_QUP_IRQ,
1287 .end = GSBI10_QUP_IRQ,
1288 .flags = IORESOURCE_IRQ,
1289 },
1290};
1291
1292struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1293 .name = "qup_i2c",
1294 .id = 10,
1295 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1296 .resource = resources_qup_i2c_gsbi10,
1297};
1298
1299static struct resource resources_qup_i2c_gsbi12[] = {
1300 {
1301 .name = "gsbi_qup_i2c_addr",
1302 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001303 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001304 .flags = IORESOURCE_MEM,
1305 },
1306 {
1307 .name = "qup_phys_addr",
1308 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001309 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310 .flags = IORESOURCE_MEM,
1311 },
1312 {
1313 .name = "qup_err_intr",
1314 .start = GSBI12_QUP_IRQ,
1315 .end = GSBI12_QUP_IRQ,
1316 .flags = IORESOURCE_IRQ,
1317 },
1318};
1319
1320struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1321 .name = "qup_i2c",
1322 .id = 12,
1323 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1324 .resource = resources_qup_i2c_gsbi12,
1325};
1326
1327#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001328static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001329 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001330 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301331 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001332 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301333 .flags = IORESOURCE_MEM,
1334 },
1335 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001336 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301337 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001338 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301339 .flags = IORESOURCE_MEM,
1340 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001341};
1342
Kevin Chanbb8ef862012-02-14 13:03:04 -08001343struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1344 .name = "msm_cam_i2c_mux",
1345 .id = 0,
1346 .resource = msm_cam_gsbi4_i2c_mux_resources,
1347 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1348};
Kevin Chanf6216f22011-10-25 18:40:11 -07001349
1350static struct resource msm_csiphy0_resources[] = {
1351 {
1352 .name = "csiphy",
1353 .start = 0x04800C00,
1354 .end = 0x04800C00 + SZ_1K - 1,
1355 .flags = IORESOURCE_MEM,
1356 },
1357 {
1358 .name = "csiphy",
1359 .start = CSIPHY_4LN_IRQ,
1360 .end = CSIPHY_4LN_IRQ,
1361 .flags = IORESOURCE_IRQ,
1362 },
1363};
1364
1365static struct resource msm_csiphy1_resources[] = {
1366 {
1367 .name = "csiphy",
1368 .start = 0x04801000,
1369 .end = 0x04801000 + SZ_1K - 1,
1370 .flags = IORESOURCE_MEM,
1371 },
1372 {
1373 .name = "csiphy",
1374 .start = MSM8960_CSIPHY_2LN_IRQ,
1375 .end = MSM8960_CSIPHY_2LN_IRQ,
1376 .flags = IORESOURCE_IRQ,
1377 },
1378};
1379
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001380static struct resource msm_csiphy2_resources[] = {
1381 {
1382 .name = "csiphy",
1383 .start = 0x04801400,
1384 .end = 0x04801400 + SZ_1K - 1,
1385 .flags = IORESOURCE_MEM,
1386 },
1387 {
1388 .name = "csiphy",
1389 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1390 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1391 .flags = IORESOURCE_IRQ,
1392 },
1393};
1394
Kevin Chanf6216f22011-10-25 18:40:11 -07001395struct platform_device msm8960_device_csiphy0 = {
1396 .name = "msm_csiphy",
1397 .id = 0,
1398 .resource = msm_csiphy0_resources,
1399 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1400};
1401
1402struct platform_device msm8960_device_csiphy1 = {
1403 .name = "msm_csiphy",
1404 .id = 1,
1405 .resource = msm_csiphy1_resources,
1406 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1407};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001408
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001409struct platform_device msm8960_device_csiphy2 = {
1410 .name = "msm_csiphy",
1411 .id = 2,
1412 .resource = msm_csiphy2_resources,
1413 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1414};
1415
Kevin Chanc8b52e82011-10-25 23:20:21 -07001416static struct resource msm_csid0_resources[] = {
1417 {
1418 .name = "csid",
1419 .start = 0x04800000,
1420 .end = 0x04800000 + SZ_1K - 1,
1421 .flags = IORESOURCE_MEM,
1422 },
1423 {
1424 .name = "csid",
1425 .start = CSI_0_IRQ,
1426 .end = CSI_0_IRQ,
1427 .flags = IORESOURCE_IRQ,
1428 },
1429};
1430
1431static struct resource msm_csid1_resources[] = {
1432 {
1433 .name = "csid",
1434 .start = 0x04800400,
1435 .end = 0x04800400 + SZ_1K - 1,
1436 .flags = IORESOURCE_MEM,
1437 },
1438 {
1439 .name = "csid",
1440 .start = CSI_1_IRQ,
1441 .end = CSI_1_IRQ,
1442 .flags = IORESOURCE_IRQ,
1443 },
1444};
1445
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001446static struct resource msm_csid2_resources[] = {
1447 {
1448 .name = "csid",
1449 .start = 0x04801800,
1450 .end = 0x04801800 + SZ_1K - 1,
1451 .flags = IORESOURCE_MEM,
1452 },
1453 {
1454 .name = "csid",
1455 .start = CSI_2_IRQ,
1456 .end = CSI_2_IRQ,
1457 .flags = IORESOURCE_IRQ,
1458 },
1459};
1460
Kevin Chanc8b52e82011-10-25 23:20:21 -07001461struct platform_device msm8960_device_csid0 = {
1462 .name = "msm_csid",
1463 .id = 0,
1464 .resource = msm_csid0_resources,
1465 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1466};
1467
1468struct platform_device msm8960_device_csid1 = {
1469 .name = "msm_csid",
1470 .id = 1,
1471 .resource = msm_csid1_resources,
1472 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1473};
Kevin Chane12c6672011-10-26 11:55:26 -07001474
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001475struct platform_device msm8960_device_csid2 = {
1476 .name = "msm_csid",
1477 .id = 2,
1478 .resource = msm_csid2_resources,
1479 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1480};
1481
Kevin Chane12c6672011-10-26 11:55:26 -07001482struct resource msm_ispif_resources[] = {
1483 {
1484 .name = "ispif",
1485 .start = 0x04800800,
1486 .end = 0x04800800 + SZ_1K - 1,
1487 .flags = IORESOURCE_MEM,
1488 },
1489 {
1490 .name = "ispif",
1491 .start = ISPIF_IRQ,
1492 .end = ISPIF_IRQ,
1493 .flags = IORESOURCE_IRQ,
1494 },
1495};
1496
1497struct platform_device msm8960_device_ispif = {
1498 .name = "msm_ispif",
1499 .id = 0,
1500 .resource = msm_ispif_resources,
1501 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1502};
Kevin Chan5827c552011-10-28 18:36:32 -07001503
1504static struct resource msm_vfe_resources[] = {
1505 {
1506 .name = "vfe32",
1507 .start = 0x04500000,
1508 .end = 0x04500000 + SZ_1M - 1,
1509 .flags = IORESOURCE_MEM,
1510 },
1511 {
1512 .name = "vfe32",
1513 .start = VFE_IRQ,
1514 .end = VFE_IRQ,
1515 .flags = IORESOURCE_IRQ,
1516 },
1517};
1518
1519struct platform_device msm8960_device_vfe = {
1520 .name = "msm_vfe",
1521 .id = 0,
1522 .resource = msm_vfe_resources,
1523 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1524};
Kevin Chana0853122011-11-07 19:48:44 -08001525
1526static struct resource msm_vpe_resources[] = {
1527 {
1528 .name = "vpe",
1529 .start = 0x05300000,
1530 .end = 0x05300000 + SZ_1M - 1,
1531 .flags = IORESOURCE_MEM,
1532 },
1533 {
1534 .name = "vpe",
1535 .start = VPE_IRQ,
1536 .end = VPE_IRQ,
1537 .flags = IORESOURCE_IRQ,
1538 },
1539};
1540
1541struct platform_device msm8960_device_vpe = {
1542 .name = "msm_vpe",
1543 .id = 0,
1544 .resource = msm_vpe_resources,
1545 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1546};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001547#endif
1548
Joel Nidera1261942011-09-12 16:30:09 +03001549#define MSM_TSIF0_PHYS (0x18200000)
1550#define MSM_TSIF1_PHYS (0x18201000)
1551#define MSM_TSIF_SIZE (0x200)
1552
1553#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1554 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1555#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1556 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1557#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1558 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1559#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1560 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1561#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1562 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1563#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1564 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1565#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1566 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1567#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1568 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1569
1570static const struct msm_gpio tsif0_gpios[] = {
1571 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1572 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1573 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1574 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1575};
1576
1577static const struct msm_gpio tsif1_gpios[] = {
1578 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1579 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1580 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1581 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1582};
1583
1584struct msm_tsif_platform_data tsif1_platform_data = {
1585 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1586 .gpios = tsif1_gpios,
1587 .tsif_pclk = "tsif_pclk",
1588 .tsif_ref_clk = "tsif_ref_clk",
1589};
1590
1591struct resource tsif1_resources[] = {
1592 [0] = {
1593 .flags = IORESOURCE_IRQ,
1594 .start = TSIF2_IRQ,
1595 .end = TSIF2_IRQ,
1596 },
1597 [1] = {
1598 .flags = IORESOURCE_MEM,
1599 .start = MSM_TSIF1_PHYS,
1600 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1601 },
1602 [2] = {
1603 .flags = IORESOURCE_DMA,
1604 .start = DMOV_TSIF_CHAN,
1605 .end = DMOV_TSIF_CRCI,
1606 },
1607};
1608
1609struct msm_tsif_platform_data tsif0_platform_data = {
1610 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1611 .gpios = tsif0_gpios,
1612 .tsif_pclk = "tsif_pclk",
1613 .tsif_ref_clk = "tsif_ref_clk",
1614};
1615struct resource tsif0_resources[] = {
1616 [0] = {
1617 .flags = IORESOURCE_IRQ,
1618 .start = TSIF1_IRQ,
1619 .end = TSIF1_IRQ,
1620 },
1621 [1] = {
1622 .flags = IORESOURCE_MEM,
1623 .start = MSM_TSIF0_PHYS,
1624 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1625 },
1626 [2] = {
1627 .flags = IORESOURCE_DMA,
1628 .start = DMOV_TSIF_CHAN,
1629 .end = DMOV_TSIF_CRCI,
1630 },
1631};
1632
1633struct platform_device msm_device_tsif[2] = {
1634 {
1635 .name = "msm_tsif",
1636 .id = 0,
1637 .num_resources = ARRAY_SIZE(tsif0_resources),
1638 .resource = tsif0_resources,
1639 .dev = {
1640 .platform_data = &tsif0_platform_data
1641 },
1642 },
1643 {
1644 .name = "msm_tsif",
1645 .id = 1,
1646 .num_resources = ARRAY_SIZE(tsif1_resources),
1647 .resource = tsif1_resources,
1648 .dev = {
1649 .platform_data = &tsif1_platform_data
1650 },
1651 }
1652};
1653
Jay Chokshi33c044a2011-12-07 13:05:40 -08001654static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001655 {
1656 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1657 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1658 .flags = IORESOURCE_MEM,
1659 },
1660};
1661
Jay Chokshi33c044a2011-12-07 13:05:40 -08001662struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001663 .name = "msm_ssbi",
1664 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001665 .resource = resources_ssbi_pmic,
1666 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001667};
1668
1669static struct resource resources_qup_spi_gsbi1[] = {
1670 {
1671 .name = "spi_base",
1672 .start = MSM_GSBI1_QUP_PHYS,
1673 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1674 .flags = IORESOURCE_MEM,
1675 },
1676 {
1677 .name = "gsbi_base",
1678 .start = MSM_GSBI1_PHYS,
1679 .end = MSM_GSBI1_PHYS + 4 - 1,
1680 .flags = IORESOURCE_MEM,
1681 },
1682 {
1683 .name = "spi_irq_in",
1684 .start = MSM8960_GSBI1_QUP_IRQ,
1685 .end = MSM8960_GSBI1_QUP_IRQ,
1686 .flags = IORESOURCE_IRQ,
1687 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001688 {
1689 .name = "spi_clk",
1690 .start = 9,
1691 .end = 9,
1692 .flags = IORESOURCE_IO,
1693 },
1694 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001695 .name = "spi_miso",
1696 .start = 7,
1697 .end = 7,
1698 .flags = IORESOURCE_IO,
1699 },
1700 {
1701 .name = "spi_mosi",
1702 .start = 6,
1703 .end = 6,
1704 .flags = IORESOURCE_IO,
1705 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001706 {
1707 .name = "spi_cs",
1708 .start = 8,
1709 .end = 8,
1710 .flags = IORESOURCE_IO,
1711 },
1712 {
1713 .name = "spi_cs1",
1714 .start = 14,
1715 .end = 14,
1716 .flags = IORESOURCE_IO,
1717 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001718};
1719
1720struct platform_device msm8960_device_qup_spi_gsbi1 = {
1721 .name = "spi_qsd",
1722 .id = 0,
1723 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1724 .resource = resources_qup_spi_gsbi1,
1725};
1726
1727struct platform_device msm_pcm = {
1728 .name = "msm-pcm-dsp",
1729 .id = -1,
1730};
1731
Kiran Kandi5e809b02012-01-31 00:24:33 -08001732struct platform_device msm_multi_ch_pcm = {
1733 .name = "msm-multi-ch-pcm-dsp",
1734 .id = -1,
1735};
1736
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001737struct platform_device msm_pcm_routing = {
1738 .name = "msm-pcm-routing",
1739 .id = -1,
1740};
1741
1742struct platform_device msm_cpudai0 = {
1743 .name = "msm-dai-q6",
1744 .id = 0x4000,
1745};
1746
1747struct platform_device msm_cpudai1 = {
1748 .name = "msm-dai-q6",
1749 .id = 0x4001,
1750};
1751
1752struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001753 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001754 .id = 8,
1755};
1756
1757struct platform_device msm_cpudai_bt_rx = {
1758 .name = "msm-dai-q6",
1759 .id = 0x3000,
1760};
1761
1762struct platform_device msm_cpudai_bt_tx = {
1763 .name = "msm-dai-q6",
1764 .id = 0x3001,
1765};
1766
1767struct platform_device msm_cpudai_fm_rx = {
1768 .name = "msm-dai-q6",
1769 .id = 0x3004,
1770};
1771
1772struct platform_device msm_cpudai_fm_tx = {
1773 .name = "msm-dai-q6",
1774 .id = 0x3005,
1775};
1776
Helen Zeng0705a5f2011-10-14 15:29:52 -07001777struct platform_device msm_cpudai_incall_music_rx = {
1778 .name = "msm-dai-q6",
1779 .id = 0x8005,
1780};
1781
Helen Zenge3d716a2011-10-14 16:32:16 -07001782struct platform_device msm_cpudai_incall_record_rx = {
1783 .name = "msm-dai-q6",
1784 .id = 0x8004,
1785};
1786
1787struct platform_device msm_cpudai_incall_record_tx = {
1788 .name = "msm-dai-q6",
1789 .id = 0x8003,
1790};
1791
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001792/*
1793 * Machine specific data for AUX PCM Interface
1794 * which the driver will be unware of.
1795 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001796struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001797 .clk = "pcm_clk",
1798 .mode = AFE_PCM_CFG_MODE_PCM,
1799 .sync = AFE_PCM_CFG_SYNC_INT,
1800 .frame = AFE_PCM_CFG_FRM_256BPF,
1801 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1802 .slot = 0,
1803 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1804 .pcm_clk_rate = 2048000,
1805};
1806
1807struct platform_device msm_cpudai_auxpcm_rx = {
1808 .name = "msm-dai-q6",
1809 .id = 2,
1810 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001811 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001812 },
1813};
1814
1815struct platform_device msm_cpudai_auxpcm_tx = {
1816 .name = "msm-dai-q6",
1817 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001818 .dev = {
1819 .platform_data = &auxpcm_pdata,
1820 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001821};
1822
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001823struct platform_device msm_cpu_fe = {
1824 .name = "msm-dai-fe",
1825 .id = -1,
1826};
1827
1828struct platform_device msm_stub_codec = {
1829 .name = "msm-stub-codec",
1830 .id = 1,
1831};
1832
1833struct platform_device msm_voice = {
1834 .name = "msm-pcm-voice",
1835 .id = -1,
1836};
1837
1838struct platform_device msm_voip = {
1839 .name = "msm-voip-dsp",
1840 .id = -1,
1841};
1842
1843struct platform_device msm_lpa_pcm = {
1844 .name = "msm-pcm-lpa",
1845 .id = -1,
1846};
1847
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301848struct platform_device msm_compr_dsp = {
1849 .name = "msm-compr-dsp",
1850 .id = -1,
1851};
1852
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001853struct platform_device msm_pcm_hostless = {
1854 .name = "msm-pcm-hostless",
1855 .id = -1,
1856};
1857
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301858struct platform_device msm_cpudai_afe_01_rx = {
1859 .name = "msm-dai-q6",
1860 .id = 0xE0,
1861};
1862
1863struct platform_device msm_cpudai_afe_01_tx = {
1864 .name = "msm-dai-q6",
1865 .id = 0xF0,
1866};
1867
1868struct platform_device msm_cpudai_afe_02_rx = {
1869 .name = "msm-dai-q6",
1870 .id = 0xF1,
1871};
1872
1873struct platform_device msm_cpudai_afe_02_tx = {
1874 .name = "msm-dai-q6",
1875 .id = 0xE1,
1876};
1877
1878struct platform_device msm_pcm_afe = {
1879 .name = "msm-pcm-afe",
1880 .id = -1,
1881};
1882
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001883struct platform_device *msm_footswitch_devices[] = {
Ravishangar Kalyanamb31a0e42012-01-19 16:02:34 -08001884 FS_8X60(FS_MDP, "fs_mdp"),
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001885 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001886 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1887 FS_8X60(FS_VFE, "fs_vfe"),
1888 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001889 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1890 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1891 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001892 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001893};
1894unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1895
1896#ifdef CONFIG_MSM_ROTATOR
1897#define ROTATOR_HW_BASE 0x04E00000
1898static struct resource resources_msm_rotator[] = {
1899 {
1900 .start = ROTATOR_HW_BASE,
1901 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1902 .flags = IORESOURCE_MEM,
1903 },
1904 {
1905 .start = ROT_IRQ,
1906 .end = ROT_IRQ,
1907 .flags = IORESOURCE_IRQ,
1908 },
1909};
1910
1911static struct msm_rot_clocks rotator_clocks[] = {
1912 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001913 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001914 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001915 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001916 },
1917 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001918 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001919 .clk_type = ROTATOR_PCLK,
1920 .clk_rate = 0,
1921 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001922};
1923
1924static struct msm_rotator_platform_data rotator_pdata = {
1925 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1926 .hardware_version_number = 0x01020309,
1927 .rotator_clks = rotator_clocks,
1928 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001929#ifdef CONFIG_MSM_BUS_SCALING
1930 .bus_scale_table = &rotator_bus_scale_pdata,
1931#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001932};
1933
1934struct platform_device msm_rotator_device = {
1935 .name = "msm_rotator",
1936 .id = 0,
1937 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1938 .resource = resources_msm_rotator,
1939 .dev = {
1940 .platform_data = &rotator_pdata,
1941 },
1942};
1943#endif
1944
1945#define MIPI_DSI_HW_BASE 0x04700000
1946#define MDP_HW_BASE 0x05100000
1947
1948static struct resource msm_mipi_dsi1_resources[] = {
1949 {
1950 .name = "mipi_dsi",
1951 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001952 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001953 .flags = IORESOURCE_MEM,
1954 },
1955 {
1956 .start = DSI1_IRQ,
1957 .end = DSI1_IRQ,
1958 .flags = IORESOURCE_IRQ,
1959 },
1960};
1961
1962struct platform_device msm_mipi_dsi1_device = {
1963 .name = "mipi_dsi",
1964 .id = 1,
1965 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1966 .resource = msm_mipi_dsi1_resources,
1967};
1968
1969static struct resource msm_mdp_resources[] = {
1970 {
1971 .name = "mdp",
1972 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001973 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001974 .flags = IORESOURCE_MEM,
1975 },
1976 {
1977 .start = MDP_IRQ,
1978 .end = MDP_IRQ,
1979 .flags = IORESOURCE_IRQ,
1980 },
1981};
1982
1983static struct platform_device msm_mdp_device = {
1984 .name = "mdp",
1985 .id = 0,
1986 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1987 .resource = msm_mdp_resources,
1988};
1989
1990static void __init msm_register_device(struct platform_device *pdev, void *data)
1991{
1992 int ret;
1993
1994 pdev->dev.platform_data = data;
1995 ret = platform_device_register(pdev);
1996 if (ret)
1997 dev_err(&pdev->dev,
1998 "%s: platform_device_register() failed = %d\n",
1999 __func__, ret);
2000}
2001
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002002#ifdef CONFIG_MSM_BUS_SCALING
2003static struct platform_device msm_dtv_device = {
2004 .name = "dtv",
2005 .id = 0,
2006};
2007#endif
2008
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002009struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002010 .name = "lvds",
2011 .id = 0,
2012};
2013
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002014void __init msm_fb_register_device(char *name, void *data)
2015{
2016 if (!strncmp(name, "mdp", 3))
2017 msm_register_device(&msm_mdp_device, data);
2018 else if (!strncmp(name, "mipi_dsi", 8))
2019 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002020 else if (!strncmp(name, "lvds", 4))
2021 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002022#ifdef CONFIG_MSM_BUS_SCALING
2023 else if (!strncmp(name, "dtv", 3))
2024 msm_register_device(&msm_dtv_device, data);
2025#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002026 else
2027 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2028}
2029
2030static struct resource resources_sps[] = {
2031 {
2032 .name = "pipe_mem",
2033 .start = 0x12800000,
2034 .end = 0x12800000 + 0x4000 - 1,
2035 .flags = IORESOURCE_MEM,
2036 },
2037 {
2038 .name = "bamdma_dma",
2039 .start = 0x12240000,
2040 .end = 0x12240000 + 0x1000 - 1,
2041 .flags = IORESOURCE_MEM,
2042 },
2043 {
2044 .name = "bamdma_bam",
2045 .start = 0x12244000,
2046 .end = 0x12244000 + 0x4000 - 1,
2047 .flags = IORESOURCE_MEM,
2048 },
2049 {
2050 .name = "bamdma_irq",
2051 .start = SPS_BAM_DMA_IRQ,
2052 .end = SPS_BAM_DMA_IRQ,
2053 .flags = IORESOURCE_IRQ,
2054 },
2055};
2056
2057struct msm_sps_platform_data msm_sps_pdata = {
2058 .bamdma_restricted_pipes = 0x06,
2059};
2060
2061struct platform_device msm_device_sps = {
2062 .name = "msm_sps",
2063 .id = -1,
2064 .num_resources = ARRAY_SIZE(resources_sps),
2065 .resource = resources_sps,
2066 .dev.platform_data = &msm_sps_pdata,
2067};
2068
2069#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002070static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002071 [1] = MSM_GPIO_TO_INT(46),
2072 [2] = MSM_GPIO_TO_INT(150),
2073 [4] = MSM_GPIO_TO_INT(103),
2074 [5] = MSM_GPIO_TO_INT(104),
2075 [6] = MSM_GPIO_TO_INT(105),
2076 [7] = MSM_GPIO_TO_INT(106),
2077 [8] = MSM_GPIO_TO_INT(107),
2078 [9] = MSM_GPIO_TO_INT(7),
2079 [10] = MSM_GPIO_TO_INT(11),
2080 [11] = MSM_GPIO_TO_INT(15),
2081 [12] = MSM_GPIO_TO_INT(19),
2082 [13] = MSM_GPIO_TO_INT(23),
2083 [14] = MSM_GPIO_TO_INT(27),
2084 [15] = MSM_GPIO_TO_INT(31),
2085 [16] = MSM_GPIO_TO_INT(35),
2086 [19] = MSM_GPIO_TO_INT(90),
2087 [20] = MSM_GPIO_TO_INT(92),
2088 [23] = MSM_GPIO_TO_INT(85),
2089 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002090 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002091 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002092 [29] = MSM_GPIO_TO_INT(10),
2093 [30] = MSM_GPIO_TO_INT(102),
2094 [31] = MSM_GPIO_TO_INT(81),
2095 [32] = MSM_GPIO_TO_INT(78),
2096 [33] = MSM_GPIO_TO_INT(94),
2097 [34] = MSM_GPIO_TO_INT(72),
2098 [35] = MSM_GPIO_TO_INT(39),
2099 [36] = MSM_GPIO_TO_INT(43),
2100 [37] = MSM_GPIO_TO_INT(61),
2101 [38] = MSM_GPIO_TO_INT(50),
2102 [39] = MSM_GPIO_TO_INT(42),
2103 [41] = MSM_GPIO_TO_INT(62),
2104 [42] = MSM_GPIO_TO_INT(76),
2105 [43] = MSM_GPIO_TO_INT(75),
2106 [44] = MSM_GPIO_TO_INT(70),
2107 [45] = MSM_GPIO_TO_INT(69),
2108 [46] = MSM_GPIO_TO_INT(67),
2109 [47] = MSM_GPIO_TO_INT(65),
2110 [48] = MSM_GPIO_TO_INT(58),
2111 [49] = MSM_GPIO_TO_INT(54),
2112 [50] = MSM_GPIO_TO_INT(52),
2113 [51] = MSM_GPIO_TO_INT(49),
2114 [52] = MSM_GPIO_TO_INT(40),
2115 [53] = MSM_GPIO_TO_INT(37),
2116 [54] = MSM_GPIO_TO_INT(24),
2117 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002118};
2119
Praveen Chidambaram78499012011-11-01 17:15:17 -06002120static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 TLMM_MSM_SUMMARY_IRQ,
2122 RPM_APCC_CPU0_GP_HIGH_IRQ,
2123 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2124 RPM_APCC_CPU0_GP_LOW_IRQ,
2125 RPM_APCC_CPU0_WAKE_UP_IRQ,
2126 RPM_APCC_CPU1_GP_HIGH_IRQ,
2127 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2128 RPM_APCC_CPU1_GP_LOW_IRQ,
2129 RPM_APCC_CPU1_WAKE_UP_IRQ,
2130 MSS_TO_APPS_IRQ_0,
2131 MSS_TO_APPS_IRQ_1,
2132 MSS_TO_APPS_IRQ_2,
2133 MSS_TO_APPS_IRQ_3,
2134 MSS_TO_APPS_IRQ_4,
2135 MSS_TO_APPS_IRQ_5,
2136 MSS_TO_APPS_IRQ_6,
2137 MSS_TO_APPS_IRQ_7,
2138 MSS_TO_APPS_IRQ_8,
2139 MSS_TO_APPS_IRQ_9,
2140 LPASS_SCSS_GP_LOW_IRQ,
2141 LPASS_SCSS_GP_MEDIUM_IRQ,
2142 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002143 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002144 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002145 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002146 RIVA_APPS_WLAN_SMSM_IRQ,
2147 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2148 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002149};
2150
Praveen Chidambaram78499012011-11-01 17:15:17 -06002151struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002152 .irqs_m2a = msm_mpm_irqs_m2a,
2153 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2154 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2155 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2156 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2157 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2158 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2159 .mpm_apps_ipc_val = BIT(1),
2160 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2161
2162};
2163#endif
2164
Stephen Boydbb600ae2011-08-02 20:11:40 -07002165static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002166 CLK_DUMMY("pll2", PLL2, NULL, 0),
2167 CLK_DUMMY("pll8", PLL8, NULL, 0),
2168 CLK_DUMMY("pll4", PLL4, NULL, 0),
2169
2170 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
2171 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
2172 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
2173 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
2174 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
2175 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
2176 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
2177 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
2178 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
2179 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
2180 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
2181 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
2182 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
2183 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
2184 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
2185 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
2186
Matt Wagantalle2522372011-08-17 14:52:21 -07002187 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
2188 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
2189 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
2190 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
2191 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
2192 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
2193 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
2194 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
2195 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
2196 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
2197 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
2198 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002199 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
2200 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
2201 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
2202 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
2203 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
2204 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
2205 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
2206 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06002207 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, "qup_i2c.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002208 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
2209 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
2210 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002211 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07002212 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07002213 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002214 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
2215 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
2216 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
2217 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
2218 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002219 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002220 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08002221 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
2222 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
2223 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
2224 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
2225 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
2226 CLK_DUMMY("src_clk", USB_FS2_SRC_CLK, NULL, OFF),
2227 CLK_DUMMY("alt_core_clk", USB_FS2_XCVR_CLK, NULL, OFF),
2228 CLK_DUMMY("sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07002229 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
2230 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002231 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
2232 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002233 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002234 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07002235 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002236 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07002237 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002238 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
2239 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06002240 CLK_DUMMY("iface_clk", GSBI9_P_CLK, "qup_i2c.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002241 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
2242 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
2243 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
2244 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002245 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08002246 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
2247 CLK_DUMMY("iface_clk", USB_FS2_P_CLK, NULL, OFF),
2248 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002249 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
2250 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
2251 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
2252 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
2253 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07002254 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
2255 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002256 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
2257 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
2258 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
2259 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
2260 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002261 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
2262 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
2263 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
2264 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
2265 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
2266 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
2267 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
2268 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
2269 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
2270 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
2271 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
2272 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
2273 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
2274 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
2275 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002276 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
2277 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
2278 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002279 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002280 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002281 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002282 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
2283 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
2284 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002285 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002286 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
2287 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
2288 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002289 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002290 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
2291 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
2292 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
2293 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
2294 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
2295 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
2296 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
2297 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
2298 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002299 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002300 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
2301 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
2302 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
2303 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
2304 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
2305 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
2306 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
2307 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
2308 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
2309 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002310 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
2311 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
2312 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002313 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
2314 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
2315 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
2316 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002317 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002318 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07002319 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002320 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002321 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
2322 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
2323 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
2324 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
2325 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
2326 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
2327 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
2328 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
2329 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
2330 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
2331 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
2332 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
2333 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
2334 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
2335 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07002336 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
2337 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
2338 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
2339 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
2340 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
2341 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002342
2343 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08002344 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, "msm_otg", NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002345 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
2346 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
2347 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
2348 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
2349 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002350 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
2351 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
2352};
2353
Stephen Boydbb600ae2011-08-02 20:11:40 -07002354struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
2355 .table = msm_clocks_8960_dummy,
2356 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
2357};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002358
2359#define LPASS_SLIMBUS_PHYS 0x28080000
2360#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002361#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002362/* Board info for the slimbus slave device */
2363static struct resource slimbus_res[] = {
2364 {
2365 .start = LPASS_SLIMBUS_PHYS,
2366 .end = LPASS_SLIMBUS_PHYS + 8191,
2367 .flags = IORESOURCE_MEM,
2368 .name = "slimbus_physical",
2369 },
2370 {
2371 .start = LPASS_SLIMBUS_BAM_PHYS,
2372 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2373 .flags = IORESOURCE_MEM,
2374 .name = "slimbus_bam_physical",
2375 },
2376 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002377 .start = LPASS_SLIMBUS_SLEW,
2378 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2379 .flags = IORESOURCE_MEM,
2380 .name = "slimbus_slew_reg",
2381 },
2382 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002383 .start = SLIMBUS0_CORE_EE1_IRQ,
2384 .end = SLIMBUS0_CORE_EE1_IRQ,
2385 .flags = IORESOURCE_IRQ,
2386 .name = "slimbus_irq",
2387 },
2388 {
2389 .start = SLIMBUS0_BAM_EE1_IRQ,
2390 .end = SLIMBUS0_BAM_EE1_IRQ,
2391 .flags = IORESOURCE_IRQ,
2392 .name = "slimbus_bam_irq",
2393 },
2394};
2395
2396struct platform_device msm_slim_ctrl = {
2397 .name = "msm_slim_ctrl",
2398 .id = 1,
2399 .num_resources = ARRAY_SIZE(slimbus_res),
2400 .resource = slimbus_res,
2401 .dev = {
2402 .coherent_dma_mask = 0xffffffffULL,
2403 },
2404};
2405
2406#ifdef CONFIG_MSM_BUS_SCALING
2407static struct msm_bus_vectors grp3d_init_vectors[] = {
2408 {
2409 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2410 .dst = MSM_BUS_SLAVE_EBI_CH0,
2411 .ab = 0,
2412 .ib = 0,
2413 },
2414};
2415
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002416static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002417 {
2418 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2419 .dst = MSM_BUS_SLAVE_EBI_CH0,
2420 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002421 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002422 },
2423};
2424
2425static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2426 {
2427 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2428 .dst = MSM_BUS_SLAVE_EBI_CH0,
2429 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002430 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002431 },
2432};
2433
2434static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2435 {
2436 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2437 .dst = MSM_BUS_SLAVE_EBI_CH0,
2438 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002439 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002440 },
2441};
2442
2443static struct msm_bus_vectors grp3d_max_vectors[] = {
2444 {
2445 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2446 .dst = MSM_BUS_SLAVE_EBI_CH0,
2447 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002448 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002449 },
2450};
2451
2452static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2453 {
2454 ARRAY_SIZE(grp3d_init_vectors),
2455 grp3d_init_vectors,
2456 },
2457 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002458 ARRAY_SIZE(grp3d_low_vectors),
2459 grp3d_low_vectors,
2460 },
2461 {
2462 ARRAY_SIZE(grp3d_nominal_low_vectors),
2463 grp3d_nominal_low_vectors,
2464 },
2465 {
2466 ARRAY_SIZE(grp3d_nominal_high_vectors),
2467 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002468 },
2469 {
2470 ARRAY_SIZE(grp3d_max_vectors),
2471 grp3d_max_vectors,
2472 },
2473};
2474
2475static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2476 grp3d_bus_scale_usecases,
2477 ARRAY_SIZE(grp3d_bus_scale_usecases),
2478 .name = "grp3d",
2479};
2480
2481static struct msm_bus_vectors grp2d0_init_vectors[] = {
2482 {
2483 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2484 .dst = MSM_BUS_SLAVE_EBI_CH0,
2485 .ab = 0,
2486 .ib = 0,
2487 },
2488};
2489
Lucille Sylvester808eca22011-11-03 10:26:29 -07002490static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002491 {
2492 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2493 .dst = MSM_BUS_SLAVE_EBI_CH0,
2494 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002495 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002496 },
2497};
2498
Lucille Sylvester808eca22011-11-03 10:26:29 -07002499static struct msm_bus_vectors grp2d0_max_vectors[] = {
2500 {
2501 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2502 .dst = MSM_BUS_SLAVE_EBI_CH0,
2503 .ab = 0,
2504 .ib = KGSL_CONVERT_TO_MBPS(2048),
2505 },
2506};
2507
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002508static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2509 {
2510 ARRAY_SIZE(grp2d0_init_vectors),
2511 grp2d0_init_vectors,
2512 },
2513 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002514 ARRAY_SIZE(grp2d0_nominal_vectors),
2515 grp2d0_nominal_vectors,
2516 },
2517 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002518 ARRAY_SIZE(grp2d0_max_vectors),
2519 grp2d0_max_vectors,
2520 },
2521};
2522
2523struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2524 grp2d0_bus_scale_usecases,
2525 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2526 .name = "grp2d0",
2527};
2528
2529static struct msm_bus_vectors grp2d1_init_vectors[] = {
2530 {
2531 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2532 .dst = MSM_BUS_SLAVE_EBI_CH0,
2533 .ab = 0,
2534 .ib = 0,
2535 },
2536};
2537
Lucille Sylvester808eca22011-11-03 10:26:29 -07002538static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002539 {
2540 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2541 .dst = MSM_BUS_SLAVE_EBI_CH0,
2542 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002543 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002544 },
2545};
2546
Lucille Sylvester808eca22011-11-03 10:26:29 -07002547static struct msm_bus_vectors grp2d1_max_vectors[] = {
2548 {
2549 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2550 .dst = MSM_BUS_SLAVE_EBI_CH0,
2551 .ab = 0,
2552 .ib = KGSL_CONVERT_TO_MBPS(2048),
2553 },
2554};
2555
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002556static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2557 {
2558 ARRAY_SIZE(grp2d1_init_vectors),
2559 grp2d1_init_vectors,
2560 },
2561 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002562 ARRAY_SIZE(grp2d1_nominal_vectors),
2563 grp2d1_nominal_vectors,
2564 },
2565 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002566 ARRAY_SIZE(grp2d1_max_vectors),
2567 grp2d1_max_vectors,
2568 },
2569};
2570
2571struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2572 grp2d1_bus_scale_usecases,
2573 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2574 .name = "grp2d1",
2575};
2576#endif
2577
2578static struct resource kgsl_3d0_resources[] = {
2579 {
2580 .name = KGSL_3D0_REG_MEMORY,
2581 .start = 0x04300000, /* GFX3D address */
2582 .end = 0x0431ffff,
2583 .flags = IORESOURCE_MEM,
2584 },
2585 {
2586 .name = KGSL_3D0_IRQ,
2587 .start = GFX3D_IRQ,
2588 .end = GFX3D_IRQ,
2589 .flags = IORESOURCE_IRQ,
2590 },
2591};
2592
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002593static const char *kgsl_3d0_iommu_ctx_names[] = {
2594 "gfx3d_user",
2595 /* priv_ctx goes here */
2596};
2597
2598static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2599 {
2600 .iommu_ctx_names = kgsl_3d0_iommu_ctx_names,
2601 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctx_names),
2602 .physstart = 0x07C00000,
2603 .physend = 0x07C00000 + SZ_1M - 1,
2604 },
2605};
2606
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002607static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002608 .pwrlevel = {
2609 {
2610 .gpu_freq = 400000000,
2611 .bus_freq = 4,
2612 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002613 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002614 {
2615 .gpu_freq = 300000000,
2616 .bus_freq = 3,
2617 .io_fraction = 33,
2618 },
2619 {
2620 .gpu_freq = 200000000,
2621 .bus_freq = 2,
2622 .io_fraction = 100,
2623 },
2624 {
2625 .gpu_freq = 128000000,
2626 .bus_freq = 1,
2627 .io_fraction = 100,
2628 },
2629 {
2630 .gpu_freq = 27000000,
2631 .bus_freq = 0,
2632 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002633 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002634 .init_level = 0,
2635 .num_levels = 5,
2636 .set_grp_async = NULL,
Lucille Sylvester93650bb2011-11-02 14:37:10 -07002637 .idle_timeout = HZ/20,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002638 .nap_allowed = true,
2639 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002640#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002641 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002642#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002643 .iommu_data = kgsl_3d0_iommu_data,
2644 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002645};
2646
2647struct platform_device msm_kgsl_3d0 = {
2648 .name = "kgsl-3d0",
2649 .id = 0,
2650 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2651 .resource = kgsl_3d0_resources,
2652 .dev = {
2653 .platform_data = &kgsl_3d0_pdata,
2654 },
2655};
2656
2657static struct resource kgsl_2d0_resources[] = {
2658 {
2659 .name = KGSL_2D0_REG_MEMORY,
2660 .start = 0x04100000, /* Z180 base address */
2661 .end = 0x04100FFF,
2662 .flags = IORESOURCE_MEM,
2663 },
2664 {
2665 .name = KGSL_2D0_IRQ,
2666 .start = GFX2D0_IRQ,
2667 .end = GFX2D0_IRQ,
2668 .flags = IORESOURCE_IRQ,
2669 },
2670};
2671
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002672static const char *kgsl_2d0_iommu_ctx_names[] = {
2673 "gfx2d0_2d0",
2674};
2675
2676static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2677 {
2678 .iommu_ctx_names = kgsl_2d0_iommu_ctx_names,
2679 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctx_names),
2680 .physstart = 0x07D00000,
2681 .physend = 0x07D00000 + SZ_1M - 1,
2682 },
2683};
2684
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002685static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002686 .pwrlevel = {
2687 {
2688 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002689 .bus_freq = 2,
2690 },
2691 {
2692 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002693 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002694 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002695 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002696 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002697 .bus_freq = 0,
2698 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002699 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002700 .init_level = 0,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002701 .num_levels = 3,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002702 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002703 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002704 .nap_allowed = true,
2705 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002706#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002707 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002708#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002709 .iommu_data = kgsl_2d0_iommu_data,
2710 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002711};
2712
2713struct platform_device msm_kgsl_2d0 = {
2714 .name = "kgsl-2d0",
2715 .id = 0,
2716 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2717 .resource = kgsl_2d0_resources,
2718 .dev = {
2719 .platform_data = &kgsl_2d0_pdata,
2720 },
2721};
2722
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002723static const char *kgsl_2d1_iommu_ctx_names[] = {
Jeremy Gebben5c4c1132012-02-27 11:26:49 -07002724 "gfx2d1_2d1",
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002725};
2726
2727static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2728 {
2729 .iommu_ctx_names = kgsl_2d1_iommu_ctx_names,
2730 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctx_names),
2731 .physstart = 0x07E00000,
2732 .physend = 0x07E00000 + SZ_1M - 1,
2733 },
2734};
2735
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002736static struct resource kgsl_2d1_resources[] = {
2737 {
2738 .name = KGSL_2D1_REG_MEMORY,
2739 .start = 0x04200000, /* Z180 device 1 base address */
2740 .end = 0x04200FFF,
2741 .flags = IORESOURCE_MEM,
2742 },
2743 {
2744 .name = KGSL_2D1_IRQ,
2745 .start = GFX2D1_IRQ,
2746 .end = GFX2D1_IRQ,
2747 .flags = IORESOURCE_IRQ,
2748 },
2749};
2750
2751static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002752 .pwrlevel = {
2753 {
2754 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002755 .bus_freq = 2,
2756 },
2757 {
2758 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002759 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002761 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002762 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002763 .bus_freq = 0,
2764 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002765 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002766 .init_level = 0,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002767 .num_levels = 3,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002768 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002769 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002770 .nap_allowed = true,
2771 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002772#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002773 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002774#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002775 .iommu_data = kgsl_2d1_iommu_data,
2776 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002777};
2778
2779struct platform_device msm_kgsl_2d1 = {
2780 .name = "kgsl-2d1",
2781 .id = 1,
2782 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2783 .resource = kgsl_2d1_resources,
2784 .dev = {
2785 .platform_data = &kgsl_2d1_pdata,
2786 },
2787};
2788
2789#ifdef CONFIG_MSM_GEMINI
2790static struct resource msm_gemini_resources[] = {
2791 {
2792 .start = 0x04600000,
2793 .end = 0x04600000 + SZ_1M - 1,
2794 .flags = IORESOURCE_MEM,
2795 },
2796 {
2797 .start = JPEG_IRQ,
2798 .end = JPEG_IRQ,
2799 .flags = IORESOURCE_IRQ,
2800 },
2801};
2802
2803struct platform_device msm8960_gemini_device = {
2804 .name = "msm_gemini",
2805 .resource = msm_gemini_resources,
2806 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2807};
2808#endif
2809
Praveen Chidambaram78499012011-11-01 17:15:17 -06002810struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2811 .reg_base_addrs = {
2812 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2813 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2814 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2815 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2816 },
2817 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002818 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002819 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2820 .ipc_rpm_val = 4,
2821 .target_id = {
2822 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2823 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2824 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2825 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2826 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2827 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2828 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2829 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2830 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2831 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2832 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2833 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2834 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2835 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2836 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2837 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2838 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2839 APPS_FABRIC_CFG_HALT, 2),
2840 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2841 APPS_FABRIC_CFG_CLKMOD, 3),
2842 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2843 APPS_FABRIC_CFG_IOCTL, 1),
2844 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2845 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2846 SYS_FABRIC_CFG_HALT, 2),
2847 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2848 SYS_FABRIC_CFG_CLKMOD, 3),
2849 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2850 SYS_FABRIC_CFG_IOCTL, 1),
2851 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2852 SYSTEM_FABRIC_ARB, 29),
2853 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2854 MMSS_FABRIC_CFG_HALT, 2),
2855 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2856 MMSS_FABRIC_CFG_CLKMOD, 3),
2857 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2858 MMSS_FABRIC_CFG_IOCTL, 1),
2859 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2860 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2861 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
2862 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
2863 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
2864 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
2865 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
2866 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
2867 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
2868 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
2869 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
2870 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
2871 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
2872 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
2873 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
2874 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
2875 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
2876 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
2877 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
2878 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
2879 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
2880 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
2881 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
2882 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
2883 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
2884 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
2885 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
2886 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
2887 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
2888 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
2889 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
2890 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
2891 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
2892 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
2893 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
2894 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
2895 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
2896 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
2897 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
2898 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
2899 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
2900 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
2901 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
2902 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
2903 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
2904 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
2905 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
2906 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
2907 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
2908 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2909 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
2910 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
2911 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
2912 },
2913 .target_status = {
2914 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
2915 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
2916 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
2917 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
2918 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
2919 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
2920 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
2921 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
2922 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
2923 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
2924 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
2925 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
2926 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
2927 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
2928 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
2929 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
2930 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
2931 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
2932 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
2933 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
2934 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
2935 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
2936 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
2937 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
2938 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
2939 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
2940 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
2941 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
2942 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
2943 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
2944 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
2945 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
2946 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
2947 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
2948 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
2949 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
2950 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
2951 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
2952 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
2953 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
2954 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
2955 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
2956 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
2957 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
2958 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
2959 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
2960 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
2961 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
2962 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
2963 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
2964 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
2965 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
2966 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
2967 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
2968 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
2969 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
2970 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
2971 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
2972 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
2973 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
2974 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
2975 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
2976 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
2977 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
2978 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
2979 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
2980 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
2981 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
2982 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
2983 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
2984 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
2985 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
2986 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
2987 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
2988 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
2989 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
2990 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
2991 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
2992 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
2993 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
2994 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
2995 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
2996 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
2997 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
2998 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
2999 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3000 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3001 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3002 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3003 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3004 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3005 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3006 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3007 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3008 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3009 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3010 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3011 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3012 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3013 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3014 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3015 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3016 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3017 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3018 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3019 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3020 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3021 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3022 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3023 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3024 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3025 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3026 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3027 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3028 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3029 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3030 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3031 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3032 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3033 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3034 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3035 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3036 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3037 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3038 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3039 },
3040 .target_ctrl_id = {
3041 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3042 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3043 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3044 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3045 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3046 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3047 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3048 },
3049 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3050 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3051 .sel_last = MSM_RPM_8960_SEL_LAST,
3052 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003053};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003054
Praveen Chidambaram78499012011-11-01 17:15:17 -06003055struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003056 .name = "msm_rpm",
3057 .id = -1,
3058};
3059
Praveen Chidambaram78499012011-11-01 17:15:17 -06003060static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3061 .phys_addr_base = 0x0010C000,
3062 .reg_offsets = {
3063 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3064 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3065 },
3066 .phys_size = SZ_8K,
3067 .log_len = 4096, /* log's buffer length in bytes */
3068 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3069};
3070
3071struct platform_device msm8960_rpm_log_device = {
3072 .name = "msm_rpm_log",
3073 .id = -1,
3074 .dev = {
3075 .platform_data = &msm_rpm_log_pdata,
3076 },
3077};
3078
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003079static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3080 .phys_addr_base = 0x0010D204,
3081 .phys_size = SZ_8K,
3082};
3083
Praveen Chidambaram78499012011-11-01 17:15:17 -06003084struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003085 .name = "msm_rpm_stat",
3086 .id = -1,
3087 .dev = {
3088 .platform_data = &msm_rpm_stat_pdata,
3089 },
3090};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003091
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003092struct platform_device msm_bus_sys_fabric = {
3093 .name = "msm_bus_fabric",
3094 .id = MSM_BUS_FAB_SYSTEM,
3095};
3096struct platform_device msm_bus_apps_fabric = {
3097 .name = "msm_bus_fabric",
3098 .id = MSM_BUS_FAB_APPSS,
3099};
3100struct platform_device msm_bus_mm_fabric = {
3101 .name = "msm_bus_fabric",
3102 .id = MSM_BUS_FAB_MMSS,
3103};
3104struct platform_device msm_bus_sys_fpb = {
3105 .name = "msm_bus_fabric",
3106 .id = MSM_BUS_FAB_SYSTEM_FPB,
3107};
3108struct platform_device msm_bus_cpss_fpb = {
3109 .name = "msm_bus_fabric",
3110 .id = MSM_BUS_FAB_CPSS_FPB,
3111};
3112
3113/* Sensors DSPS platform data */
3114#ifdef CONFIG_MSM_DSPS
3115
3116#define PPSS_REG_PHYS_BASE 0x12080000
3117
3118static struct dsps_clk_info dsps_clks[] = {};
3119static struct dsps_regulator_info dsps_regs[] = {};
3120
3121/*
3122 * Note: GPIOs field is intialized in run-time at the function
3123 * msm8960_init_dsps().
3124 */
3125
3126struct msm_dsps_platform_data msm_dsps_pdata = {
3127 .clks = dsps_clks,
3128 .clks_num = ARRAY_SIZE(dsps_clks),
3129 .gpios = NULL,
3130 .gpios_num = 0,
3131 .regs = dsps_regs,
3132 .regs_num = ARRAY_SIZE(dsps_regs),
3133 .dsps_pwr_ctl_en = 1,
3134 .signature = DSPS_SIGNATURE,
3135};
3136
3137static struct resource msm_dsps_resources[] = {
3138 {
3139 .start = PPSS_REG_PHYS_BASE,
3140 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3141 .name = "ppss_reg",
3142 .flags = IORESOURCE_MEM,
3143 },
Wentao Xua55500b2011-08-16 18:15:04 -04003144
3145 {
3146 .start = PPSS_WDOG_TIMER_IRQ,
3147 .end = PPSS_WDOG_TIMER_IRQ,
3148 .name = "ppss_wdog",
3149 .flags = IORESOURCE_IRQ,
3150 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003151};
3152
3153struct platform_device msm_dsps_device = {
3154 .name = "msm_dsps",
3155 .id = 0,
3156 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3157 .resource = msm_dsps_resources,
3158 .dev.platform_data = &msm_dsps_pdata,
3159};
3160
3161#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003162
3163#ifdef CONFIG_MSM_QDSS
3164
3165#define MSM_QDSS_PHYS_BASE 0x01A00000
3166#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3167#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3168#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003169#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003170
Pratik Patel1403f2a2012-03-21 10:10:00 -07003171#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3172
3173static struct qdss_source msm_qdss_sources[] = {
3174 QDSS_SOURCE("msm_etm", 0x3),
3175};
3176
3177static struct msm_qdss_platform_data qdss_pdata = {
3178 .src_table = msm_qdss_sources,
3179 .size = ARRAY_SIZE(msm_qdss_sources),
3180 .afamily = 1,
3181};
3182
3183struct platform_device msm_qdss_device = {
3184 .name = "msm_qdss",
3185 .id = -1,
3186 .dev = {
3187 .platform_data = &qdss_pdata,
3188 },
3189};
3190
Pratik Patel7831c082011-06-08 21:44:37 -07003191static struct resource msm_etb_resources[] = {
3192 {
3193 .start = MSM_ETB_PHYS_BASE,
3194 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3195 .flags = IORESOURCE_MEM,
3196 },
3197};
3198
3199struct platform_device msm_etb_device = {
3200 .name = "msm_etb",
3201 .id = 0,
3202 .num_resources = ARRAY_SIZE(msm_etb_resources),
3203 .resource = msm_etb_resources,
3204};
3205
3206static struct resource msm_tpiu_resources[] = {
3207 {
3208 .start = MSM_TPIU_PHYS_BASE,
3209 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3210 .flags = IORESOURCE_MEM,
3211 },
3212};
3213
3214struct platform_device msm_tpiu_device = {
3215 .name = "msm_tpiu",
3216 .id = 0,
3217 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3218 .resource = msm_tpiu_resources,
3219};
3220
3221static struct resource msm_funnel_resources[] = {
3222 {
3223 .start = MSM_FUNNEL_PHYS_BASE,
3224 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3225 .flags = IORESOURCE_MEM,
3226 },
3227};
3228
3229struct platform_device msm_funnel_device = {
3230 .name = "msm_funnel",
3231 .id = 0,
3232 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3233 .resource = msm_funnel_resources,
3234};
3235
Pratik Patel492b3012012-03-06 14:22:30 -08003236static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003237 {
Pratik Patel492b3012012-03-06 14:22:30 -08003238 .start = MSM_ETM_PHYS_BASE,
3239 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003240 .flags = IORESOURCE_MEM,
3241 },
3242};
3243
Pratik Patel492b3012012-03-06 14:22:30 -08003244struct platform_device msm_etm_device = {
3245 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003246 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003247 .num_resources = ARRAY_SIZE(msm_etm_resources),
3248 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003249};
3250
3251#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003252
3253static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3254
3255struct platform_device msm8960_cpu_idle_device = {
3256 .name = "msm_cpu_idle",
3257 .id = -1,
3258 .dev = {
3259 .platform_data = &msm8960_LPM_latency,
3260 },
3261};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003262
3263static struct msm_dcvs_freq_entry msm8960_freq[] = {
3264 { 384000, 166981, 345600},
3265 { 702000, 213049, 632502},
3266 {1026000, 285712, 925613},
3267 {1242000, 383945, 1176550},
3268 {1458000, 419729, 1465478},
3269 {1512000, 434116, 1546674},
3270
3271};
3272
3273static struct msm_dcvs_core_info msm8960_core_info = {
3274 .freq_tbl = &msm8960_freq[0],
3275 .core_param = {
3276 .max_time_us = 100000,
3277 .num_freq = ARRAY_SIZE(msm8960_freq),
3278 },
3279 .algo_param = {
3280 .slack_time_us = 58000,
3281 .scale_slack_time = 0,
3282 .scale_slack_time_pct = 0,
3283 .disable_pc_threshold = 1458000,
3284 .em_window_size = 100000,
3285 .em_max_util_pct = 97,
3286 .ss_window_size = 1000000,
3287 .ss_util_pct = 95,
3288 .ss_iobusy_conv = 100,
3289 },
3290};
3291
3292struct platform_device msm8960_msm_gov_device = {
3293 .name = "msm_dcvs_gov",
3294 .id = -1,
3295 .dev = {
3296 .platform_data = &msm8960_core_info,
3297 },
3298};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003299
3300static struct resource msm_cache_erp_resources[] = {
3301 {
3302 .name = "l1_irq",
3303 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3304 .flags = IORESOURCE_IRQ,
3305 },
3306 {
3307 .name = "l2_irq",
3308 .start = APCC_QGICL2IRPTREQ,
3309 .flags = IORESOURCE_IRQ,
3310 }
3311};
3312
3313struct platform_device msm8960_device_cache_erp = {
3314 .name = "msm_cache_erp",
3315 .id = -1,
3316 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3317 .resource = msm_cache_erp_resources,
3318};