blob: 7098dfb07449ebfa665144f3fc3537c1b27ebad3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
55 */
56static void pci_create_legacy_files(struct pci_bus *b)
57{
Eric Sesterhennf5afe802006-02-28 15:34:49 +010058 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 GFP_ATOMIC);
60 if (b->legacy_io) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 b->legacy_io->attr.name = "legacy_io";
62 b->legacy_io->size = 0xffff;
63 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 b->legacy_io->read = pci_read_legacy_io;
65 b->legacy_io->write = pci_write_legacy_io;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040066 device_create_bin_file(&b->dev, b->legacy_io);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68 /* Allocated above after the legacy_io struct */
69 b->legacy_mem = b->legacy_io + 1;
70 b->legacy_mem->attr.name = "legacy_mem";
71 b->legacy_mem->size = 1024*1024;
72 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 b->legacy_mem->mmap = pci_mmap_legacy_mem;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040074 device_create_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 }
76}
77
78void pci_remove_legacy_files(struct pci_bus *b)
79{
80 if (b->legacy_io) {
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040081 device_remove_bin_file(&b->dev, b->legacy_io);
82 device_remove_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 kfree(b->legacy_io); /* both are allocated here */
84 }
85}
86#else /* !HAVE_PCI_LEGACY */
87static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
88void pci_remove_legacy_files(struct pci_bus *bus) { return; }
89#endif /* HAVE_PCI_LEGACY */
90
91/*
92 * PCI Bus Class Devices
93 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040094static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070095 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040096 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070097 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -0700100 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400102 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -0700103 ret = type?
104 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
105 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
106 buf[ret++] = '\n';
107 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 return ret;
109}
Mike Travis39106dc2008-04-08 11:43:03 -0700110
111static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
112 struct device_attribute *attr,
113 char *buf)
114{
115 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
116}
117
118static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
119 struct device_attribute *attr,
120 char *buf)
121{
122 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
123}
124
125DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
126DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * PCI Bus Class
130 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400131static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400133 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135 if (pci_bus->bridge)
136 put_device(pci_bus->bridge);
137 kfree(pci_bus);
138}
139
140static struct class pcibus_class = {
141 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400142 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143};
144
145static int __init pcibus_class_init(void)
146{
147 return class_register(&pcibus_class);
148}
149postcore_initcall(pcibus_class_init);
150
151/*
152 * Translate the low bits of the PCI base
153 * to the resource type
154 */
155static inline unsigned int pci_calc_resource_flags(unsigned int flags)
156{
157 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
158 return IORESOURCE_IO;
159
160 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
161 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
162
163 return IORESOURCE_MEM;
164}
165
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400166static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800167{
168 u64 size = mask & maxbase; /* Find the significant bits */
169 if (!size)
170 return 0;
171
172 /* Get the lowest of them to find the decode size, and
173 from that the extent. */
174 size = (size & ~(size-1)) - 1;
175
176 /* base == maxbase can be valid only if the BAR has
177 already been programmed with all 1s. */
178 if (base == maxbase && ((base | size) & mask) != mask)
179 return 0;
180
181 return size;
182}
183
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184enum pci_bar_type {
185 pci_bar_unknown, /* Standard PCI BAR probe */
186 pci_bar_io, /* An io port BAR */
187 pci_bar_mem32, /* A 32-bit memory BAR */
188 pci_bar_mem64, /* A 64-bit memory BAR */
189};
190
191static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800192{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
194 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
195 return pci_bar_io;
196 }
197
198 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
199
200 if (res->flags == PCI_BASE_ADDRESS_MEM_TYPE_64)
201 return pci_bar_mem64;
202 return pci_bar_mem32;
203}
204
205/*
206 * If the type is not unknown, we assume that the lowest bit is 'enable'.
207 * Returns 1 if the BAR was 64-bit and 0 if it was 32-bit.
208 */
209static int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
210 struct resource *res, unsigned int pos)
211{
212 u32 l, sz, mask;
213
214 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
215
216 res->name = pci_name(dev);
217
218 pci_read_config_dword(dev, pos, &l);
219 pci_write_config_dword(dev, pos, mask);
220 pci_read_config_dword(dev, pos, &sz);
221 pci_write_config_dword(dev, pos, l);
222
223 /*
224 * All bits set in sz means the device isn't working properly.
225 * If the BAR isn't implemented, all bits must be 0. If it's a
226 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
227 * 1 must be clear.
228 */
229 if (!sz || sz == 0xffffffff)
230 goto fail;
231
232 /*
233 * I don't know how l can have all bits set. Copied from old code.
234 * Maybe it fixes a bug on some ancient platform.
235 */
236 if (l == 0xffffffff)
237 l = 0;
238
239 if (type == pci_bar_unknown) {
240 type = decode_bar(res, l);
241 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
242 if (type == pci_bar_io) {
243 l &= PCI_BASE_ADDRESS_IO_MASK;
244 mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
245 } else {
246 l &= PCI_BASE_ADDRESS_MEM_MASK;
247 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
248 }
249 } else {
250 res->flags |= (l & IORESOURCE_ROM_ENABLE);
251 l &= PCI_ROM_ADDRESS_MASK;
252 mask = (u32)PCI_ROM_ADDRESS_MASK;
253 }
254
255 if (type == pci_bar_mem64) {
256 u64 l64 = l;
257 u64 sz64 = sz;
258 u64 mask64 = mask | (u64)~0 << 32;
259
260 pci_read_config_dword(dev, pos + 4, &l);
261 pci_write_config_dword(dev, pos + 4, ~0);
262 pci_read_config_dword(dev, pos + 4, &sz);
263 pci_write_config_dword(dev, pos + 4, l);
264
265 l64 |= ((u64)l << 32);
266 sz64 |= ((u64)sz << 32);
267
268 sz64 = pci_size(l64, sz64, mask64);
269
270 if (!sz64)
271 goto fail;
272
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400273 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400274 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
275 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400276 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 /* Address above 32-bit boundary; disable the BAR */
278 pci_write_config_dword(dev, pos, 0);
279 pci_write_config_dword(dev, pos + 4, 0);
280 res->start = 0;
281 res->end = sz64;
282 } else {
283 res->start = l64;
284 res->end = l64 + sz64;
285 }
286 } else {
287 sz = pci_size(l, sz, mask);
288
289 if (!sz)
290 goto fail;
291
292 res->start = l;
293 res->end = l + sz;
294 }
295
296 out:
297 return (type == pci_bar_mem64) ? 1 : 0;
298 fail:
299 res->flags = 0;
300 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800301}
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
304{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400305 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400307 for (pos = 0; pos < howmany; pos++) {
308 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400310 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400314 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
317 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
318 IORESOURCE_SIZEALIGN;
319 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 }
321}
322
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100323void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325 struct pci_dev *dev = child->self;
326 u8 io_base_lo, io_limit_lo;
327 u16 mem_base_lo, mem_limit_lo;
328 unsigned long base, limit;
329 struct resource *res;
330 int i;
331
332 if (!dev) /* It's a host bus, nothing to read */
333 return;
334
335 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600336 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400337 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
338 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 }
340
341 for(i=0; i<3; i++)
342 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
343
344 res = child->resource[0];
345 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
346 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
347 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
348 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
349
350 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
351 u16 io_base_hi, io_limit_hi;
352 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
353 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
354 base |= (io_base_hi << 16);
355 limit |= (io_limit_hi << 16);
356 }
357
358 if (base <= limit) {
359 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500360 if (!res->start)
361 res->start = base;
362 if (!res->end)
363 res->end = limit + 0xfff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365
366 res = child->resource[1];
367 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
368 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
369 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
370 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
371 if (base <= limit) {
372 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
373 res->start = base;
374 res->end = limit + 0xfffff;
375 }
376
377 res = child->resource[2];
378 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
379 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
380 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
381 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
382
383 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
384 u32 mem_base_hi, mem_limit_hi;
385 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
386 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
387
388 /*
389 * Some bridges set the base > limit by default, and some
390 * (broken) BIOSes do not initialize them. If we find
391 * this, just assume they are not being used.
392 */
393 if (mem_base_hi <= mem_limit_hi) {
394#if BITS_PER_LONG == 64
395 base |= ((long) mem_base_hi) << 32;
396 limit |= ((long) mem_limit_hi) << 32;
397#else
398 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600399 dev_err(&dev->dev, "can't handle 64-bit "
400 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 return;
402 }
403#endif
404 }
405 }
406 if (base <= limit) {
407 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
408 res->start = base;
409 res->end = limit + 0xfffff;
410 }
411}
412
Sam Ravnborg96bde062007-03-26 21:53:30 -0800413static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414{
415 struct pci_bus *b;
416
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100417 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 INIT_LIST_HEAD(&b->node);
420 INIT_LIST_HEAD(&b->children);
421 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600422 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 }
424 return b;
425}
426
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700427static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
428 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429{
430 struct pci_bus *child;
431 int i;
432
433 /*
434 * Allocate a new bus, and inherit stuff from the parent..
435 */
436 child = pci_alloc_bus();
437 if (!child)
438 return NULL;
439
440 child->self = bridge;
441 child->parent = parent;
442 child->ops = parent->ops;
443 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200444 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 child->bridge = get_device(&bridge->dev);
446
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400447 /* initialize some portions of the bus device, but don't register it
448 * now as the parent is not properly set up yet. This device will get
449 * registered later in pci_bus_add_devices()
450 */
451 child->dev.class = &pcibus_class;
452 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 /*
455 * Set up the primary, secondary and subordinate
456 * bus numbers.
457 */
458 child->number = child->secondary = busnr;
459 child->primary = parent->secondary;
460 child->subordinate = 0xff;
461
462 /* Set up default resource pointers and names.. */
463 for (i = 0; i < 4; i++) {
464 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
465 child->resource[i]->name = child->name;
466 }
467 bridge->subordinate = child;
468
469 return child;
470}
471
Sam Ravnborg451124a2008-02-02 22:33:43 +0100472struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
474 struct pci_bus *child;
475
476 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700477 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800478 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800480 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 return child;
483}
484
Sam Ravnborg96bde062007-03-26 21:53:30 -0800485static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700486{
487 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700488
489 /* Attempts to fix that up are really dangerous unless
490 we're going to re-assign all bus numbers. */
491 if (!pcibios_assign_all_busses())
492 return;
493
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700494 while (parent->parent && parent->subordinate < max) {
495 parent->subordinate = max;
496 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
497 parent = parent->parent;
498 }
499}
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501/*
502 * If it's a bridge, configure it and scan the bus behind it.
503 * For CardBus bridges, we don't scan behind as the devices will
504 * be handled by the bridge driver itself.
505 *
506 * We need to process bridges in two passes -- first we scan those
507 * already configured by the BIOS and after we are done with all of
508 * them, we proceed to assigning numbers to the remaining buses in
509 * order to avoid overlaps between old and new bus numbers.
510 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100511int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
513 struct pci_bus *child;
514 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100515 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 u16 bctl;
517
518 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
519
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600520 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
521 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523 /* Disable MasterAbortMode during probing to avoid reporting
524 of bus errors (in some architectures) */
525 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
526 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
527 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
528
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
530 unsigned int cmax, busnr;
531 /*
532 * Bus already configured by firmware, process it in the first
533 * pass and just note the configuration.
534 */
535 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000536 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 busnr = (buses >> 8) & 0xFF;
538
539 /*
540 * If we already got to this bus through a different bridge,
541 * ignore it. This can happen with the i450NX chipset.
542 */
543 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600544 dev_info(&dev->dev, "bus %04x:%02x already known\n",
545 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000546 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 }
548
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700549 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000551 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 child->primary = buses & 0xFF;
553 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700554 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556 cmax = pci_scan_child_bus(child);
557 if (cmax > max)
558 max = cmax;
559 if (child->subordinate > max)
560 max = child->subordinate;
561 } else {
562 /*
563 * We need to assign a number to this bus which we always
564 * do in the second pass.
565 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700566 if (!pass) {
567 if (pcibios_assign_all_busses())
568 /* Temporarily disable forwarding of the
569 configuration cycles on all bridges in
570 this bus segment to avoid possible
571 conflicts in the second pass between two
572 bridges programmed with overlapping
573 bus ranges. */
574 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
575 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000576 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700577 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
579 /* Clear errors */
580 pci_write_config_word(dev, PCI_STATUS, 0xffff);
581
Rajesh Shahcc574502005-04-28 00:25:47 -0700582 /* Prevent assigning a bus number that already exists.
583 * This can happen when a bridge is hot-plugged */
584 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000585 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700586 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 buses = (buses & 0xff000000)
588 | ((unsigned int)(child->primary) << 0)
589 | ((unsigned int)(child->secondary) << 8)
590 | ((unsigned int)(child->subordinate) << 16);
591
592 /*
593 * yenta.c forces a secondary latency timer of 176.
594 * Copy that behaviour here.
595 */
596 if (is_cardbus) {
597 buses &= ~0xff000000;
598 buses |= CARDBUS_LATENCY_TIMER << 24;
599 }
600
601 /*
602 * We need to blast all three values with a single write.
603 */
604 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
605
606 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700607 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700608 /*
609 * Adjust subordinate busnr in parent buses.
610 * We do this before scanning for children because
611 * some devices may not be detected if the bios
612 * was lazy.
613 */
614 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 /* Now we can scan all subordinate buses... */
616 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800617 /*
618 * now fix it up again since we have found
619 * the real value of max.
620 */
621 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 } else {
623 /*
624 * For CardBus bridges, we leave 4 bus numbers
625 * as cards with a PCI-to-PCI bridge can be
626 * inserted later.
627 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100628 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
629 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700630 if (pci_find_bus(pci_domain_nr(bus),
631 max+i+1))
632 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100633 while (parent->parent) {
634 if ((!pcibios_assign_all_busses()) &&
635 (parent->subordinate > max) &&
636 (parent->subordinate <= max+i)) {
637 j = 1;
638 }
639 parent = parent->parent;
640 }
641 if (j) {
642 /*
643 * Often, there are two cardbus bridges
644 * -- try to leave one valid bus number
645 * for each one.
646 */
647 i /= 2;
648 break;
649 }
650 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700651 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700652 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 }
654 /*
655 * Set the subordinate bus number to its real value.
656 */
657 child->subordinate = max;
658 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
659 }
660
Gary Hadecb3576f2008-02-08 14:00:52 -0800661 sprintf(child->name,
662 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
663 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200665 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100666 while (bus->parent) {
667 if ((child->subordinate > bus->subordinate) ||
668 (child->number > bus->subordinate) ||
669 (child->number < bus->number) ||
670 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800671 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200672 "hidden behind%s bridge #%02x (-#%02x)\n",
673 child->number, child->subordinate,
674 (bus->number > child->subordinate &&
675 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800676 "wholly" : "partially",
677 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200678 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100679 }
680 bus = bus->parent;
681 }
682
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000683out:
684 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 return max;
687}
688
689/*
690 * Read interrupt line and base address registers.
691 * The architecture-dependent code can tweak these, of course.
692 */
693static void pci_read_irq(struct pci_dev *dev)
694{
695 unsigned char irq;
696
697 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800698 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 if (irq)
700 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
701 dev->irq = irq;
702}
703
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200704#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706/**
707 * pci_setup_device - fill in class and map information of a device
708 * @dev: the device structure to fill
709 *
710 * Initialize the device structure with information about the device's
711 * vendor,class,memory and IO-space addresses,IRQ lines etc.
712 * Called at initialisation of the PCI subsystem and by CardBus services.
713 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
714 * or CardBus).
715 */
716static int pci_setup_device(struct pci_dev * dev)
717{
718 u32 class;
719
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700720 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
721 dev->bus->number, PCI_SLOT(dev->devfn),
722 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700725 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 class >>= 8; /* upper 3 bytes */
727 dev->class = class;
728 class >>= 8;
729
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600730 dev_dbg(&dev->dev, "found [%04x/%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 dev->vendor, dev->device, class, dev->hdr_type);
732
733 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700734 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 /* Early fixups, before probing the BARs */
737 pci_fixup_device(pci_fixup_early, dev);
738 class = dev->class >> 8;
739
740 switch (dev->hdr_type) { /* header type */
741 case PCI_HEADER_TYPE_NORMAL: /* standard header */
742 if (class == PCI_CLASS_BRIDGE_PCI)
743 goto bad;
744 pci_read_irq(dev);
745 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
746 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
747 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100748
749 /*
750 * Do the ugly legacy mode stuff here rather than broken chip
751 * quirk code. Legacy mode ATA controllers have fixed
752 * addresses. These are not always echoed in BAR0-3, and
753 * BAR0-3 in a few cases contain junk!
754 */
755 if (class == PCI_CLASS_STORAGE_IDE) {
756 u8 progif;
757 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
758 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800759 dev->resource[0].start = 0x1F0;
760 dev->resource[0].end = 0x1F7;
761 dev->resource[0].flags = LEGACY_IO_RESOURCE;
762 dev->resource[1].start = 0x3F6;
763 dev->resource[1].end = 0x3F6;
764 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100765 }
766 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800767 dev->resource[2].start = 0x170;
768 dev->resource[2].end = 0x177;
769 dev->resource[2].flags = LEGACY_IO_RESOURCE;
770 dev->resource[3].start = 0x376;
771 dev->resource[3].end = 0x376;
772 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100773 }
774 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 break;
776
777 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
778 if (class != PCI_CLASS_BRIDGE_PCI)
779 goto bad;
780 /* The PCI-to-PCI bridge spec requires that subtractive
781 decoding (i.e. transparent) bridge must have programming
782 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800783 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 dev->transparent = ((dev->class & 0xff) == 1);
785 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
786 break;
787
788 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
789 if (class != PCI_CLASS_BRIDGE_CARDBUS)
790 goto bad;
791 pci_read_irq(dev);
792 pci_read_bases(dev, 1, 0);
793 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
794 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
795 break;
796
797 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600798 dev_err(&dev->dev, "unknown header type %02x, "
799 "ignoring device\n", dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 return -1;
801
802 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600803 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
804 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 dev->class = PCI_CLASS_NOT_DEFINED;
806 }
807
808 /* We found a fine healthy device, go go go... */
809 return 0;
810}
811
812/**
813 * pci_release_dev - free a pci device structure when all users of it are finished.
814 * @dev: device that's been disconnected
815 *
816 * Will be called only by the device core when all users of this pci device are
817 * done.
818 */
819static void pci_release_dev(struct device *dev)
820{
821 struct pci_dev *pci_dev;
822
823 pci_dev = to_pci_dev(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +0000824 pci_vpd_release(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 kfree(pci_dev);
826}
827
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700828static void set_pcie_port_type(struct pci_dev *pdev)
829{
830 int pos;
831 u16 reg16;
832
833 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
834 if (!pos)
835 return;
836 pdev->is_pcie = 1;
837 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
838 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
839}
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841/**
842 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700843 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 *
845 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
846 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
847 * access it. Maybe we don't have a way to generate extended config space
848 * accesses, or the device is behind a reverse Express bridge. So we try
849 * reading the dword at 0x100 which must either be 0 or a valid extended
850 * capability header.
851 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700852int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 u32 status;
855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
857 goto fail;
858 if (status == 0xffffffff)
859 goto fail;
860
861 return PCI_CFG_SPACE_EXP_SIZE;
862
863 fail:
864 return PCI_CFG_SPACE_SIZE;
865}
866
Yinghai Lu57741a72008-02-15 01:32:50 -0800867int pci_cfg_space_size(struct pci_dev *dev)
868{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700869 int pos;
870 u32 status;
871
872 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
873 if (!pos) {
874 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
875 if (!pos)
876 goto fail;
877
878 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
879 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
880 goto fail;
881 }
882
883 return pci_cfg_space_size_ext(dev);
884
885 fail:
886 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800887}
888
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889static void pci_release_bus_bridge_dev(struct device *dev)
890{
891 kfree(dev);
892}
893
Michael Ellerman65891212007-04-05 17:19:08 +1000894struct pci_dev *alloc_pci_dev(void)
895{
896 struct pci_dev *dev;
897
898 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
899 if (!dev)
900 return NULL;
901
Michael Ellerman65891212007-04-05 17:19:08 +1000902 INIT_LIST_HEAD(&dev->bus_list);
903
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000904 pci_msi_init_pci_dev(dev);
905
Michael Ellerman65891212007-04-05 17:19:08 +1000906 return dev;
907}
908EXPORT_SYMBOL(alloc_pci_dev);
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910/*
911 * Read the config data for a PCI device, sanity-check it
912 * and fill in the dev structure...
913 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700914static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
916 struct pci_dev *dev;
917 u32 l;
918 u8 hdr_type;
919 int delay = 1;
920
921 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
922 return NULL;
923
924 /* some broken boards return 0 or ~0 if a slot is empty: */
925 if (l == 0xffffffff || l == 0x00000000 ||
926 l == 0x0000ffff || l == 0xffff0000)
927 return NULL;
928
929 /* Configuration request Retry Status */
930 while (l == 0xffff0001) {
931 msleep(delay);
932 delay *= 2;
933 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
934 return NULL;
935 /* Card hasn't responded in 60 seconds? Must be stuck. */
936 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600937 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 "responding\n", pci_domain_nr(bus),
939 bus->number, PCI_SLOT(devfn),
940 PCI_FUNC(devfn));
941 return NULL;
942 }
943 }
944
945 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
946 return NULL;
947
Michael Ellermanbab41e92007-04-05 17:19:09 +1000948 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 if (!dev)
950 return NULL;
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 dev->bus = bus;
953 dev->sysdata = bus->sysdata;
954 dev->dev.parent = bus->bridge;
955 dev->dev.bus = &pci_bus_type;
956 dev->devfn = devfn;
957 dev->hdr_type = hdr_type & 0x7f;
958 dev->multifunction = !!(hdr_type & 0x80);
959 dev->vendor = l & 0xffff;
960 dev->device = (l >> 16) & 0xffff;
961 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700962 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700963 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
966 set this higher, assuming the system even supports it. */
967 dev->dma_mask = 0xffffffff;
968 if (pci_setup_device(dev) < 0) {
969 kfree(dev);
970 return NULL;
971 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000972
Ben Hutchings94e61082008-03-05 16:52:39 +0000973 pci_vpd_pci22_init(dev);
974
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000975 return dev;
976}
977
Sam Ravnborg96bde062007-03-26 21:53:30 -0800978void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000979{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 device_initialize(&dev->dev);
981 dev->dev.release = pci_release_dev;
982 pci_dev_get(dev);
983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800985 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 dev->dev.coherent_dma_mask = 0xffffffffull;
987
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800988 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -0800989 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 /* Fix up broken headers */
992 pci_fixup_device(pci_fixup_header, dev);
993
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200994 /* Initialize power management of the device */
995 pci_pm_init(dev);
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 /*
998 * Add the device to our list of discovered devices
999 * and the bus list for fixup functions, etc.
1000 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001001 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001003 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001004}
1005
Sam Ravnborg451124a2008-02-02 22:33:43 +01001006struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001007{
1008 struct pci_dev *dev;
1009
1010 dev = pci_scan_device(bus, devfn);
1011 if (!dev)
1012 return NULL;
1013
1014 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
1016 return dev;
1017}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001018EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
1020/**
1021 * pci_scan_slot - scan a PCI slot on a bus for devices.
1022 * @bus: PCI bus to scan
1023 * @devfn: slot number to scan (must have zero function.)
1024 *
1025 * Scan a PCI slot on the specified PCI bus for devices, adding
1026 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001027 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001029int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
1031 int func, nr = 0;
1032 int scan_all_fns;
1033
1034 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1035
1036 for (func = 0; func < 8; func++, devfn++) {
1037 struct pci_dev *dev;
1038
1039 dev = pci_scan_single_device(bus, devfn);
1040 if (dev) {
1041 nr++;
1042
1043 /*
1044 * If this is a single function device,
1045 * don't scan past the first function.
1046 */
1047 if (!dev->multifunction) {
1048 if (func > 0) {
1049 dev->multifunction = 1;
1050 } else {
1051 break;
1052 }
1053 }
1054 } else {
1055 if (func == 0 && !scan_all_fns)
1056 break;
1057 }
1058 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001059
Shaohua Li149e1632008-07-23 10:32:31 +08001060 /* only one slot has pcie device */
1061 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001062 pcie_aspm_init_link_state(bus->self);
1063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 return nr;
1065}
1066
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001067unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068{
1069 unsigned int devfn, pass, max = bus->secondary;
1070 struct pci_dev *dev;
1071
1072 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1073
1074 /* Go find them, Rover! */
1075 for (devfn = 0; devfn < 0x100; devfn += 8)
1076 pci_scan_slot(bus, devfn);
1077
1078 /*
1079 * After performing arch-dependent fixup of the bus, look behind
1080 * all PCI-to-PCI bridges on this bus.
1081 */
1082 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1083 pcibios_fixup_bus(bus);
1084 for (pass=0; pass < 2; pass++)
1085 list_for_each_entry(dev, &bus->devices, bus_list) {
1086 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1087 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1088 max = pci_scan_bridge(bus, dev, max, pass);
1089 }
1090
1091 /*
1092 * We've scanned the bus and so we know all about what's on
1093 * the other side of any bridges that may be on this bus plus
1094 * any devices.
1095 *
1096 * Return how far we've got finding sub-buses.
1097 */
1098 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1099 pci_domain_nr(bus), bus->number, max);
1100 return max;
1101}
1102
Yinghai Lu30a18d62008-02-19 03:21:20 -08001103void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1104{
1105}
1106
Sam Ravnborg96bde062007-03-26 21:53:30 -08001107struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001108 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109{
1110 int error;
1111 struct pci_bus *b;
1112 struct device *dev;
1113
1114 b = pci_alloc_bus();
1115 if (!b)
1116 return NULL;
1117
1118 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1119 if (!dev){
1120 kfree(b);
1121 return NULL;
1122 }
1123
1124 b->sysdata = sysdata;
1125 b->ops = ops;
1126
1127 if (pci_find_bus(pci_domain_nr(b), bus)) {
1128 /* If we already got to this bus through a different bridge, ignore it */
1129 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1130 goto err_out;
1131 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001132
1133 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001135 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137 memset(dev, 0, sizeof(*dev));
1138 dev->parent = parent;
1139 dev->release = pci_release_bus_bridge_dev;
1140 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1141 error = device_register(dev);
1142 if (error)
1143 goto dev_reg_err;
1144 b->bridge = get_device(dev);
1145
Yinghai Lu0d358f22008-02-19 03:20:41 -08001146 if (!parent)
1147 set_dev_node(b->bridge, pcibus_to_node(b));
1148
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001149 b->dev.class = &pcibus_class;
1150 b->dev.parent = b->bridge;
1151 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1152 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 if (error)
1154 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001155 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001157 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 /* Create legacy_io and legacy_mem files for this bus */
1160 pci_create_legacy_files(b);
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 b->number = b->secondary = bus;
1163 b->resource[0] = &ioport_resource;
1164 b->resource[1] = &iomem_resource;
1165
Yinghai Lu30a18d62008-02-19 03:21:20 -08001166 set_pci_bus_resources_arch_default(b);
1167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 return b;
1169
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001170dev_create_file_err:
1171 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172class_dev_reg_err:
1173 device_unregister(dev);
1174dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001175 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001177 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178err_out:
1179 kfree(dev);
1180 kfree(b);
1181 return NULL;
1182}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001183
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001184struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001185 int bus, struct pci_ops *ops, void *sysdata)
1186{
1187 struct pci_bus *b;
1188
1189 b = pci_create_bus(parent, bus, ops, sysdata);
1190 if (b)
1191 b->subordinate = pci_scan_child_bus(b);
1192 return b;
1193}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194EXPORT_SYMBOL(pci_scan_bus_parented);
1195
1196#ifdef CONFIG_HOTPLUG
1197EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198EXPORT_SYMBOL(pci_scan_slot);
1199EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1201#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001202
1203static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1204{
1205 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1206 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1207
1208 if (a->bus->number < b->bus->number) return -1;
1209 else if (a->bus->number > b->bus->number) return 1;
1210
1211 if (a->devfn < b->devfn) return -1;
1212 else if (a->devfn > b->devfn) return 1;
1213
1214 return 0;
1215}
1216
1217/*
1218 * Yes, this forcably breaks the klist abstraction temporarily. It
1219 * just wants to sort the klist, not change reference counts and
1220 * take/drop locks rapidly in the process. It does all this while
1221 * holding the lock for the list, so objects can't otherwise be
1222 * added/removed while we're swizzling.
1223 */
1224static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1225{
1226 struct list_head *pos;
1227 struct klist_node *n;
1228 struct device *dev;
1229 struct pci_dev *b;
1230
1231 list_for_each(pos, list) {
1232 n = container_of(pos, struct klist_node, n_node);
1233 dev = container_of(n, struct device, knode_bus);
1234 b = to_pci_dev(dev);
1235 if (pci_sort_bf_cmp(a, b) <= 0) {
1236 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1237 return;
1238 }
1239 }
1240 list_move_tail(&a->dev.knode_bus.n_node, list);
1241}
1242
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001243void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001244{
1245 LIST_HEAD(sorted_devices);
1246 struct list_head *pos, *tmp;
1247 struct klist_node *n;
1248 struct device *dev;
1249 struct pci_dev *pdev;
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001250 struct klist *device_klist;
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001251
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001252 device_klist = bus_get_device_klist(&pci_bus_type);
1253
1254 spin_lock(&device_klist->k_lock);
1255 list_for_each_safe(pos, tmp, &device_klist->k_list) {
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001256 n = container_of(pos, struct klist_node, n_node);
1257 dev = container_of(n, struct device, knode_bus);
1258 pdev = to_pci_dev(dev);
1259 pci_insertion_sort_klist(pdev, &sorted_devices);
1260 }
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001261 list_splice(&sorted_devices, &device_klist->k_list);
1262 spin_unlock(&device_klist->k_lock);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001263}