Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 1 | #include <linux/linkage.h> |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 2 | #include <linux/threads.h> |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 3 | #include <asm/asm-offsets.h> |
| 4 | #include <asm/assembler.h> |
| 5 | #include <asm/glue-cache.h> |
| 6 | #include <asm/glue-proc.h> |
| 7 | #include <asm/system.h> |
| 8 | .text |
| 9 | |
| 10 | /* |
| 11 | * Save CPU state for a suspend |
| 12 | * r1 = v:p offset |
Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 13 | * r2 = suspend function arg0 |
Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 14 | * r3 = suspend function |
| 15 | * Note: does not return until system resumes |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 16 | */ |
| 17 | ENTRY(cpu_suspend) |
Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 18 | stmfd sp!, {r4 - r11, lr} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 19 | #ifdef MULTI_CPU |
| 20 | ldr r10, =processor |
Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 21 | ldr r5, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 22 | ldr ip, [r10, #CPU_DO_RESUME] @ virtual resume function |
Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 23 | #else |
Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 24 | ldr r5, =cpu_suspend_size |
Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 25 | ldr ip, =cpu_do_resume |
| 26 | #endif |
Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 27 | mov r6, sp @ current virtual SP |
| 28 | sub sp, sp, r5 @ allocate CPU state on stack |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 29 | mov r0, sp @ save pointer |
| 30 | add ip, ip, r1 @ convert resume fn to phys |
Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 31 | stmfd sp!, {r1, r6, ip} @ save v:p, virt SP, phys resume fn |
| 32 | ldr r5, =sleep_save_sp |
| 33 | add r6, sp, r1 @ convert SP to phys |
Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 34 | stmfd sp!, {r2, r3} @ save suspend func arg and pointer |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 35 | #ifdef CONFIG_SMP |
| 36 | ALT_SMP(mrc p15, 0, lr, c0, c0, 5) |
| 37 | ALT_UP(mov lr, #0) |
| 38 | and lr, lr, #15 |
Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 39 | str r6, [r5, lr, lsl #2] @ save phys SP |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 40 | #else |
Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 41 | str r6, [r5] @ save phys SP |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 42 | #endif |
Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 43 | #ifdef MULTI_CPU |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 44 | mov lr, pc |
| 45 | ldr pc, [r10, #CPU_DO_SUSPEND] @ save CPU state |
| 46 | #else |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 47 | bl cpu_do_suspend |
| 48 | #endif |
| 49 | |
| 50 | @ flush data cache |
| 51 | #ifdef MULTI_CACHE |
| 52 | ldr r10, =cpu_cache |
Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 53 | mov lr, pc |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 54 | ldr pc, [r10, #CACHE_FLUSH_KERN_ALL] |
| 55 | #else |
Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 56 | bl __cpuc_flush_kern_all |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 57 | #endif |
Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 58 | ldmfd sp!, {r0, pc} @ call suspend fn |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 59 | ENDPROC(cpu_suspend) |
| 60 | .ltorg |
| 61 | |
| 62 | /* |
| 63 | * r0 = control register value |
| 64 | * r1 = v:p offset (preserved by cpu_do_resume) |
| 65 | * r2 = phys page table base |
| 66 | * r3 = L1 section flags |
| 67 | */ |
| 68 | ENTRY(cpu_resume_mmu) |
| 69 | adr r4, cpu_resume_turn_mmu_on |
| 70 | mov r4, r4, lsr #20 |
| 71 | orr r3, r3, r4, lsl #20 |
| 72 | ldr r5, [r2, r4, lsl #2] @ save old mapping |
| 73 | str r3, [r2, r4, lsl #2] @ setup 1:1 mapping for mmu code |
| 74 | sub r2, r2, r1 |
| 75 | ldr r3, =cpu_resume_after_mmu |
| 76 | bic r1, r0, #CR_C @ ensure D-cache is disabled |
| 77 | b cpu_resume_turn_mmu_on |
| 78 | ENDPROC(cpu_resume_mmu) |
| 79 | .ltorg |
| 80 | .align 5 |
| 81 | cpu_resume_turn_mmu_on: |
| 82 | mcr p15, 0, r1, c1, c0, 0 @ turn on MMU, I-cache, etc |
| 83 | mrc p15, 0, r1, c0, c0, 0 @ read id reg |
| 84 | mov r1, r1 |
| 85 | mov r1, r1 |
| 86 | mov pc, r3 @ jump to virtual address |
| 87 | ENDPROC(cpu_resume_turn_mmu_on) |
| 88 | cpu_resume_after_mmu: |
| 89 | str r5, [r2, r4, lsl #2] @ restore old mapping |
| 90 | mcr p15, 0, r0, c1, c0, 0 @ turn on D-cache |
Russell King | 14cd8fd | 2011-06-21 16:32:58 +0100 | [diff] [blame^] | 91 | bl cpu_init @ restore the und/abt/irq banked regs |
Russell King | 5fa94c8 | 2011-06-13 15:04:14 +0100 | [diff] [blame] | 92 | ldmfd sp!, {r4 - r11, pc} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 93 | ENDPROC(cpu_resume_after_mmu) |
| 94 | |
| 95 | /* |
| 96 | * Note: Yes, part of the following code is located into the .data section. |
| 97 | * This is to allow sleep_save_sp to be accessed with a relative load |
| 98 | * while we can't rely on any MMU translation. We could have put |
| 99 | * sleep_save_sp in the .text section as well, but some setups might |
| 100 | * insist on it to be truly read-only. |
| 101 | */ |
| 102 | .data |
| 103 | .align |
| 104 | ENTRY(cpu_resume) |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 105 | #ifdef CONFIG_SMP |
| 106 | adr r0, sleep_save_sp |
| 107 | ALT_SMP(mrc p15, 0, r1, c0, c0, 5) |
| 108 | ALT_UP(mov r1, #0) |
| 109 | and r1, r1, #15 |
| 110 | ldr r0, [r0, r1, lsl #2] @ stack phys addr |
| 111 | #else |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 112 | ldr r0, sleep_save_sp @ stack phys addr |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 113 | #endif |
Nicolas Pitre | fb4fe87 | 2011-03-22 19:09:14 +0100 | [diff] [blame] | 114 | setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off |
Russell King | 2fefbcd | 2011-06-13 13:45:34 +0100 | [diff] [blame] | 115 | @ load v:p, stack, resume fn |
| 116 | ARM( ldmia r0!, {r1, sp, pc} ) |
| 117 | THUMB( ldmia r0!, {r1, r2, r3} ) |
Nicolas Pitre | fb4fe87 | 2011-03-22 19:09:14 +0100 | [diff] [blame] | 118 | THUMB( mov sp, r2 ) |
Russell King | 2fefbcd | 2011-06-13 13:45:34 +0100 | [diff] [blame] | 119 | THUMB( bx r3 ) |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 120 | ENDPROC(cpu_resume) |
| 121 | |
| 122 | sleep_save_sp: |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 123 | .rept CONFIG_NR_CPUS |
| 124 | .long 0 @ preserve stack phys ptr here |
| 125 | .endr |