blob: 66ce30ea0fa7f5ba5e29ff662c831627a96574c8 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070034#include <mach/msm_rtb.h>
Pratik Patel212ab362012-03-16 12:30:07 -070035#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080036#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080039#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053043#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070044#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070045#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070048#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060050#define MSM_GSBI4_PHYS 0x16300000
51#define MSM_GSBI5_PHYS 0x1A200000
52#define MSM_GSBI6_PHYS 0x16500000
53#define MSM_GSBI7_PHYS 0x16600000
54
Kenneth Heitke748593a2011-07-15 15:45:11 -060055/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070056#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080058#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
Harini Jayaramanc4c58692011-07-19 14:50:10 -060060/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080061#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060062#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
63#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
64#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
65#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
66#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
67#define MSM_QUP_SIZE SZ_4K
68
Kenneth Heitke36920d32011-07-20 16:44:30 -060069/* Address of SSBI CMD */
70#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
71#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
72#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060073
Hemant Kumarcaa09092011-07-30 00:26:33 -070074/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080075#define MSM_HSUSB1_PHYS 0x12500000
76#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070077
Manu Gautam91223e02011-11-08 15:27:22 +053078/* Address of HS USB3 */
79#define MSM_HSUSB3_PHYS 0x12520000
80#define MSM_HSUSB3_SIZE SZ_4K
81
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080082/* Address of HS USB4 */
83#define MSM_HSUSB4_PHYS 0x12530000
84#define MSM_HSUSB4_SIZE SZ_4K
85
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060086/* Address of PCIE20 PARF */
87#define PCIE20_PARF_PHYS 0x1b600000
88#define PCIE20_PARF_SIZE SZ_128
89
90/* Address of PCIE20 ELBI */
91#define PCIE20_ELBI_PHYS 0x1b502000
92#define PCIE20_ELBI_SIZE SZ_256
93
94/* Address of PCIE20 */
95#define PCIE20_PHYS 0x1b500000
96#define PCIE20_SIZE SZ_4K
97
98/* AXI address for PCIE device BAR resources */
99#define PCIE_AXI_BAR_PHYS 0x08000000
100#define PCIE_AXI_BAR_SIZE SZ_8M
101
102/* AXI address for PCIE device config space */
103#define PCIE_AXI_CONF_PHYS 0x08c00000
104#define PCIE_AXI_CONF_SIZE SZ_4K
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800105
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700106static struct msm_watchdog_pdata msm_watchdog_pdata = {
107 .pet_time = 10000,
108 .bark_time = 11000,
109 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800110 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700111};
112
113struct platform_device msm8064_device_watchdog = {
114 .name = "msm_watchdog",
115 .id = -1,
116 .dev = {
117 .platform_data = &msm_watchdog_pdata,
118 },
119};
120
Joel King0581896d2011-07-19 16:43:28 -0700121static struct resource msm_dmov_resource[] = {
122 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800123 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700124 .flags = IORESOURCE_IRQ,
125 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700126 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800127 .start = 0x18320000,
128 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700129 .flags = IORESOURCE_MEM,
130 },
131};
132
133static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800134 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700135 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700136};
137
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700138struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700139 .name = "msm_dmov",
140 .id = -1,
141 .resource = msm_dmov_resource,
142 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700143 .dev = {
144 .platform_data = &msm_dmov_pdata,
145 },
Joel King0581896d2011-07-19 16:43:28 -0700146};
147
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700148static struct resource resources_uart_gsbi1[] = {
149 {
150 .start = APQ8064_GSBI1_UARTDM_IRQ,
151 .end = APQ8064_GSBI1_UARTDM_IRQ,
152 .flags = IORESOURCE_IRQ,
153 },
154 {
155 .start = MSM_UART1DM_PHYS,
156 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
157 .name = "uartdm_resource",
158 .flags = IORESOURCE_MEM,
159 },
160 {
161 .start = MSM_GSBI1_PHYS,
162 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
163 .name = "gsbi_resource",
164 .flags = IORESOURCE_MEM,
165 },
166};
167
168struct platform_device apq8064_device_uart_gsbi1 = {
169 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800170 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700171 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
172 .resource = resources_uart_gsbi1,
173};
174
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175static struct resource resources_uart_gsbi3[] = {
176 {
177 .start = GSBI3_UARTDM_IRQ,
178 .end = GSBI3_UARTDM_IRQ,
179 .flags = IORESOURCE_IRQ,
180 },
181 {
182 .start = MSM_UART3DM_PHYS,
183 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
184 .name = "uartdm_resource",
185 .flags = IORESOURCE_MEM,
186 },
187 {
188 .start = MSM_GSBI3_PHYS,
189 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
190 .name = "gsbi_resource",
191 .flags = IORESOURCE_MEM,
192 },
193};
194
195struct platform_device apq8064_device_uart_gsbi3 = {
196 .name = "msm_serial_hsl",
197 .id = 0,
198 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
199 .resource = resources_uart_gsbi3,
200};
201
Jing Lin04601f92012-02-05 15:36:07 -0800202static struct resource resources_qup_i2c_gsbi3[] = {
203 {
204 .name = "gsbi_qup_i2c_addr",
205 .start = MSM_GSBI3_PHYS,
206 .end = MSM_GSBI3_PHYS + 4 - 1,
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .name = "qup_phys_addr",
211 .start = MSM_GSBI3_QUP_PHYS,
212 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
213 .flags = IORESOURCE_MEM,
214 },
215 {
216 .name = "qup_err_intr",
217 .start = GSBI3_QUP_IRQ,
218 .end = GSBI3_QUP_IRQ,
219 .flags = IORESOURCE_IRQ,
220 },
221 {
222 .name = "i2c_clk",
223 .start = 9,
224 .end = 9,
225 .flags = IORESOURCE_IO,
226 },
227 {
228 .name = "i2c_sda",
229 .start = 8,
230 .end = 8,
231 .flags = IORESOURCE_IO,
232 },
233};
234
David Keitel3c40fc52012-02-09 17:53:52 -0800235static struct resource resources_qup_i2c_gsbi1[] = {
236 {
237 .name = "gsbi_qup_i2c_addr",
238 .start = MSM_GSBI1_PHYS,
239 .end = MSM_GSBI1_PHYS + 4 - 1,
240 .flags = IORESOURCE_MEM,
241 },
242 {
243 .name = "qup_phys_addr",
244 .start = MSM_GSBI1_QUP_PHYS,
245 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
246 .flags = IORESOURCE_MEM,
247 },
248 {
249 .name = "qup_err_intr",
250 .start = APQ8064_GSBI1_QUP_IRQ,
251 .end = APQ8064_GSBI1_QUP_IRQ,
252 .flags = IORESOURCE_IRQ,
253 },
254 {
255 .name = "i2c_clk",
256 .start = 21,
257 .end = 21,
258 .flags = IORESOURCE_IO,
259 },
260 {
261 .name = "i2c_sda",
262 .start = 20,
263 .end = 20,
264 .flags = IORESOURCE_IO,
265 },
266};
267
268struct platform_device apq8064_device_qup_i2c_gsbi1 = {
269 .name = "qup_i2c",
270 .id = 0,
271 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
272 .resource = resources_qup_i2c_gsbi1,
273};
274
Jing Lin04601f92012-02-05 15:36:07 -0800275struct platform_device apq8064_device_qup_i2c_gsbi3 = {
276 .name = "qup_i2c",
277 .id = 3,
278 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
279 .resource = resources_qup_i2c_gsbi3,
280};
281
Kenneth Heitke748593a2011-07-15 15:45:11 -0600282static struct resource resources_qup_i2c_gsbi4[] = {
283 {
284 .name = "gsbi_qup_i2c_addr",
285 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600286 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600287 .flags = IORESOURCE_MEM,
288 },
289 {
290 .name = "qup_phys_addr",
291 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600292 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600293 .flags = IORESOURCE_MEM,
294 },
295 {
296 .name = "qup_err_intr",
297 .start = GSBI4_QUP_IRQ,
298 .end = GSBI4_QUP_IRQ,
299 .flags = IORESOURCE_IRQ,
300 },
Kevin Chand07220e2012-02-13 15:52:22 -0800301 {
302 .name = "i2c_clk",
303 .start = 11,
304 .end = 11,
305 .flags = IORESOURCE_IO,
306 },
307 {
308 .name = "i2c_sda",
309 .start = 10,
310 .end = 10,
311 .flags = IORESOURCE_IO,
312 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600313};
314
315struct platform_device apq8064_device_qup_i2c_gsbi4 = {
316 .name = "qup_i2c",
317 .id = 4,
318 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
319 .resource = resources_qup_i2c_gsbi4,
320};
321
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322static struct resource resources_qup_spi_gsbi5[] = {
323 {
324 .name = "spi_base",
325 .start = MSM_GSBI5_QUP_PHYS,
326 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
327 .flags = IORESOURCE_MEM,
328 },
329 {
330 .name = "gsbi_base",
331 .start = MSM_GSBI5_PHYS,
332 .end = MSM_GSBI5_PHYS + 4 - 1,
333 .flags = IORESOURCE_MEM,
334 },
335 {
336 .name = "spi_irq_in",
337 .start = GSBI5_QUP_IRQ,
338 .end = GSBI5_QUP_IRQ,
339 .flags = IORESOURCE_IRQ,
340 },
341};
342
343struct platform_device apq8064_device_qup_spi_gsbi5 = {
344 .name = "spi_qsd",
345 .id = 0,
346 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
347 .resource = resources_qup_spi_gsbi5,
348};
349
Joel King8f839b92012-04-01 14:37:46 -0700350static struct resource resources_qup_i2c_gsbi5[] = {
351 {
352 .name = "gsbi_qup_i2c_addr",
353 .start = MSM_GSBI5_PHYS,
354 .end = MSM_GSBI5_PHYS + 4 - 1,
355 .flags = IORESOURCE_MEM,
356 },
357 {
358 .name = "qup_phys_addr",
359 .start = MSM_GSBI5_QUP_PHYS,
360 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
361 .flags = IORESOURCE_MEM,
362 },
363 {
364 .name = "qup_err_intr",
365 .start = GSBI5_QUP_IRQ,
366 .end = GSBI5_QUP_IRQ,
367 .flags = IORESOURCE_IRQ,
368 },
369 {
370 .name = "i2c_clk",
371 .start = 54,
372 .end = 54,
373 .flags = IORESOURCE_IO,
374 },
375 {
376 .name = "i2c_sda",
377 .start = 53,
378 .end = 53,
379 .flags = IORESOURCE_IO,
380 },
381};
382
383struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
384 .name = "qup_i2c",
385 .id = 5,
386 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
387 .resource = resources_qup_i2c_gsbi5,
388};
389
Jin Hong4bbbfba2012-02-02 21:48:07 -0800390static struct resource resources_uart_gsbi7[] = {
391 {
392 .start = GSBI7_UARTDM_IRQ,
393 .end = GSBI7_UARTDM_IRQ,
394 .flags = IORESOURCE_IRQ,
395 },
396 {
397 .start = MSM_UART7DM_PHYS,
398 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
399 .name = "uartdm_resource",
400 .flags = IORESOURCE_MEM,
401 },
402 {
403 .start = MSM_GSBI7_PHYS,
404 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
405 .name = "gsbi_resource",
406 .flags = IORESOURCE_MEM,
407 },
408};
409
410struct platform_device apq8064_device_uart_gsbi7 = {
411 .name = "msm_serial_hsl",
412 .id = 0,
413 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
414 .resource = resources_uart_gsbi7,
415};
416
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800417struct platform_device apq_pcm = {
418 .name = "msm-pcm-dsp",
419 .id = -1,
420};
421
422struct platform_device apq_pcm_routing = {
423 .name = "msm-pcm-routing",
424 .id = -1,
425};
426
427struct platform_device apq_cpudai0 = {
428 .name = "msm-dai-q6",
429 .id = 0x4000,
430};
431
432struct platform_device apq_cpudai1 = {
433 .name = "msm-dai-q6",
434 .id = 0x4001,
435};
Santosh Mardieff9a742012-04-09 23:23:39 +0530436struct platform_device mpq_cpudai_sec_i2s_rx = {
437 .name = "msm-dai-q6",
438 .id = 4,
439};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800440struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800441 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800442 .id = 8,
443};
444
445struct platform_device apq_cpudai_bt_rx = {
446 .name = "msm-dai-q6",
447 .id = 0x3000,
448};
449
450struct platform_device apq_cpudai_bt_tx = {
451 .name = "msm-dai-q6",
452 .id = 0x3001,
453};
454
455struct platform_device apq_cpudai_fm_rx = {
456 .name = "msm-dai-q6",
457 .id = 0x3004,
458};
459
460struct platform_device apq_cpudai_fm_tx = {
461 .name = "msm-dai-q6",
462 .id = 0x3005,
463};
464
Helen Zeng8f925502012-03-05 16:50:17 -0800465struct platform_device apq_cpudai_slim_4_rx = {
466 .name = "msm-dai-q6",
467 .id = 0x4008,
468};
469
470struct platform_device apq_cpudai_slim_4_tx = {
471 .name = "msm-dai-q6",
472 .id = 0x4009,
473};
474
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800475/*
476 * Machine specific data for AUX PCM Interface
477 * which the driver will be unware of.
478 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800479struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800480 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700481 .mode_8k = {
482 .mode = AFE_PCM_CFG_MODE_PCM,
483 .sync = AFE_PCM_CFG_SYNC_INT,
484 .frame = AFE_PCM_CFG_FRM_256BPF,
485 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
486 .slot = 0,
487 .data = AFE_PCM_CFG_CDATAOE_MASTER,
488 .pcm_clk_rate = 2048000,
489 },
490 .mode_16k = {
491 .mode = AFE_PCM_CFG_MODE_PCM,
492 .sync = AFE_PCM_CFG_SYNC_INT,
493 .frame = AFE_PCM_CFG_FRM_256BPF,
494 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
495 .slot = 0,
496 .data = AFE_PCM_CFG_CDATAOE_MASTER,
497 .pcm_clk_rate = 4096000,
498 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800499};
500
501struct platform_device apq_cpudai_auxpcm_rx = {
502 .name = "msm-dai-q6",
503 .id = 2,
504 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800505 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800506 },
507};
508
509struct platform_device apq_cpudai_auxpcm_tx = {
510 .name = "msm-dai-q6",
511 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800512 .dev = {
513 .platform_data = &apq_auxpcm_pdata,
514 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800515};
516
Patrick Lai04baee942012-05-01 14:38:47 -0700517struct msm_mi2s_pdata mpq_mi2s_tx_data = {
518 .rx_sd_lines = 0,
519 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
520 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700521};
522
523struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700524 .name = "msm-dai-q6-mi2s",
525 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700526 .dev = {
527 .platform_data = &mpq_mi2s_tx_data,
528 },
529};
530
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800531struct platform_device apq_cpu_fe = {
532 .name = "msm-dai-fe",
533 .id = -1,
534};
535
536struct platform_device apq_stub_codec = {
537 .name = "msm-stub-codec",
538 .id = 1,
539};
540
541struct platform_device apq_voice = {
542 .name = "msm-pcm-voice",
543 .id = -1,
544};
545
546struct platform_device apq_voip = {
547 .name = "msm-voip-dsp",
548 .id = -1,
549};
550
551struct platform_device apq_lpa_pcm = {
552 .name = "msm-pcm-lpa",
553 .id = -1,
554};
555
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700556struct platform_device apq_compr_dsp = {
557 .name = "msm-compr-dsp",
558 .id = -1,
559};
560
561struct platform_device apq_multi_ch_pcm = {
562 .name = "msm-multi-ch-pcm-dsp",
563 .id = -1,
564};
565
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800566struct platform_device apq_pcm_hostless = {
567 .name = "msm-pcm-hostless",
568 .id = -1,
569};
570
571struct platform_device apq_cpudai_afe_01_rx = {
572 .name = "msm-dai-q6",
573 .id = 0xE0,
574};
575
576struct platform_device apq_cpudai_afe_01_tx = {
577 .name = "msm-dai-q6",
578 .id = 0xF0,
579};
580
581struct platform_device apq_cpudai_afe_02_rx = {
582 .name = "msm-dai-q6",
583 .id = 0xF1,
584};
585
586struct platform_device apq_cpudai_afe_02_tx = {
587 .name = "msm-dai-q6",
588 .id = 0xE1,
589};
590
591struct platform_device apq_pcm_afe = {
592 .name = "msm-pcm-afe",
593 .id = -1,
594};
595
Neema Shetty8427c262012-02-16 11:23:43 -0800596struct platform_device apq_cpudai_stub = {
597 .name = "msm-dai-stub",
598 .id = -1,
599};
600
Neema Shetty3c9d2862012-03-11 01:25:32 -0800601struct platform_device apq_cpudai_slimbus_1_rx = {
602 .name = "msm-dai-q6",
603 .id = 0x4002,
604};
605
606struct platform_device apq_cpudai_slimbus_1_tx = {
607 .name = "msm-dai-q6",
608 .id = 0x4003,
609};
610
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700611struct platform_device apq_cpudai_slimbus_2_rx = {
612 .name = "msm-dai-q6",
613 .id = 0x4004,
614};
615
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700616struct platform_device apq_cpudai_slimbus_2_tx = {
617 .name = "msm-dai-q6",
618 .id = 0x4005,
619};
620
Neema Shettyc9d86c32012-05-09 12:01:39 -0700621struct platform_device apq_cpudai_slimbus_3_rx = {
622 .name = "msm-dai-q6",
623 .id = 0x4006,
624};
625
Helen Zeng38c3c962012-05-17 14:56:20 -0700626struct platform_device apq_cpudai_slimbus_3_tx = {
627 .name = "msm-dai-q6",
628 .id = 0x4007,
629};
630
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700631static struct resource resources_ssbi_pmic1[] = {
632 {
633 .start = MSM_PMIC1_SSBI_CMD_PHYS,
634 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
635 .flags = IORESOURCE_MEM,
636 },
637};
638
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600639#define LPASS_SLIMBUS_PHYS 0x28080000
640#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800641#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600642/* Board info for the slimbus slave device */
643static struct resource slimbus_res[] = {
644 {
645 .start = LPASS_SLIMBUS_PHYS,
646 .end = LPASS_SLIMBUS_PHYS + 8191,
647 .flags = IORESOURCE_MEM,
648 .name = "slimbus_physical",
649 },
650 {
651 .start = LPASS_SLIMBUS_BAM_PHYS,
652 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
653 .flags = IORESOURCE_MEM,
654 .name = "slimbus_bam_physical",
655 },
656 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800657 .start = LPASS_SLIMBUS_SLEW,
658 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
659 .flags = IORESOURCE_MEM,
660 .name = "slimbus_slew_reg",
661 },
662 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600663 .start = SLIMBUS0_CORE_EE1_IRQ,
664 .end = SLIMBUS0_CORE_EE1_IRQ,
665 .flags = IORESOURCE_IRQ,
666 .name = "slimbus_irq",
667 },
668 {
669 .start = SLIMBUS0_BAM_EE1_IRQ,
670 .end = SLIMBUS0_BAM_EE1_IRQ,
671 .flags = IORESOURCE_IRQ,
672 .name = "slimbus_bam_irq",
673 },
674};
675
676struct platform_device apq8064_slim_ctrl = {
677 .name = "msm_slim_ctrl",
678 .id = 1,
679 .num_resources = ARRAY_SIZE(slimbus_res),
680 .resource = slimbus_res,
681 .dev = {
682 .coherent_dma_mask = 0xffffffffULL,
683 },
684};
685
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700686struct platform_device apq8064_device_ssbi_pmic1 = {
687 .name = "msm_ssbi",
688 .id = 0,
689 .resource = resources_ssbi_pmic1,
690 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
691};
692
693static struct resource resources_ssbi_pmic2[] = {
694 {
695 .start = MSM_PMIC2_SSBI_CMD_PHYS,
696 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
697 .flags = IORESOURCE_MEM,
698 },
699};
700
701struct platform_device apq8064_device_ssbi_pmic2 = {
702 .name = "msm_ssbi",
703 .id = 1,
704 .resource = resources_ssbi_pmic2,
705 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
706};
707
708static struct resource resources_otg[] = {
709 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800710 .start = MSM_HSUSB1_PHYS,
711 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700712 .flags = IORESOURCE_MEM,
713 },
714 {
715 .start = USB1_HS_IRQ,
716 .end = USB1_HS_IRQ,
717 .flags = IORESOURCE_IRQ,
718 },
719};
720
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700721struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700722 .name = "msm_otg",
723 .id = -1,
724 .num_resources = ARRAY_SIZE(resources_otg),
725 .resource = resources_otg,
726 .dev = {
727 .coherent_dma_mask = 0xffffffff,
728 },
729};
730
731static struct resource resources_hsusb[] = {
732 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800733 .start = MSM_HSUSB1_PHYS,
734 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700735 .flags = IORESOURCE_MEM,
736 },
737 {
738 .start = USB1_HS_IRQ,
739 .end = USB1_HS_IRQ,
740 .flags = IORESOURCE_IRQ,
741 },
742};
743
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700744struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 .name = "msm_hsusb",
746 .id = -1,
747 .num_resources = ARRAY_SIZE(resources_hsusb),
748 .resource = resources_hsusb,
749 .dev = {
750 .coherent_dma_mask = 0xffffffff,
751 },
752};
753
Hemant Kumard86c4882012-01-24 19:39:37 -0800754static struct resource resources_hsusb_host[] = {
755 {
756 .start = MSM_HSUSB1_PHYS,
757 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
758 .flags = IORESOURCE_MEM,
759 },
760 {
761 .start = USB1_HS_IRQ,
762 .end = USB1_HS_IRQ,
763 .flags = IORESOURCE_IRQ,
764 },
765};
766
Hemant Kumara945b472012-01-25 15:08:06 -0800767static struct resource resources_hsic_host[] = {
768 {
769 .start = 0x12510000,
770 .end = 0x12510000 + SZ_4K - 1,
771 .flags = IORESOURCE_MEM,
772 },
773 {
774 .start = USB2_HSIC_IRQ,
775 .end = USB2_HSIC_IRQ,
776 .flags = IORESOURCE_IRQ,
777 },
778 {
779 .start = MSM_GPIO_TO_INT(49),
780 .end = MSM_GPIO_TO_INT(49),
781 .name = "peripheral_status_irq",
782 .flags = IORESOURCE_IRQ,
783 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800784 {
Hemant Kumar6fd65032012-05-23 13:02:24 -0700785 .start = 47,
786 .end = 47,
787 .name = "wakeup",
788 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800789 },
Hemant Kumara945b472012-01-25 15:08:06 -0800790};
791
Hemant Kumard86c4882012-01-24 19:39:37 -0800792static u64 dma_mask = DMA_BIT_MASK(32);
793struct platform_device apq8064_device_hsusb_host = {
794 .name = "msm_hsusb_host",
795 .id = -1,
796 .num_resources = ARRAY_SIZE(resources_hsusb_host),
797 .resource = resources_hsusb_host,
798 .dev = {
799 .dma_mask = &dma_mask,
800 .coherent_dma_mask = 0xffffffff,
801 },
802};
803
Hemant Kumara945b472012-01-25 15:08:06 -0800804struct platform_device apq8064_device_hsic_host = {
805 .name = "msm_hsic_host",
806 .id = -1,
807 .num_resources = ARRAY_SIZE(resources_hsic_host),
808 .resource = resources_hsic_host,
809 .dev = {
810 .dma_mask = &dma_mask,
811 .coherent_dma_mask = DMA_BIT_MASK(32),
812 },
813};
814
Manu Gautam91223e02011-11-08 15:27:22 +0530815static struct resource resources_ehci_host3[] = {
816{
817 .start = MSM_HSUSB3_PHYS,
818 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
819 .flags = IORESOURCE_MEM,
820 },
821 {
822 .start = USB3_HS_IRQ,
823 .end = USB3_HS_IRQ,
824 .flags = IORESOURCE_IRQ,
825 },
826};
827
828struct platform_device apq8064_device_ehci_host3 = {
829 .name = "msm_ehci_host",
830 .id = 0,
831 .num_resources = ARRAY_SIZE(resources_ehci_host3),
832 .resource = resources_ehci_host3,
833 .dev = {
834 .dma_mask = &dma_mask,
835 .coherent_dma_mask = 0xffffffff,
836 },
837};
838
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800839static struct resource resources_ehci_host4[] = {
840{
841 .start = MSM_HSUSB4_PHYS,
842 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
843 .flags = IORESOURCE_MEM,
844 },
845 {
846 .start = USB4_HS_IRQ,
847 .end = USB4_HS_IRQ,
848 .flags = IORESOURCE_IRQ,
849 },
850};
851
852struct platform_device apq8064_device_ehci_host4 = {
853 .name = "msm_ehci_host",
854 .id = 1,
855 .num_resources = ARRAY_SIZE(resources_ehci_host4),
856 .resource = resources_ehci_host4,
857 .dev = {
858 .dma_mask = &dma_mask,
859 .coherent_dma_mask = 0xffffffff,
860 },
861};
862
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -0700863#define SHARED_IMEM_TZ_BASE 0x2a03f720
864static struct resource tzlog_resources[] = {
865 {
866 .start = SHARED_IMEM_TZ_BASE,
867 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
868 .flags = IORESOURCE_MEM,
869 },
870};
871
872struct platform_device apq_device_tz_log = {
873 .name = "tz_log",
874 .id = 0,
875 .num_resources = ARRAY_SIZE(tzlog_resources),
876 .resource = tzlog_resources,
877};
878
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800879/* MSM Video core device */
880#ifdef CONFIG_MSM_BUS_SCALING
881static struct msm_bus_vectors vidc_init_vectors[] = {
882 {
883 .src = MSM_BUS_MASTER_VIDEO_ENC,
884 .dst = MSM_BUS_SLAVE_EBI_CH0,
885 .ab = 0,
886 .ib = 0,
887 },
888 {
889 .src = MSM_BUS_MASTER_VIDEO_DEC,
890 .dst = MSM_BUS_SLAVE_EBI_CH0,
891 .ab = 0,
892 .ib = 0,
893 },
894 {
895 .src = MSM_BUS_MASTER_AMPSS_M0,
896 .dst = MSM_BUS_SLAVE_EBI_CH0,
897 .ab = 0,
898 .ib = 0,
899 },
900 {
901 .src = MSM_BUS_MASTER_AMPSS_M0,
902 .dst = MSM_BUS_SLAVE_EBI_CH0,
903 .ab = 0,
904 .ib = 0,
905 },
906};
907static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
908 {
909 .src = MSM_BUS_MASTER_VIDEO_ENC,
910 .dst = MSM_BUS_SLAVE_EBI_CH0,
911 .ab = 54525952,
912 .ib = 436207616,
913 },
914 {
915 .src = MSM_BUS_MASTER_VIDEO_DEC,
916 .dst = MSM_BUS_SLAVE_EBI_CH0,
917 .ab = 72351744,
918 .ib = 289406976,
919 },
920 {
921 .src = MSM_BUS_MASTER_AMPSS_M0,
922 .dst = MSM_BUS_SLAVE_EBI_CH0,
923 .ab = 500000,
924 .ib = 1000000,
925 },
926 {
927 .src = MSM_BUS_MASTER_AMPSS_M0,
928 .dst = MSM_BUS_SLAVE_EBI_CH0,
929 .ab = 500000,
930 .ib = 1000000,
931 },
932};
933static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
934 {
935 .src = MSM_BUS_MASTER_VIDEO_ENC,
936 .dst = MSM_BUS_SLAVE_EBI_CH0,
937 .ab = 40894464,
938 .ib = 327155712,
939 },
940 {
941 .src = MSM_BUS_MASTER_VIDEO_DEC,
942 .dst = MSM_BUS_SLAVE_EBI_CH0,
943 .ab = 48234496,
944 .ib = 192937984,
945 },
946 {
947 .src = MSM_BUS_MASTER_AMPSS_M0,
948 .dst = MSM_BUS_SLAVE_EBI_CH0,
949 .ab = 500000,
950 .ib = 2000000,
951 },
952 {
953 .src = MSM_BUS_MASTER_AMPSS_M0,
954 .dst = MSM_BUS_SLAVE_EBI_CH0,
955 .ab = 500000,
956 .ib = 2000000,
957 },
958};
959static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
960 {
961 .src = MSM_BUS_MASTER_VIDEO_ENC,
962 .dst = MSM_BUS_SLAVE_EBI_CH0,
963 .ab = 163577856,
964 .ib = 1308622848,
965 },
966 {
967 .src = MSM_BUS_MASTER_VIDEO_DEC,
968 .dst = MSM_BUS_SLAVE_EBI_CH0,
969 .ab = 219152384,
970 .ib = 876609536,
971 },
972 {
973 .src = MSM_BUS_MASTER_AMPSS_M0,
974 .dst = MSM_BUS_SLAVE_EBI_CH0,
975 .ab = 1750000,
976 .ib = 3500000,
977 },
978 {
979 .src = MSM_BUS_MASTER_AMPSS_M0,
980 .dst = MSM_BUS_SLAVE_EBI_CH0,
981 .ab = 1750000,
982 .ib = 3500000,
983 },
984};
985static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
986 {
987 .src = MSM_BUS_MASTER_VIDEO_ENC,
988 .dst = MSM_BUS_SLAVE_EBI_CH0,
989 .ab = 121634816,
990 .ib = 973078528,
991 },
992 {
993 .src = MSM_BUS_MASTER_VIDEO_DEC,
994 .dst = MSM_BUS_SLAVE_EBI_CH0,
995 .ab = 155189248,
996 .ib = 620756992,
997 },
998 {
999 .src = MSM_BUS_MASTER_AMPSS_M0,
1000 .dst = MSM_BUS_SLAVE_EBI_CH0,
1001 .ab = 1750000,
1002 .ib = 7000000,
1003 },
1004 {
1005 .src = MSM_BUS_MASTER_AMPSS_M0,
1006 .dst = MSM_BUS_SLAVE_EBI_CH0,
1007 .ab = 1750000,
1008 .ib = 7000000,
1009 },
1010};
1011static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1012 {
1013 .src = MSM_BUS_MASTER_VIDEO_ENC,
1014 .dst = MSM_BUS_SLAVE_EBI_CH0,
1015 .ab = 372244480,
1016 .ib = 2560000000U,
1017 },
1018 {
1019 .src = MSM_BUS_MASTER_VIDEO_DEC,
1020 .dst = MSM_BUS_SLAVE_EBI_CH0,
1021 .ab = 501219328,
1022 .ib = 2560000000U,
1023 },
1024 {
1025 .src = MSM_BUS_MASTER_AMPSS_M0,
1026 .dst = MSM_BUS_SLAVE_EBI_CH0,
1027 .ab = 2500000,
1028 .ib = 5000000,
1029 },
1030 {
1031 .src = MSM_BUS_MASTER_AMPSS_M0,
1032 .dst = MSM_BUS_SLAVE_EBI_CH0,
1033 .ab = 2500000,
1034 .ib = 5000000,
1035 },
1036};
1037static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1038 {
1039 .src = MSM_BUS_MASTER_VIDEO_ENC,
1040 .dst = MSM_BUS_SLAVE_EBI_CH0,
1041 .ab = 222298112,
1042 .ib = 2560000000U,
1043 },
1044 {
1045 .src = MSM_BUS_MASTER_VIDEO_DEC,
1046 .dst = MSM_BUS_SLAVE_EBI_CH0,
1047 .ab = 330301440,
1048 .ib = 2560000000U,
1049 },
1050 {
1051 .src = MSM_BUS_MASTER_AMPSS_M0,
1052 .dst = MSM_BUS_SLAVE_EBI_CH0,
1053 .ab = 2500000,
1054 .ib = 700000000,
1055 },
1056 {
1057 .src = MSM_BUS_MASTER_AMPSS_M0,
1058 .dst = MSM_BUS_SLAVE_EBI_CH0,
1059 .ab = 2500000,
1060 .ib = 10000000,
1061 },
1062};
1063
Arun Menon152c3c72012-06-20 11:50:08 -07001064static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1065 {
1066 .src = MSM_BUS_MASTER_VIDEO_ENC,
1067 .dst = MSM_BUS_SLAVE_EBI_CH0,
1068 .ab = 222298112,
1069 .ib = 3522000000U,
1070 },
1071 {
1072 .src = MSM_BUS_MASTER_VIDEO_DEC,
1073 .dst = MSM_BUS_SLAVE_EBI_CH0,
1074 .ab = 330301440,
1075 .ib = 3522000000U,
1076 },
1077 {
1078 .src = MSM_BUS_MASTER_AMPSS_M0,
1079 .dst = MSM_BUS_SLAVE_EBI_CH0,
1080 .ab = 2500000,
1081 .ib = 700000000,
1082 },
1083 {
1084 .src = MSM_BUS_MASTER_AMPSS_M0,
1085 .dst = MSM_BUS_SLAVE_EBI_CH0,
1086 .ab = 2500000,
1087 .ib = 10000000,
1088 },
1089};
1090static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1091 {
1092 .src = MSM_BUS_MASTER_VIDEO_ENC,
1093 .dst = MSM_BUS_SLAVE_EBI_CH0,
1094 .ab = 222298112,
1095 .ib = 3522000000U,
1096 },
1097 {
1098 .src = MSM_BUS_MASTER_VIDEO_DEC,
1099 .dst = MSM_BUS_SLAVE_EBI_CH0,
1100 .ab = 330301440,
1101 .ib = 3522000000U,
1102 },
1103 {
1104 .src = MSM_BUS_MASTER_AMPSS_M0,
1105 .dst = MSM_BUS_SLAVE_EBI_CH0,
1106 .ab = 2500000,
1107 .ib = 700000000,
1108 },
1109 {
1110 .src = MSM_BUS_MASTER_AMPSS_M0,
1111 .dst = MSM_BUS_SLAVE_EBI_CH0,
1112 .ab = 2500000,
1113 .ib = 10000000,
1114 },
1115};
1116
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001117static struct msm_bus_paths vidc_bus_client_config[] = {
1118 {
1119 ARRAY_SIZE(vidc_init_vectors),
1120 vidc_init_vectors,
1121 },
1122 {
1123 ARRAY_SIZE(vidc_venc_vga_vectors),
1124 vidc_venc_vga_vectors,
1125 },
1126 {
1127 ARRAY_SIZE(vidc_vdec_vga_vectors),
1128 vidc_vdec_vga_vectors,
1129 },
1130 {
1131 ARRAY_SIZE(vidc_venc_720p_vectors),
1132 vidc_venc_720p_vectors,
1133 },
1134 {
1135 ARRAY_SIZE(vidc_vdec_720p_vectors),
1136 vidc_vdec_720p_vectors,
1137 },
1138 {
1139 ARRAY_SIZE(vidc_venc_1080p_vectors),
1140 vidc_venc_1080p_vectors,
1141 },
1142 {
1143 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1144 vidc_vdec_1080p_vectors,
1145 },
Arun Menon152c3c72012-06-20 11:50:08 -07001146 {
1147 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1148 vidc_venc_1080p_turbo_vectors,
1149 },
1150 {
1151 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1152 vidc_vdec_1080p_turbo_vectors,
1153 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001154};
1155
1156static struct msm_bus_scale_pdata vidc_bus_client_data = {
1157 vidc_bus_client_config,
1158 ARRAY_SIZE(vidc_bus_client_config),
1159 .name = "vidc",
1160};
1161#endif
1162
1163
1164#define APQ8064_VIDC_BASE_PHYS 0x04400000
1165#define APQ8064_VIDC_BASE_SIZE 0x00100000
1166
1167static struct resource apq8064_device_vidc_resources[] = {
1168 {
1169 .start = APQ8064_VIDC_BASE_PHYS,
1170 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1171 .flags = IORESOURCE_MEM,
1172 },
1173 {
1174 .start = VCODEC_IRQ,
1175 .end = VCODEC_IRQ,
1176 .flags = IORESOURCE_IRQ,
1177 },
1178};
1179
1180struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1181#ifdef CONFIG_MSM_BUS_SCALING
1182 .vidc_bus_client_pdata = &vidc_bus_client_data,
1183#endif
1184#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1185 .memtype = ION_CP_MM_HEAP_ID,
1186 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001187 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001188#else
1189 .memtype = MEMTYPE_EBI1,
1190 .enable_ion = 0,
1191#endif
1192 .disable_dmx = 0,
1193 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001194 .cont_mode_dpb_count = 18,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001195};
1196
1197struct platform_device apq8064_msm_device_vidc = {
1198 .name = "msm_vidc",
1199 .id = 0,
1200 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1201 .resource = apq8064_device_vidc_resources,
1202 .dev = {
1203 .platform_data = &apq8064_vidc_platform_data,
1204 },
1205};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001206#define MSM_SDC1_BASE 0x12400000
1207#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1208#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1209#define MSM_SDC2_BASE 0x12140000
1210#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1211#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1212#define MSM_SDC3_BASE 0x12180000
1213#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1214#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1215#define MSM_SDC4_BASE 0x121C0000
1216#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1217#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1218
1219static struct resource resources_sdc1[] = {
1220 {
1221 .name = "core_mem",
1222 .flags = IORESOURCE_MEM,
1223 .start = MSM_SDC1_BASE,
1224 .end = MSM_SDC1_DML_BASE - 1,
1225 },
1226 {
1227 .name = "core_irq",
1228 .flags = IORESOURCE_IRQ,
1229 .start = SDC1_IRQ_0,
1230 .end = SDC1_IRQ_0
1231 },
1232#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1233 {
1234 .name = "sdcc_dml_addr",
1235 .start = MSM_SDC1_DML_BASE,
1236 .end = MSM_SDC1_BAM_BASE - 1,
1237 .flags = IORESOURCE_MEM,
1238 },
1239 {
1240 .name = "sdcc_bam_addr",
1241 .start = MSM_SDC1_BAM_BASE,
1242 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1243 .flags = IORESOURCE_MEM,
1244 },
1245 {
1246 .name = "sdcc_bam_irq",
1247 .start = SDC1_BAM_IRQ,
1248 .end = SDC1_BAM_IRQ,
1249 .flags = IORESOURCE_IRQ,
1250 },
1251#endif
1252};
1253
1254static struct resource resources_sdc2[] = {
1255 {
1256 .name = "core_mem",
1257 .flags = IORESOURCE_MEM,
1258 .start = MSM_SDC2_BASE,
1259 .end = MSM_SDC2_DML_BASE - 1,
1260 },
1261 {
1262 .name = "core_irq",
1263 .flags = IORESOURCE_IRQ,
1264 .start = SDC2_IRQ_0,
1265 .end = SDC2_IRQ_0
1266 },
1267#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1268 {
1269 .name = "sdcc_dml_addr",
1270 .start = MSM_SDC2_DML_BASE,
1271 .end = MSM_SDC2_BAM_BASE - 1,
1272 .flags = IORESOURCE_MEM,
1273 },
1274 {
1275 .name = "sdcc_bam_addr",
1276 .start = MSM_SDC2_BAM_BASE,
1277 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1278 .flags = IORESOURCE_MEM,
1279 },
1280 {
1281 .name = "sdcc_bam_irq",
1282 .start = SDC2_BAM_IRQ,
1283 .end = SDC2_BAM_IRQ,
1284 .flags = IORESOURCE_IRQ,
1285 },
1286#endif
1287};
1288
1289static struct resource resources_sdc3[] = {
1290 {
1291 .name = "core_mem",
1292 .flags = IORESOURCE_MEM,
1293 .start = MSM_SDC3_BASE,
1294 .end = MSM_SDC3_DML_BASE - 1,
1295 },
1296 {
1297 .name = "core_irq",
1298 .flags = IORESOURCE_IRQ,
1299 .start = SDC3_IRQ_0,
1300 .end = SDC3_IRQ_0
1301 },
1302#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1303 {
1304 .name = "sdcc_dml_addr",
1305 .start = MSM_SDC3_DML_BASE,
1306 .end = MSM_SDC3_BAM_BASE - 1,
1307 .flags = IORESOURCE_MEM,
1308 },
1309 {
1310 .name = "sdcc_bam_addr",
1311 .start = MSM_SDC3_BAM_BASE,
1312 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1313 .flags = IORESOURCE_MEM,
1314 },
1315 {
1316 .name = "sdcc_bam_irq",
1317 .start = SDC3_BAM_IRQ,
1318 .end = SDC3_BAM_IRQ,
1319 .flags = IORESOURCE_IRQ,
1320 },
1321#endif
1322};
1323
1324static struct resource resources_sdc4[] = {
1325 {
1326 .name = "core_mem",
1327 .flags = IORESOURCE_MEM,
1328 .start = MSM_SDC4_BASE,
1329 .end = MSM_SDC4_DML_BASE - 1,
1330 },
1331 {
1332 .name = "core_irq",
1333 .flags = IORESOURCE_IRQ,
1334 .start = SDC4_IRQ_0,
1335 .end = SDC4_IRQ_0
1336 },
1337#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1338 {
1339 .name = "sdcc_dml_addr",
1340 .start = MSM_SDC4_DML_BASE,
1341 .end = MSM_SDC4_BAM_BASE - 1,
1342 .flags = IORESOURCE_MEM,
1343 },
1344 {
1345 .name = "sdcc_bam_addr",
1346 .start = MSM_SDC4_BAM_BASE,
1347 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1348 .flags = IORESOURCE_MEM,
1349 },
1350 {
1351 .name = "sdcc_bam_irq",
1352 .start = SDC4_BAM_IRQ,
1353 .end = SDC4_BAM_IRQ,
1354 .flags = IORESOURCE_IRQ,
1355 },
1356#endif
1357};
1358
1359struct platform_device apq8064_device_sdc1 = {
1360 .name = "msm_sdcc",
1361 .id = 1,
1362 .num_resources = ARRAY_SIZE(resources_sdc1),
1363 .resource = resources_sdc1,
1364 .dev = {
1365 .coherent_dma_mask = 0xffffffff,
1366 },
1367};
1368
1369struct platform_device apq8064_device_sdc2 = {
1370 .name = "msm_sdcc",
1371 .id = 2,
1372 .num_resources = ARRAY_SIZE(resources_sdc2),
1373 .resource = resources_sdc2,
1374 .dev = {
1375 .coherent_dma_mask = 0xffffffff,
1376 },
1377};
1378
1379struct platform_device apq8064_device_sdc3 = {
1380 .name = "msm_sdcc",
1381 .id = 3,
1382 .num_resources = ARRAY_SIZE(resources_sdc3),
1383 .resource = resources_sdc3,
1384 .dev = {
1385 .coherent_dma_mask = 0xffffffff,
1386 },
1387};
1388
1389struct platform_device apq8064_device_sdc4 = {
1390 .name = "msm_sdcc",
1391 .id = 4,
1392 .num_resources = ARRAY_SIZE(resources_sdc4),
1393 .resource = resources_sdc4,
1394 .dev = {
1395 .coherent_dma_mask = 0xffffffff,
1396 },
1397};
1398
1399static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1400 &apq8064_device_sdc1,
1401 &apq8064_device_sdc2,
1402 &apq8064_device_sdc3,
1403 &apq8064_device_sdc4,
1404};
1405
1406int __init apq8064_add_sdcc(unsigned int controller,
1407 struct mmc_platform_data *plat)
1408{
1409 struct platform_device *pdev;
1410
1411 if (!plat)
1412 return 0;
1413 if (controller < 1 || controller > 4)
1414 return -EINVAL;
1415
1416 pdev = apq8064_sdcc_devices[controller-1];
1417 pdev->dev.platform_data = plat;
1418 return platform_device_register(pdev);
1419}
1420
Yan He06913ce2011-08-26 16:33:46 -07001421static struct resource resources_sps[] = {
1422 {
1423 .name = "pipe_mem",
1424 .start = 0x12800000,
1425 .end = 0x12800000 + 0x4000 - 1,
1426 .flags = IORESOURCE_MEM,
1427 },
1428 {
1429 .name = "bamdma_dma",
1430 .start = 0x12240000,
1431 .end = 0x12240000 + 0x1000 - 1,
1432 .flags = IORESOURCE_MEM,
1433 },
1434 {
1435 .name = "bamdma_bam",
1436 .start = 0x12244000,
1437 .end = 0x12244000 + 0x4000 - 1,
1438 .flags = IORESOURCE_MEM,
1439 },
1440 {
1441 .name = "bamdma_irq",
1442 .start = SPS_BAM_DMA_IRQ,
1443 .end = SPS_BAM_DMA_IRQ,
1444 .flags = IORESOURCE_IRQ,
1445 },
1446};
1447
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001448struct platform_device msm_bus_8064_sys_fabric = {
1449 .name = "msm_bus_fabric",
1450 .id = MSM_BUS_FAB_SYSTEM,
1451};
1452struct platform_device msm_bus_8064_apps_fabric = {
1453 .name = "msm_bus_fabric",
1454 .id = MSM_BUS_FAB_APPSS,
1455};
1456struct platform_device msm_bus_8064_mm_fabric = {
1457 .name = "msm_bus_fabric",
1458 .id = MSM_BUS_FAB_MMSS,
1459};
1460struct platform_device msm_bus_8064_sys_fpb = {
1461 .name = "msm_bus_fabric",
1462 .id = MSM_BUS_FAB_SYSTEM_FPB,
1463};
1464struct platform_device msm_bus_8064_cpss_fpb = {
1465 .name = "msm_bus_fabric",
1466 .id = MSM_BUS_FAB_CPSS_FPB,
1467};
1468
Yan He06913ce2011-08-26 16:33:46 -07001469static struct msm_sps_platform_data msm_sps_pdata = {
1470 .bamdma_restricted_pipes = 0x06,
1471};
1472
1473struct platform_device msm_device_sps_apq8064 = {
1474 .name = "msm_sps",
1475 .id = -1,
1476 .num_resources = ARRAY_SIZE(resources_sps),
1477 .resource = resources_sps,
1478 .dev.platform_data = &msm_sps_pdata,
1479};
1480
Eric Holmberg023d25c2012-03-01 12:27:55 -07001481static struct resource smd_resource[] = {
1482 {
1483 .name = "a9_m2a_0",
1484 .start = INT_A9_M2A_0,
1485 .flags = IORESOURCE_IRQ,
1486 },
1487 {
1488 .name = "a9_m2a_5",
1489 .start = INT_A9_M2A_5,
1490 .flags = IORESOURCE_IRQ,
1491 },
1492 {
1493 .name = "adsp_a11",
1494 .start = INT_ADSP_A11,
1495 .flags = IORESOURCE_IRQ,
1496 },
1497 {
1498 .name = "adsp_a11_smsm",
1499 .start = INT_ADSP_A11_SMSM,
1500 .flags = IORESOURCE_IRQ,
1501 },
1502 {
1503 .name = "dsps_a11",
1504 .start = INT_DSPS_A11,
1505 .flags = IORESOURCE_IRQ,
1506 },
1507 {
1508 .name = "dsps_a11_smsm",
1509 .start = INT_DSPS_A11_SMSM,
1510 .flags = IORESOURCE_IRQ,
1511 },
1512 {
1513 .name = "wcnss_a11",
1514 .start = INT_WCNSS_A11,
1515 .flags = IORESOURCE_IRQ,
1516 },
1517 {
1518 .name = "wcnss_a11_smsm",
1519 .start = INT_WCNSS_A11_SMSM,
1520 .flags = IORESOURCE_IRQ,
1521 },
1522};
1523
1524static struct smd_subsystem_config smd_config_list[] = {
1525 {
1526 .irq_config_id = SMD_MODEM,
1527 .subsys_name = "gss",
1528 .edge = SMD_APPS_MODEM,
1529
1530 .smd_int.irq_name = "a9_m2a_0",
1531 .smd_int.flags = IRQF_TRIGGER_RISING,
1532 .smd_int.irq_id = -1,
1533 .smd_int.device_name = "smd_dev",
1534 .smd_int.dev_id = 0,
1535 .smd_int.out_bit_pos = 1 << 3,
1536 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1537 .smd_int.out_offset = 0x8,
1538
1539 .smsm_int.irq_name = "a9_m2a_5",
1540 .smsm_int.flags = IRQF_TRIGGER_RISING,
1541 .smsm_int.irq_id = -1,
1542 .smsm_int.device_name = "smd_smsm",
1543 .smsm_int.dev_id = 0,
1544 .smsm_int.out_bit_pos = 1 << 4,
1545 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1546 .smsm_int.out_offset = 0x8,
1547 },
1548 {
1549 .irq_config_id = SMD_Q6,
1550 .subsys_name = "q6",
1551 .edge = SMD_APPS_QDSP,
1552
1553 .smd_int.irq_name = "adsp_a11",
1554 .smd_int.flags = IRQF_TRIGGER_RISING,
1555 .smd_int.irq_id = -1,
1556 .smd_int.device_name = "smd_dev",
1557 .smd_int.dev_id = 0,
1558 .smd_int.out_bit_pos = 1 << 15,
1559 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1560 .smd_int.out_offset = 0x8,
1561
1562 .smsm_int.irq_name = "adsp_a11_smsm",
1563 .smsm_int.flags = IRQF_TRIGGER_RISING,
1564 .smsm_int.irq_id = -1,
1565 .smsm_int.device_name = "smd_smsm",
1566 .smsm_int.dev_id = 0,
1567 .smsm_int.out_bit_pos = 1 << 14,
1568 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1569 .smsm_int.out_offset = 0x8,
1570 },
1571 {
1572 .irq_config_id = SMD_DSPS,
1573 .subsys_name = "dsps",
1574 .edge = SMD_APPS_DSPS,
1575
1576 .smd_int.irq_name = "dsps_a11",
1577 .smd_int.flags = IRQF_TRIGGER_RISING,
1578 .smd_int.irq_id = -1,
1579 .smd_int.device_name = "smd_dev",
1580 .smd_int.dev_id = 0,
1581 .smd_int.out_bit_pos = 1,
1582 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1583 .smd_int.out_offset = 0x4080,
1584
1585 .smsm_int.irq_name = "dsps_a11_smsm",
1586 .smsm_int.flags = IRQF_TRIGGER_RISING,
1587 .smsm_int.irq_id = -1,
1588 .smsm_int.device_name = "smd_smsm",
1589 .smsm_int.dev_id = 0,
1590 .smsm_int.out_bit_pos = 1,
1591 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1592 .smsm_int.out_offset = 0x4094,
1593 },
1594 {
1595 .irq_config_id = SMD_WCNSS,
1596 .subsys_name = "wcnss",
1597 .edge = SMD_APPS_WCNSS,
1598
1599 .smd_int.irq_name = "wcnss_a11",
1600 .smd_int.flags = IRQF_TRIGGER_RISING,
1601 .smd_int.irq_id = -1,
1602 .smd_int.device_name = "smd_dev",
1603 .smd_int.dev_id = 0,
1604 .smd_int.out_bit_pos = 1 << 25,
1605 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1606 .smd_int.out_offset = 0x8,
1607
1608 .smsm_int.irq_name = "wcnss_a11_smsm",
1609 .smsm_int.flags = IRQF_TRIGGER_RISING,
1610 .smsm_int.irq_id = -1,
1611 .smsm_int.device_name = "smd_smsm",
1612 .smsm_int.dev_id = 0,
1613 .smsm_int.out_bit_pos = 1 << 23,
1614 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1615 .smsm_int.out_offset = 0x8,
1616 },
1617};
1618
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001619static struct smd_subsystem_restart_config smd_ssr_config = {
1620 .disable_smsm_reset_handshake = 1,
1621};
1622
Eric Holmberg023d25c2012-03-01 12:27:55 -07001623static struct smd_platform smd_platform_data = {
1624 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1625 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001626 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001627};
1628
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001629struct platform_device msm_device_smd_apq8064 = {
1630 .name = "msm_smd",
1631 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001632 .resource = smd_resource,
1633 .num_resources = ARRAY_SIZE(smd_resource),
1634 .dev = {
1635 .platform_data = &smd_platform_data,
1636 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001637};
1638
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001639static struct resource resources_msm_pcie[] = {
1640 {
1641 .name = "parf",
1642 .start = PCIE20_PARF_PHYS,
1643 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1644 .flags = IORESOURCE_MEM,
1645 },
1646 {
1647 .name = "elbi",
1648 .start = PCIE20_ELBI_PHYS,
1649 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1650 .flags = IORESOURCE_MEM,
1651 },
1652 {
1653 .name = "pcie20",
1654 .start = PCIE20_PHYS,
1655 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1656 .flags = IORESOURCE_MEM,
1657 },
1658 {
1659 .name = "axi_bar",
1660 .start = PCIE_AXI_BAR_PHYS,
1661 .end = PCIE_AXI_BAR_PHYS + PCIE_AXI_BAR_SIZE - 1,
1662 .flags = IORESOURCE_MEM,
1663 },
1664 {
1665 .name = "axi_conf",
1666 .start = PCIE_AXI_CONF_PHYS,
1667 .end = PCIE_AXI_CONF_PHYS + PCIE_AXI_CONF_SIZE - 1,
1668 .flags = IORESOURCE_MEM,
1669 },
1670};
1671
1672struct platform_device msm_device_pcie = {
1673 .name = "msm_pcie",
1674 .id = -1,
1675 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1676 .resource = resources_msm_pcie,
1677};
1678
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001679#ifdef CONFIG_HW_RANDOM_MSM
1680/* PRNG device */
1681#define MSM_PRNG_PHYS 0x1A500000
1682static struct resource rng_resources = {
1683 .flags = IORESOURCE_MEM,
1684 .start = MSM_PRNG_PHYS,
1685 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1686};
1687
1688struct platform_device apq8064_device_rng = {
1689 .name = "msm_rng",
1690 .id = 0,
1691 .num_resources = 1,
1692 .resource = &rng_resources,
1693};
1694#endif
1695
Matt Wagantall292aace2012-01-26 19:12:34 -08001696static struct resource msm_gss_resources[] = {
1697 {
1698 .start = 0x10000000,
1699 .end = 0x10000000 + SZ_256 - 1,
1700 .flags = IORESOURCE_MEM,
1701 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001702 {
1703 .start = 0x10008000,
1704 .end = 0x10008000 + SZ_256 - 1,
1705 .flags = IORESOURCE_MEM,
1706 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001707};
1708
1709struct platform_device msm_gss = {
1710 .name = "pil_gss",
1711 .id = -1,
1712 .num_resources = ARRAY_SIZE(msm_gss_resources),
1713 .resource = msm_gss_resources,
1714};
1715
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001716static struct fs_driver_data gfx3d_fs_data = {
1717 .clks = (struct fs_clk_data[]){
1718 { .name = "core_clk", .reset_rate = 27000000 },
1719 { .name = "iface_clk" },
1720 { .name = "bus_clk" },
1721 { 0 }
1722 },
1723 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1724 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001725};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001726
1727static struct fs_driver_data ijpeg_fs_data = {
1728 .clks = (struct fs_clk_data[]){
1729 { .name = "core_clk" },
1730 { .name = "iface_clk" },
1731 { .name = "bus_clk" },
1732 { 0 }
1733 },
1734 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1735};
1736
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001737static struct fs_driver_data mdp_fs_data = {
1738 .clks = (struct fs_clk_data[]){
1739 { .name = "core_clk" },
1740 { .name = "iface_clk" },
1741 { .name = "bus_clk" },
1742 { .name = "vsync_clk" },
1743 { .name = "lut_clk" },
1744 { .name = "tv_src_clk" },
1745 { .name = "tv_clk" },
1746 { 0 }
1747 },
1748 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1749 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1750};
1751
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001752static struct fs_driver_data rot_fs_data = {
1753 .clks = (struct fs_clk_data[]){
1754 { .name = "core_clk" },
1755 { .name = "iface_clk" },
1756 { .name = "bus_clk" },
1757 { 0 }
1758 },
1759 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1760};
1761
1762static struct fs_driver_data ved_fs_data = {
1763 .clks = (struct fs_clk_data[]){
1764 { .name = "core_clk" },
1765 { .name = "iface_clk" },
1766 { .name = "bus_clk" },
1767 { 0 }
1768 },
1769 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1770 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1771};
1772
1773static struct fs_driver_data vfe_fs_data = {
1774 .clks = (struct fs_clk_data[]){
1775 { .name = "core_clk" },
1776 { .name = "iface_clk" },
1777 { .name = "bus_clk" },
1778 { 0 }
1779 },
1780 .bus_port0 = MSM_BUS_MASTER_VFE,
1781};
1782
1783static struct fs_driver_data vpe_fs_data = {
1784 .clks = (struct fs_clk_data[]){
1785 { .name = "core_clk" },
1786 { .name = "iface_clk" },
1787 { .name = "bus_clk" },
1788 { 0 }
1789 },
1790 .bus_port0 = MSM_BUS_MASTER_VPE,
1791};
1792
1793static struct fs_driver_data vcap_fs_data = {
1794 .clks = (struct fs_clk_data[]){
1795 { .name = "core_clk" },
1796 { .name = "iface_clk" },
1797 { .name = "bus_clk" },
1798 { 0 },
1799 },
1800 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
1801};
1802
1803struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001804 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07001805 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07001806 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantall5c922112012-05-03 19:25:28 -07001807 FS_8X60(FS_VFE, "fs_vfe", NULL, &vfe_fs_data),
1808 FS_8X60(FS_VPE, "fs_vpe", NULL, &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07001809 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07001810 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07001811 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001812};
1813unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08001814
Praveen Chidambaram78499012011-11-01 17:15:17 -06001815struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1816 .reg_base_addrs = {
1817 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1818 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1819 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1820 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1821 },
1822 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001823 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001824 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001825 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1826 .ipc_rpm_val = 4,
1827 .target_id = {
1828 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1829 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1830 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1831 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1832 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1833 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1834 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1835 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1836 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1837 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1838 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1839 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1840 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1841 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1842 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1843 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1844 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1845 APPS_FABRIC_CFG_HALT, 2),
1846 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1847 APPS_FABRIC_CFG_CLKMOD, 3),
1848 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1849 APPS_FABRIC_CFG_IOCTL, 1),
1850 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1851 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1852 SYS_FABRIC_CFG_HALT, 2),
1853 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1854 SYS_FABRIC_CFG_CLKMOD, 3),
1855 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1856 SYS_FABRIC_CFG_IOCTL, 1),
1857 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1858 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1859 MMSS_FABRIC_CFG_HALT, 2),
1860 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1861 MMSS_FABRIC_CFG_CLKMOD, 3),
1862 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1863 MMSS_FABRIC_CFG_IOCTL, 1),
1864 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1865 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1866 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1867 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1868 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1869 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1870 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1871 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1872 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1873 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1874 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1875 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1876 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1877 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1878 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1879 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1880 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1881 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1882 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1883 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1884 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1885 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1886 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1887 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1888 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1889 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1890 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1891 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1892 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1893 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1894 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1895 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1896 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1897 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1898 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1899 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1900 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1901 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1902 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1903 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1904 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1905 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1906 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1907 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1908 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1909 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1910 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1911 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1912 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1913 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1914 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1915 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1916 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1917 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1918 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1919 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1920 },
1921 .target_status = {
1922 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1923 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1924 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1925 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1926 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1927 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1928 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1929 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1930 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1931 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1932 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1933 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1934 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1935 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1936 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1937 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1938 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1939 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1940 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1941 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1942 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1943 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1944 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1945 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1946 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1947 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1948 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1949 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1950 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1951 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1952 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1953 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1954 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1955 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1956 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1957 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1958 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1959 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1960 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1961 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1962 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1963 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1964 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1965 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1966 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1967 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1968 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1969 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1970 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1971 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1972 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1973 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1974 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1975 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1976 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1977 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1978 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1979 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1980 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1981 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1982 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1983 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1984 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1985 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1986 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1987 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1988 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1989 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1990 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1991 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1992 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1993 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1994 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1995 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1996 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1997 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1998 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1999 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2000 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2001 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2002 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2003 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2004 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2005 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2006 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2007 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2008 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2009 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2010 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2011 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2012 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2013 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2014 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2015 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2016 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2017 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2018 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2019 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2020 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2021 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2022 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2023 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2024 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2025 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2026 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2027 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2028 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2029 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2030 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2031 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2032 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2033 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2034 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2035 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2036 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2037 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2038 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2039 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2040 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2041 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2042 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2043 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2044 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2045 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2046 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2047 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2048 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2049 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2050 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2051 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2052 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
2053 },
2054 .target_ctrl_id = {
2055 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2056 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2057 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2058 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2059 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2060 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2061 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2062 },
2063 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2064 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2065 .sel_last = MSM_RPM_8064_SEL_LAST,
2066 .ver = {3, 0, 0},
2067};
2068
2069struct platform_device apq8064_rpm_device = {
2070 .name = "msm_rpm",
2071 .id = -1,
2072};
2073
2074static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2075 .phys_addr_base = 0x0010D204,
2076 .phys_size = SZ_8K,
2077};
2078
2079struct platform_device apq8064_rpm_stat_device = {
2080 .name = "msm_rpm_stat",
2081 .id = -1,
2082 .dev = {
2083 .platform_data = &msm_rpm_stat_pdata,
2084 },
2085};
2086
2087static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2088 .phys_addr_base = 0x0010C000,
2089 .reg_offsets = {
2090 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2091 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2092 },
2093 .phys_size = SZ_8K,
2094 .log_len = 4096, /* log's buffer length in bytes */
2095 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2096};
2097
2098struct platform_device apq8064_rpm_log_device = {
2099 .name = "msm_rpm_log",
2100 .id = -1,
2101 .dev = {
2102 .platform_data = &msm_rpm_log_pdata,
2103 },
2104};
2105
Jin Hongd3024e62012-02-09 16:13:32 -08002106/* Sensors DSPS platform data */
2107
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002108#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2109#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2110#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2111#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2112#define PPSS_DSPS_PIPE_BASE 0x12800000
2113#define PPSS_DSPS_PIPE_SIZE 0x4000
2114#define PPSS_DSPS_DDR_BASE 0x8fe00000
2115#define PPSS_DSPS_DDR_SIZE 0x100000
2116#define PPSS_SMEM_BASE 0x80000000
2117#define PPSS_SMEM_SIZE 0x200000
Jin Hongd3024e62012-02-09 16:13:32 -08002118#define PPSS_REG_PHYS_BASE 0x12080000
2119
2120static struct dsps_clk_info dsps_clks[] = {};
2121static struct dsps_regulator_info dsps_regs[] = {};
2122
2123/*
2124 * Note: GPIOs field is intialized in run-time at the function
2125 * apq8064_init_dsps().
2126 */
2127
2128struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2129 .clks = dsps_clks,
2130 .clks_num = ARRAY_SIZE(dsps_clks),
2131 .gpios = NULL,
2132 .gpios_num = 0,
2133 .regs = dsps_regs,
2134 .regs_num = ARRAY_SIZE(dsps_regs),
2135 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002136 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2137 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2138 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2139 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2140 .pipe_start = PPSS_DSPS_PIPE_BASE,
2141 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2142 .ddr_start = PPSS_DSPS_DDR_BASE,
2143 .ddr_size = PPSS_DSPS_DDR_SIZE,
2144 .smem_start = PPSS_SMEM_BASE,
2145 .smem_size = PPSS_SMEM_SIZE,
Jin Hongd3024e62012-02-09 16:13:32 -08002146 .signature = DSPS_SIGNATURE,
2147};
2148
2149static struct resource msm_dsps_resources[] = {
2150 {
2151 .start = PPSS_REG_PHYS_BASE,
2152 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2153 .name = "ppss_reg",
2154 .flags = IORESOURCE_MEM,
2155 },
2156
2157 {
2158 .start = PPSS_WDOG_TIMER_IRQ,
2159 .end = PPSS_WDOG_TIMER_IRQ,
2160 .name = "ppss_wdog",
2161 .flags = IORESOURCE_IRQ,
2162 },
2163};
2164
2165struct platform_device msm_dsps_device_8064 = {
2166 .name = "msm_dsps",
2167 .id = 0,
2168 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2169 .resource = msm_dsps_resources,
2170 .dev.platform_data = &msm_dsps_pdata_8064,
2171};
2172
Praveen Chidambaram78499012011-11-01 17:15:17 -06002173#ifdef CONFIG_MSM_MPM
2174static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2175 [1] = MSM_GPIO_TO_INT(26),
2176 [2] = MSM_GPIO_TO_INT(88),
2177 [4] = MSM_GPIO_TO_INT(73),
2178 [5] = MSM_GPIO_TO_INT(74),
2179 [6] = MSM_GPIO_TO_INT(75),
2180 [7] = MSM_GPIO_TO_INT(76),
2181 [8] = MSM_GPIO_TO_INT(77),
2182 [9] = MSM_GPIO_TO_INT(36),
2183 [10] = MSM_GPIO_TO_INT(84),
2184 [11] = MSM_GPIO_TO_INT(7),
2185 [12] = MSM_GPIO_TO_INT(11),
2186 [13] = MSM_GPIO_TO_INT(52),
2187 [14] = MSM_GPIO_TO_INT(15),
2188 [15] = MSM_GPIO_TO_INT(83),
2189 [16] = USB3_HS_IRQ,
2190 [19] = MSM_GPIO_TO_INT(61),
2191 [20] = MSM_GPIO_TO_INT(58),
2192 [23] = MSM_GPIO_TO_INT(65),
2193 [24] = MSM_GPIO_TO_INT(63),
2194 [25] = USB1_HS_IRQ,
2195 [27] = HDMI_IRQ,
2196 [29] = MSM_GPIO_TO_INT(22),
2197 [30] = MSM_GPIO_TO_INT(72),
2198 [31] = USB4_HS_IRQ,
2199 [33] = MSM_GPIO_TO_INT(44),
2200 [34] = MSM_GPIO_TO_INT(39),
2201 [35] = MSM_GPIO_TO_INT(19),
2202 [36] = MSM_GPIO_TO_INT(23),
2203 [37] = MSM_GPIO_TO_INT(41),
2204 [38] = MSM_GPIO_TO_INT(30),
2205 [41] = MSM_GPIO_TO_INT(42),
2206 [42] = MSM_GPIO_TO_INT(56),
2207 [43] = MSM_GPIO_TO_INT(55),
2208 [44] = MSM_GPIO_TO_INT(50),
2209 [45] = MSM_GPIO_TO_INT(49),
2210 [46] = MSM_GPIO_TO_INT(47),
2211 [47] = MSM_GPIO_TO_INT(45),
2212 [48] = MSM_GPIO_TO_INT(38),
2213 [49] = MSM_GPIO_TO_INT(34),
2214 [50] = MSM_GPIO_TO_INT(32),
2215 [51] = MSM_GPIO_TO_INT(29),
2216 [52] = MSM_GPIO_TO_INT(18),
2217 [53] = MSM_GPIO_TO_INT(10),
2218 [54] = MSM_GPIO_TO_INT(81),
2219 [55] = MSM_GPIO_TO_INT(6),
2220};
2221
2222static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2223 TLMM_MSM_SUMMARY_IRQ,
2224 RPM_APCC_CPU0_GP_HIGH_IRQ,
2225 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2226 RPM_APCC_CPU0_GP_LOW_IRQ,
2227 RPM_APCC_CPU0_WAKE_UP_IRQ,
2228 RPM_APCC_CPU1_GP_HIGH_IRQ,
2229 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2230 RPM_APCC_CPU1_GP_LOW_IRQ,
2231 RPM_APCC_CPU1_WAKE_UP_IRQ,
2232 MSS_TO_APPS_IRQ_0,
2233 MSS_TO_APPS_IRQ_1,
2234 MSS_TO_APPS_IRQ_2,
2235 MSS_TO_APPS_IRQ_3,
2236 MSS_TO_APPS_IRQ_4,
2237 MSS_TO_APPS_IRQ_5,
2238 MSS_TO_APPS_IRQ_6,
2239 MSS_TO_APPS_IRQ_7,
2240 MSS_TO_APPS_IRQ_8,
2241 MSS_TO_APPS_IRQ_9,
2242 LPASS_SCSS_GP_LOW_IRQ,
2243 LPASS_SCSS_GP_MEDIUM_IRQ,
2244 LPASS_SCSS_GP_HIGH_IRQ,
2245 SPS_MTI_30,
2246 SPS_MTI_31,
2247 RIVA_APSS_SPARE_IRQ,
2248 RIVA_APPS_WLAN_SMSM_IRQ,
2249 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2250 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2251};
2252
2253struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2254 .irqs_m2a = msm_mpm_irqs_m2a,
2255 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2256 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2257 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2258 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2259 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2260 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2261 .mpm_apps_ipc_val = BIT(1),
2262 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2263
2264};
2265#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002266
Joel King14fe7fa2012-05-27 14:26:11 -07002267/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002268#define MDM2AP_ERRFATAL 19
2269#define AP2MDM_ERRFATAL 18
2270#define MDM2AP_STATUS 49
2271#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002272#define AP2MDM_SOFT_RESET 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002273#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08002274
2275static struct resource mdm_resources[] = {
2276 {
2277 .start = MDM2AP_ERRFATAL,
2278 .end = MDM2AP_ERRFATAL,
2279 .name = "MDM2AP_ERRFATAL",
2280 .flags = IORESOURCE_IO,
2281 },
2282 {
2283 .start = AP2MDM_ERRFATAL,
2284 .end = AP2MDM_ERRFATAL,
2285 .name = "AP2MDM_ERRFATAL",
2286 .flags = IORESOURCE_IO,
2287 },
2288 {
2289 .start = MDM2AP_STATUS,
2290 .end = MDM2AP_STATUS,
2291 .name = "MDM2AP_STATUS",
2292 .flags = IORESOURCE_IO,
2293 },
2294 {
2295 .start = AP2MDM_STATUS,
2296 .end = AP2MDM_STATUS,
2297 .name = "AP2MDM_STATUS",
2298 .flags = IORESOURCE_IO,
2299 },
2300 {
Joel King14fe7fa2012-05-27 14:26:11 -07002301 .start = AP2MDM_SOFT_RESET,
2302 .end = AP2MDM_SOFT_RESET,
2303 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002304 .flags = IORESOURCE_IO,
2305 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002306 {
2307 .start = AP2MDM_WAKEUP,
2308 .end = AP2MDM_WAKEUP,
2309 .name = "AP2MDM_WAKEUP",
2310 .flags = IORESOURCE_IO,
2311 },
Joel Kingdacbc822012-01-25 13:30:57 -08002312};
2313
2314struct platform_device mdm_8064_device = {
2315 .name = "mdm2_modem",
2316 .id = -1,
2317 .num_resources = ARRAY_SIZE(mdm_resources),
2318 .resource = mdm_resources,
2319};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002320
2321static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2322
2323struct platform_device apq8064_cpu_idle_device = {
2324 .name = "msm_cpu_idle",
2325 .id = -1,
2326 .dev = {
2327 .platform_data = &apq8064_LPM_latency,
2328 },
2329};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002330
2331static struct msm_dcvs_freq_entry apq8064_freq[] = {
2332 { 384000, 166981, 345600},
2333 { 702000, 213049, 632502},
2334 {1026000, 285712, 925613},
2335 {1242000, 383945, 1176550},
2336 {1458000, 419729, 1465478},
2337 {1512000, 434116, 1546674},
2338
2339};
2340
2341static struct msm_dcvs_core_info apq8064_core_info = {
2342 .freq_tbl = &apq8064_freq[0],
2343 .core_param = {
2344 .max_time_us = 100000,
2345 .num_freq = ARRAY_SIZE(apq8064_freq),
2346 },
2347 .algo_param = {
2348 .slack_time_us = 58000,
2349 .scale_slack_time = 0,
2350 .scale_slack_time_pct = 0,
2351 .disable_pc_threshold = 1458000,
2352 .em_window_size = 100000,
2353 .em_max_util_pct = 97,
2354 .ss_window_size = 1000000,
2355 .ss_util_pct = 95,
2356 .ss_iobusy_conv = 100,
2357 },
2358};
2359
2360struct platform_device apq8064_msm_gov_device = {
2361 .name = "msm_dcvs_gov",
2362 .id = -1,
2363 .dev = {
2364 .platform_data = &apq8064_core_info,
2365 },
2366};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002367
Terence Hampson2e1705f2012-04-11 19:55:29 -04002368#ifdef CONFIG_MSM_VCAP
2369#define VCAP_HW_BASE 0x05900000
2370
2371static struct msm_bus_vectors vcap_init_vectors[] = {
2372 {
2373 .src = MSM_BUS_MASTER_VIDEO_CAP,
2374 .dst = MSM_BUS_SLAVE_EBI_CH0,
2375 .ab = 0,
2376 .ib = 0,
2377 },
2378};
2379
Terence Hampson2e1705f2012-04-11 19:55:29 -04002380static struct msm_bus_vectors vcap_480_vectors[] = {
2381 {
2382 .src = MSM_BUS_MASTER_VIDEO_CAP,
2383 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002384 .ab = 480 * 720 * 3 * 60,
2385 .ib = 480 * 720 * 3 * 60 * 1.5,
2386 },
2387};
2388
2389static struct msm_bus_vectors vcap_576_vectors[] = {
2390 {
2391 .src = MSM_BUS_MASTER_VIDEO_CAP,
2392 .dst = MSM_BUS_SLAVE_EBI_CH0,
2393 .ab = 576 * 720 * 3 * 60,
2394 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002395 },
2396};
2397
2398static struct msm_bus_vectors vcap_720_vectors[] = {
2399 {
2400 .src = MSM_BUS_MASTER_VIDEO_CAP,
2401 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002402 .ab = 1280 * 720 * 3 * 60,
2403 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002404 },
2405};
2406
2407static struct msm_bus_vectors vcap_1080_vectors[] = {
2408 {
2409 .src = MSM_BUS_MASTER_VIDEO_CAP,
2410 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002411 .ab = 1920 * 1080 * 3 * 60,
2412 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002413 },
2414};
2415
2416static struct msm_bus_paths vcap_bus_usecases[] = {
2417 {
2418 ARRAY_SIZE(vcap_init_vectors),
2419 vcap_init_vectors,
2420 },
2421 {
2422 ARRAY_SIZE(vcap_480_vectors),
2423 vcap_480_vectors,
2424 },
2425 {
Terence Hampson779dc762012-06-07 15:59:27 -04002426 ARRAY_SIZE(vcap_576_vectors),
2427 vcap_576_vectors,
2428 },
2429 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04002430 ARRAY_SIZE(vcap_720_vectors),
2431 vcap_720_vectors,
2432 },
2433 {
2434 ARRAY_SIZE(vcap_1080_vectors),
2435 vcap_1080_vectors,
2436 },
2437};
2438
2439static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2440 vcap_bus_usecases,
2441 ARRAY_SIZE(vcap_bus_usecases),
2442};
2443
2444static struct resource msm_vcap_resources[] = {
2445 {
2446 .name = "vcap",
2447 .start = VCAP_HW_BASE,
2448 .end = VCAP_HW_BASE + SZ_1M - 1,
2449 .flags = IORESOURCE_MEM,
2450 },
2451 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002452 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002453 .start = VCAP_VC,
2454 .end = VCAP_VC,
2455 .flags = IORESOURCE_IRQ,
2456 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002457 {
2458 .name = "vp_irq",
2459 .start = VCAP_VP,
2460 .end = VCAP_VP,
2461 .flags = IORESOURCE_IRQ,
2462 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002463};
2464
2465static unsigned vcap_gpios[] = {
2466 2, 3, 4, 5, 6, 7, 8, 9, 10,
2467 11, 12, 13, 18, 19, 20, 21,
2468 22, 23, 24, 25, 26, 80, 82,
2469 83, 84, 85, 86, 87,
2470};
2471
2472static struct vcap_platform_data vcap_pdata = {
2473 .gpios = vcap_gpios,
2474 .num_gpios = ARRAY_SIZE(vcap_gpios),
2475 .bus_client_pdata = &vcap_axi_client_pdata
2476};
2477
2478struct platform_device msm8064_device_vcap = {
2479 .name = "msm_vcap",
2480 .id = 0,
2481 .resource = msm_vcap_resources,
2482 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2483 .dev = {
2484 .platform_data = &vcap_pdata,
2485 },
2486};
2487#endif
2488
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002489static struct resource msm_cache_erp_resources[] = {
2490 {
2491 .name = "l1_irq",
2492 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2493 .flags = IORESOURCE_IRQ,
2494 },
2495 {
2496 .name = "l2_irq",
2497 .start = APCC_QGICL2IRPTREQ,
2498 .flags = IORESOURCE_IRQ,
2499 }
2500};
2501
2502struct platform_device apq8064_device_cache_erp = {
2503 .name = "msm_cache_erp",
2504 .id = -1,
2505 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2506 .resource = msm_cache_erp_resources,
2507};
Pratik Patel212ab362012-03-16 12:30:07 -07002508
2509#define MSM_QDSS_PHYS_BASE 0x01A00000
2510#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2511
2512#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2513
2514static struct qdss_source msm_qdss_sources[] = {
2515 QDSS_SOURCE("msm_etm", 0x33),
2516 QDSS_SOURCE("msm_oxili", 0x80),
2517};
2518
2519static struct msm_qdss_platform_data qdss_pdata = {
2520 .src_table = msm_qdss_sources,
2521 .size = ARRAY_SIZE(msm_qdss_sources),
2522 .afamily = 1,
2523};
2524
2525struct platform_device apq8064_qdss_device = {
2526 .name = "msm_qdss",
2527 .id = -1,
2528 .dev = {
2529 .platform_data = &qdss_pdata,
2530 },
2531};
2532
2533static struct resource msm_etm_resources[] = {
2534 {
2535 .start = MSM_ETM_PHYS_BASE,
2536 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2537 .flags = IORESOURCE_MEM,
2538 },
2539};
2540
2541struct platform_device apq8064_etm_device = {
2542 .name = "msm_etm",
2543 .id = 0,
2544 .num_resources = ARRAY_SIZE(msm_etm_resources),
2545 .resource = msm_etm_resources,
2546};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002547
2548struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2549 /* Camera */
2550 {
2551 .name = "vpe_src",
2552 .domain = CAMERA_DOMAIN,
2553 },
2554 /* Camera */
2555 {
2556 .name = "vpe_dst",
2557 .domain = CAMERA_DOMAIN,
2558 },
2559 /* Camera */
2560 {
2561 .name = "vfe_imgwr",
2562 .domain = CAMERA_DOMAIN,
2563 },
2564 /* Camera */
2565 {
2566 .name = "vfe_misc",
2567 .domain = CAMERA_DOMAIN,
2568 },
2569 /* Camera */
2570 {
2571 .name = "ijpeg_src",
2572 .domain = CAMERA_DOMAIN,
2573 },
2574 /* Camera */
2575 {
2576 .name = "ijpeg_dst",
2577 .domain = CAMERA_DOMAIN,
2578 },
2579 /* Camera */
2580 {
2581 .name = "jpegd_src",
2582 .domain = CAMERA_DOMAIN,
2583 },
2584 /* Camera */
2585 {
2586 .name = "jpegd_dst",
2587 .domain = CAMERA_DOMAIN,
2588 },
2589 /* Rotator */
2590 {
2591 .name = "rot_src",
2592 .domain = ROTATOR_DOMAIN,
2593 },
2594 /* Rotator */
2595 {
2596 .name = "rot_dst",
2597 .domain = ROTATOR_DOMAIN,
2598 },
2599 /* Video */
2600 {
2601 .name = "vcodec_a_mm1",
2602 .domain = VIDEO_DOMAIN,
2603 },
2604 /* Video */
2605 {
2606 .name = "vcodec_b_mm2",
2607 .domain = VIDEO_DOMAIN,
2608 },
2609 /* Video */
2610 {
2611 .name = "vcodec_a_stream",
2612 .domain = VIDEO_DOMAIN,
2613 },
2614};
2615
2616static struct mem_pool apq8064_video_pools[] = {
2617 /*
2618 * Video hardware has the following requirements:
2619 * 1. All video addresses used by the video hardware must be at a higher
2620 * address than video firmware address.
2621 * 2. Video hardware can only access a range of 256MB from the base of
2622 * the video firmware.
2623 */
2624 [VIDEO_FIRMWARE_POOL] =
2625 /* Low addresses, intended for video firmware */
2626 {
2627 .paddr = SZ_128K,
2628 .size = SZ_16M - SZ_128K,
2629 },
2630 [VIDEO_MAIN_POOL] =
2631 /* Main video pool */
2632 {
2633 .paddr = SZ_16M,
2634 .size = SZ_256M - SZ_16M,
2635 },
2636 [GEN_POOL] =
2637 /* Remaining address space up to 2G */
2638 {
2639 .paddr = SZ_256M,
2640 .size = SZ_2G - SZ_256M,
2641 },
2642};
2643
2644static struct mem_pool apq8064_camera_pools[] = {
2645 [GEN_POOL] =
2646 /* One address space for camera */
2647 {
2648 .paddr = SZ_128K,
2649 .size = SZ_2G - SZ_128K,
2650 },
2651};
2652
2653static struct mem_pool apq8064_display_pools[] = {
2654 [GEN_POOL] =
2655 /* One address space for display */
2656 {
2657 .paddr = SZ_128K,
2658 .size = SZ_2G - SZ_128K,
2659 },
2660};
2661
2662static struct mem_pool apq8064_rotator_pools[] = {
2663 [GEN_POOL] =
2664 /* One address space for rotator */
2665 {
2666 .paddr = SZ_128K,
2667 .size = SZ_2G - SZ_128K,
2668 },
2669};
2670
2671static struct msm_iommu_domain apq8064_iommu_domains[] = {
2672 [VIDEO_DOMAIN] = {
2673 .iova_pools = apq8064_video_pools,
2674 .npools = ARRAY_SIZE(apq8064_video_pools),
2675 },
2676 [CAMERA_DOMAIN] = {
2677 .iova_pools = apq8064_camera_pools,
2678 .npools = ARRAY_SIZE(apq8064_camera_pools),
2679 },
2680 [DISPLAY_DOMAIN] = {
2681 .iova_pools = apq8064_display_pools,
2682 .npools = ARRAY_SIZE(apq8064_display_pools),
2683 },
2684 [ROTATOR_DOMAIN] = {
2685 .iova_pools = apq8064_rotator_pools,
2686 .npools = ARRAY_SIZE(apq8064_rotator_pools),
2687 },
2688};
2689
2690struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2691 .domains = apq8064_iommu_domains,
2692 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2693 .domain_names = apq8064_iommu_ctx_names,
2694 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2695 .domain_alloc_flags = 0,
2696};
2697
2698struct platform_device apq8064_iommu_domain_device = {
2699 .name = "iommu_domains",
2700 .id = -1,
2701 .dev = {
2702 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07002703 }
2704};
2705
2706struct msm_rtb_platform_data apq8064_rtb_pdata = {
2707 .size = SZ_1M,
2708};
2709
2710static int __init msm_rtb_set_buffer_size(char *p)
2711{
2712 int s;
2713
2714 s = memparse(p, NULL);
2715 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
2716 return 0;
2717}
2718early_param("msm_rtb_size", msm_rtb_set_buffer_size);
2719
2720struct platform_device apq8064_rtb_device = {
2721 .name = "msm_rtb",
2722 .id = -1,
2723 .dev = {
2724 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002725 },
2726};
Laura Abbott93a4a352012-05-25 09:26:35 -07002727
2728#define APQ8064_L1_SIZE SZ_1M
2729/*
2730 * The actual L2 size is smaller but we need a larger buffer
2731 * size to store other dump information
2732 */
2733#define APQ8064_L2_SIZE SZ_8M
2734
2735struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
2736 .l2_size = APQ8064_L2_SIZE,
2737 .l1_size = APQ8064_L1_SIZE,
2738};
2739
2740struct platform_device apq8064_cache_dump_device = {
2741 .name = "msm_cache_dump",
2742 .id = -1,
2743 .dev = {
2744 .platform_data = &apq8064_cache_dump_pdata,
2745 },
2746};