blob: 8f57f88480764717db73dd784d5743883673464a [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Idle processing for ARMv7-based Qualcomm SoCs.
3 *
4 * Copyright (C) 2007 Google, Inc.
5 * Copyright (c) 2007-2009, 2011 Code Aurora Forum. All rights reserved.
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/linkage.h>
19#include <linux/threads.h>
20#include <asm/assembler.h>
21
22#ifdef CONFIG_MSM_CPU_AVS
23/* 11 general purpose registers (r4-r14), 10 cp15 registers, 3 AVS registers */
24#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10 + 4 * 3)
25#else
26/* 11 general purpose registers (r4-r14), 10 cp15 registers */
27#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10)
28#endif
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -060029#ifdef CONFIG_ARCH_MSM_KRAIT
30#define SCM_SVC_BOOT 0x1
31#define SCM_CMD_TERMINATE_PC 0x2
32#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033
34ENTRY(msm_arch_idle)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035 wfi
Pratik Patelcbcc1f02011-11-08 12:58:00 -080036#ifdef CONFIG_ARCH_MSM8X60
37 mrc p14, 1, r1, c1, c5, 4 /* read ETM PDSR to clear sticky bit */
38 mrc p14, 0, r1, c1, c5, 4 /* read DBG PRSR to clear sticky bit */
39 isb
40#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041 bx lr
42
43ENTRY(msm_pm_collapse)
44#if defined(CONFIG_MSM_FIQ_SUPPORT)
45 cpsid f
46#endif
47
48 ldr r0, =saved_state
49#if (NR_CPUS >= 2)
50 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
51 ands r1, r1, #15 /* What CPU am I */
52 addne r0, r0, #CPU_SAVED_STATE_SIZE
53#endif
54
55 stmia r0!, {r4-r14}
56 mrc p15, 0, r1, c1, c0, 0 /* MMU control */
57 mrc p15, 0, r2, c2, c0, 0 /* TTBR0 */
58 mrc p15, 0, r3, c3, c0, 0 /* dacr */
59#ifdef CONFIG_ARCH_MSM_SCORPION
60 /* This instruction is not valid for non scorpion processors */
61 mrc p15, 3, r4, c15, c0, 3 /* L2CR1 is the L2 cache control reg 1 */
62#endif
63 mrc p15, 0, r5, c10, c2, 0 /* PRRR */
64 mrc p15, 0, r6, c10, c2, 1 /* NMRR */
65 mrc p15, 0, r7, c1, c0, 1 /* ACTLR */
66 mrc p15, 0, r8, c2, c0, 1 /* TTBR1 */
67 mrc p15, 0, r9, c13, c0, 3 /* TPIDRURO */
68 mrc p15, 0, ip, c13, c0, 1 /* context ID */
69 stmia r0!, {r1-r9, ip}
70#ifdef CONFIG_MSM_CPU_AVS
71 mrc p15, 7, r1, c15, c1, 7 /* AVSCSR is the Adaptive Voltage Scaling
72 * Control and Status Register */
73 mrc p15, 7, r2, c15, c0, 6 /* AVSDSCR is the Adaptive Voltage
74 * Scaling Delay Synthesizer Control
75 * Register */
76#ifndef CONFIG_ARCH_MSM_KRAIT
77 mrc p15, 7, r3, c15, c1, 0 /* TSCSR is the Temperature Status and
78 * Control Register
79 */
80#endif
81
82 stmia r0!, {r1-r3}
83#endif
84
Pratik Patelfd6f56a2011-10-10 17:47:55 -070085#ifdef CONFIG_MSM_DEBUG_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086 bl msm_save_jtag_debug
87#endif
Pratik Patel7831c082011-06-08 21:44:37 -070088#ifdef CONFIG_MSM_TRACE_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089 bl etm_save_reg_check
90#endif
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -060091
92 ldr r0, =msm_pm_flush_l2_flag
93 ldr r0, [r0]
94 mov r1, #0
95 mcr p15, 2, r1, c0, c0, 0 /*CCSELR*/
96 mrc p15, 1, r1, c0, c0, 0 /*CCSIDR*/
97 mov r2, #1
98 and r1, r2, r1, ASR #30 /* Check if the cache is write back */
99 orr r1, r0, r1
100 cmp r1, #1
101 bne skip
102 bl v7_flush_dcache_all
103
104skip: ldr r0, =saved_state
105 ldr r1, =saved_state_end
106 sub r1, r1, r0
107 bl v7_flush_kern_dcache_area
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600109 mrc p15, 0, r4, c1, c0, 0 /* read current CR */
110 bic r0, r4, #(1 << 2) /* clear dcache bit */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 bic r0, r0, #(1 << 12) /* clear icache bit */
112 mcr p15, 0, r0, c1, c0, 0 /* disable d/i cache */
113
114 dsb
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600115#ifdef CONFIG_ARCH_MSM_KRAIT
116 ldr r0, =SCM_SVC_BOOT
117 ldr r1, =SCM_CMD_TERMINATE_PC
Maheshkumar Sivasubramanian16588412011-10-13 12:16:23 -0600118 ldr r2, =msm_pm_flush_l2_flag
119 ldr r2, [r2]
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600120 bl scm_call_atomic1
121#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122 wfi
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600123#endif
124 mcr p15, 0, r4, c1, c0, 0 /* restore d/i cache */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125 isb
126
127#if defined(CONFIG_MSM_FIQ_SUPPORT)
128 cpsie f
129#endif
Pratik Patel7831c082011-06-08 21:44:37 -0700130#ifdef CONFIG_MSM_TRACE_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700131 bl etm_restore_reg_check
132#endif
Pratik Patelfd6f56a2011-10-10 17:47:55 -0700133#ifdef CONFIG_MSM_DEBUG_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134 bl msm_restore_jtag_debug
135#endif
136 ldr r0, =saved_state /* restore registers */
137#if (NR_CPUS >= 2)
138 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
139 ands r1, r1, #15 /* What CPU am I */
140 addne r0, r0, #CPU_SAVED_STATE_SIZE
141#endif
142
143 ldmfd r0, {r4-r14}
144 mov r0, #0 /* return power collapse failed */
145 bx lr
146
147ENTRY(msm_pm_collapse_exit)
148#if 0 /* serial debug */
149 mov r0, #0x80000016
150 mcr p15, 0, r0, c15, c2, 4
151 mov r0, #0xA9000000
152 add r0, r0, #0x00A00000 /* UART1 */
153 /*add r0, r0, #0x00C00000*/ /* UART3 */
154 mov r1, #'A'
155 str r1, [r0, #0x00C]
156#endif
157 ldr r1, =saved_state_end
158 ldr r2, =msm_pm_collapse_exit
159 adr r3, msm_pm_collapse_exit
160 add r1, r1, r3
161 sub r1, r1, r2
162#if (NR_CPUS >= 2)
163 mrc p15, 0, r2, c0, c0, 5 /* MPIDR */
164 ands r2, r2, #15 /* What CPU am I */
165 subeq r1, r1, #CPU_SAVED_STATE_SIZE
166#endif
167
168#ifdef CONFIG_MSM_CPU_AVS
169 ldmdb r1!, {r2-r4}
170#ifndef CONFIG_ARCH_MSM_KRAIT
171 mcr p15, 7, r4, c15, c1, 0 /* TSCSR */
172#endif
173 mcr p15, 7, r3, c15, c0, 6 /* AVSDSCR */
174 mcr p15, 7, r2, c15, c1, 7 /* AVSCSR */
175#endif
176 ldmdb r1!, {r2-r11}
177 mcr p15, 0, r4, c3, c0, 0 /* dacr */
178 mcr p15, 0, r3, c2, c0, 0 /* TTBR0 */
179#ifdef CONFIG_ARCH_MSM_SCORPION
180 /* This instruction is not valid for non scorpion processors */
181 mcr p15, 3, r5, c15, c0, 3 /* L2CR1 */
182#endif
183 mcr p15, 0, r6, c10, c2, 0 /* PRRR */
184 mcr p15, 0, r7, c10, c2, 1 /* NMRR */
185 mcr p15, 0, r8, c1, c0, 1 /* ACTLR */
186 mcr p15, 0, r9, c2, c0, 1 /* TTBR1 */
187 mcr p15, 0, r10, c13, c0, 3 /* TPIDRURO */
188 mcr p15, 0, r11, c13, c0, 1 /* context ID */
189 isb
190 ldmdb r1!, {r4-r14}
191 ldr r0, =msm_pm_pc_pgd
192 ldr r1, =msm_pm_collapse_exit
193 adr r3, msm_pm_collapse_exit
194 add r0, r0, r3
195 sub r0, r0, r1
196 ldr r0, [r0]
197 mrc p15, 0, r1, c2, c0, 0 /* save current TTBR0 */
198 and r3, r1, #0x7f /* mask to get TTB flags */
199 orr r0, r0, r3 /* add TTB flags to switch TTBR value */
200 mcr p15, 0, r0, c2, c0, 0 /* temporary switch TTBR0 */
201 isb
202 mcr p15, 0, r2, c1, c0, 0 /* MMU control */
203 isb
204msm_pm_mapped_pa:
205 /* Switch to virtual */
206 ldr r0, =msm_pm_pa_to_va
207 mov pc, r0
208msm_pm_pa_to_va:
209 mcr p15, 0, r1, c2, c0, 0 /* restore TTBR0 */
210 isb
211 mcr p15, 0, r3, c8, c7, 0 /* UTLBIALL */
212 mcr p15, 0, r3, c7, c5, 6 /* BPIALL */
213 dsb
214
215 isb
216 stmfd sp!, {lr}
217 bl v7_flush_kern_cache_all
Pratik Patel7831c082011-06-08 21:44:37 -0700218#ifdef CONFIG_MSM_TRACE_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219 bl etm_restore_reg_check
220#endif
Pratik Patelfd6f56a2011-10-10 17:47:55 -0700221#ifdef CONFIG_MSM_DEBUG_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222 bl msm_restore_jtag_debug
223#endif
224 ldmfd sp!, {lr}
225 mov r0, #1
226 bx lr
227 nop
228 nop
229 nop
230 nop
231 nop
2321: b 1b
233
234ENTRY(msm_pm_boot_entry)
235 mrc p15, 0, r0, c0, c0, 5 /* MPIDR */
236 and r0, r0, #15 /* what CPU am I */
237
238 ldr r1, =msm_pm_boot_vector
239 ldr r2, =msm_pm_boot_entry
240 adr r3, msm_pm_boot_entry
241 add r1, r1, r3 /* translate virt to phys addr */
242 sub r1, r1, r2
243
244 add r1, r1, r0, LSL #2 /* locate boot vector for our cpu */
245 ldr pc, [r1] /* jump */
246
247ENTRY(msm_pm_write_boot_vector)
248 ldr r2, =msm_pm_boot_vector
249 add r2, r2, r0, LSL #2 /* locate boot vector for our cpu */
250 str r1, [r2]
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600251 mov r0, r2
252 ldr r1, =4
253 stmfd sp!, {lr}
254 bl v7_flush_kern_dcache_area
255 ldmfd sp!, {lr}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256 bx lr
257
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600258ENTRY(msm_pm_set_l2_flush_flag)
259 ldr r1, =msm_pm_flush_l2_flag
260 str r0, [r1]
261 bx lr
262
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700263 .data
264
265 .globl msm_pm_pc_pgd
266msm_pm_pc_pgd:
267 .long 0x0
268
269saved_state:
270#if (NR_CPUS >= 2)
271 .space CPU_SAVED_STATE_SIZE * 2 /* This code only supports 2 cores */
272#else
273 .space CPU_SAVED_STATE_SIZE
274#endif
275saved_state_end:
276
277msm_pm_boot_vector:
278 .space 4 * NR_CPUS
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600279
280/*
281 * Default the l2 flush flag to 1 so that caches are flushed during power
282 * collapse unless the L2 driver decides to flush them only during L2
283 * Power collapse.
284 */
285msm_pm_flush_l2_flag:
286 .long 0x1