blob: a5bc05492b1ee17c3cdfc04894cfe706047ef4f7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* -*- mode: c; c-basic-offset: 8 -*- */
2
3/* Copyright (C) 1999,2001
4 *
5 * Author: J.E.J.Bottomley@HansenPartnership.com
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * This file provides all the same external entries as smp.c but uses
8 * the voyager hal to provide the functionality
9 */
James Bottomley6cd10f82008-11-09 11:53:14 -060010#include <linux/cpu.h>
James Bottomley153f8052005-07-13 09:38:05 -040011#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/mm.h>
13#include <linux/kernel_stat.h>
14#include <linux/delay.h>
15#include <linux/mc146818rtc.h>
16#include <linux/cache.h>
17#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/init.h>
19#include <linux/kernel.h>
20#include <linux/bootmem.h>
21#include <linux/completion.h>
22#include <asm/desc.h>
23#include <asm/voyager.h>
24#include <asm/vic.h>
25#include <asm/mtrr.h>
26#include <asm/pgalloc.h>
27#include <asm/tlbflush.h>
28#include <asm/arch_hooks.h>
Pavel Macheke44b7b72008-04-10 23:28:10 +020029#include <asm/trampoline.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* TLB state -- visible externally, indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050032DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34/* CPU IRQ affinity -- set to all ones initially */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010035static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
36 {[0 ... NR_CPUS-1] = ~0UL };
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38/* per CPU data structure (for /proc/cpuinfo et al), visible externally
39 * indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050040DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Mike Travis92cb7612007-10-19 20:35:04 +020041EXPORT_PER_CPU_SYMBOL(cpu_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* physical ID of the CPU used to boot the system */
44unsigned char boot_cpu_id;
45
46/* The memory line addresses for the Quad CPIs */
47struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
48
49/* The masks for the Extended VIC processors, filled in by cat_init */
50__u32 voyager_extended_vic_processors = 0;
51
52/* Masks for the extended Quad processors which cannot be VIC booted */
53__u32 voyager_allowed_boot_processors = 0;
54
55/* The mask for the Quad Processors (both extended and non-extended) */
56__u32 voyager_quad_processors = 0;
57
58/* Total count of live CPUs, used in process.c to display
59 * the CPU information and in irq.c for the per CPU irq
60 * activity count. Finally exported by i386_ksyms.c */
61static int voyager_extended_cpus = 1;
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Used for the invalidate map that's also checked in the spinlock */
64static volatile unsigned long smp_invalidate_needed;
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/* Bitmask of CPUs present in the system - exported by i386_syms.c, used
67 * by scheduler but indexed physically */
68cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* The internal functions */
71static void send_CPI(__u32 cpuset, __u8 cpi);
72static void ack_CPI(__u8 cpi);
73static int ack_QIC_CPI(__u8 cpi);
74static void ack_special_QIC_CPI(__u8 cpi);
75static void ack_VIC_CPI(__u8 cpi);
76static void send_CPI_allbutself(__u8 cpi);
James Bottomleyc7717462006-10-12 22:21:16 -050077static void mask_vic_irq(unsigned int irq);
78static void unmask_vic_irq(unsigned int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079static unsigned int startup_vic_irq(unsigned int irq);
80static void enable_local_vic_irq(unsigned int irq);
81static void disable_local_vic_irq(unsigned int irq);
82static void before_handle_vic_irq(unsigned int irq);
83static void after_handle_vic_irq(unsigned int irq);
84static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
85static void ack_vic_irq(unsigned int irq);
86static void vic_enable_cpi(void);
87static void do_boot_cpu(__u8 cpuid);
88static void do_quad_bootstrap(void);
James Bottomley08c33302008-10-30 16:08:38 -050089static void initialize_secondary(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91int hard_smp_processor_id(void);
Fernando Vazquez2654c082006-09-30 23:29:08 -070092int safe_smp_processor_id(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94/* Inline functions */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010095static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096{
97 voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010098 (smp_processor_id() << 16) + cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099}
100
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100101static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102{
103 int cpu;
104
105 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100106 if (cpuset & (1 << cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#ifdef VOYAGER_DEBUG
Akinobu Mita7c04e642008-04-19 23:55:17 +0900108 if (!cpu_online(cpu))
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100109 VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
110 "cpu_online_map\n",
111 hard_smp_processor_id(), cpi, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#endif
113 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
114 }
115 }
116}
117
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100118static inline void wrapper_smp_local_timer_interrupt(void)
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700119{
120 irq_enter();
David Howells7d12e782006-10-05 14:55:46 +0100121 smp_local_timer_interrupt();
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700122 irq_exit();
123}
124
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100125static inline void send_one_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100127 if (voyager_quad_processors & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
129 else
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100130 send_CPI(1 << cpu, cpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131}
132
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100133static inline void send_CPI_allbutself(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
135 __u8 cpu = smp_processor_id();
136 __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
137 send_CPI(mask, cpi);
138}
139
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100140static inline int is_cpu_quad(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
142 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
143 return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
144}
145
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100146static inline int is_cpu_extended(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
148 __u8 cpu = hard_smp_processor_id();
149
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100150 return (voyager_extended_vic_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100153static inline int is_cpu_vic_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 __u8 cpu = hard_smp_processor_id();
156
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100157 return (voyager_extended_vic_processors
158 & voyager_allowed_boot_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159}
160
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100161static inline void ack_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100163 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 case VIC_CPU_BOOT_CPI:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100165 if (is_cpu_quad() && !is_cpu_vic_boot())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 ack_QIC_CPI(cpi);
167 else
168 ack_VIC_CPI(cpi);
169 break;
170 case VIC_SYS_INT:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100171 case VIC_CMN_INT:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 /* These are slightly strange. Even on the Quad card,
173 * They are vectored as VIC CPIs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100174 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 ack_special_QIC_CPI(cpi);
176 else
177 ack_VIC_CPI(cpi);
178 break;
179 default:
180 printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
181 break;
182 }
183}
184
185/* local variables */
186
187/* The VIC IRQ descriptors -- these look almost identical to the
188 * 8259 IRQs except that masks and things must be kept per processor
189 */
James Bottomleyc7717462006-10-12 22:21:16 -0500190static struct irq_chip vic_chip = {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100191 .name = "VIC",
192 .startup = startup_vic_irq,
193 .mask = mask_vic_irq,
194 .unmask = unmask_vic_irq,
195 .set_affinity = set_vic_irq_affinity,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196};
197
198/* used to count up as CPUs are brought on line (starts at 0) */
199static int cpucount = 0;
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201/* The per cpu profile stuff - used in smp_local_timer_interrupt */
202static DEFINE_PER_CPU(int, prof_multiplier) = 1;
203static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100204static DEFINE_PER_CPU(int, prof_counter) = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206/* the map used to check if a CPU has booted */
207static __u32 cpu_booted_map;
208
209/* the synchronize flag used to hold all secondary CPUs spinning in
210 * a tight loop until the boot sequence is ready for them */
211static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
212
213/* This is for the new dynamic CPU boot code */
214cpumask_t cpu_callin_map = CPU_MASK_NONE;
215cpumask_t cpu_callout_map = CPU_MASK_NONE;
216
217/* The per processor IRQ masks (these are usually kept in sync) */
218static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
219
220/* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
221static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
222
223/* Lock for enable/disable of VIC interrupts */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100224static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100226/* The boot processor is correctly set up in PC mode when it
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 * comes up, but the secondaries need their master/slave 8259
228 * pairs initializing correctly */
229
230/* Interrupt counters (per cpu) and total - used to try to
231 * even up the interrupt handling routines */
232static long vic_intr_total = 0;
233static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
234static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
235
236/* Since we can only use CPI0, we fake all the other CPIs */
237static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
238
239/* debugging routine to read the isr of the cpu's pic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100240static inline __u16 vic_read_isr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241{
242 __u16 isr;
243
244 outb(0x0b, 0xa0);
245 isr = inb(0xa0) << 8;
246 outb(0x0b, 0x20);
247 isr |= inb(0x20);
248
249 return isr;
250}
251
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100252static __init void qic_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100254 if (!is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 /* not a quad, no setup */
256 return;
257 }
258 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
259 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100260
261 if (is_cpu_extended()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /* the QIC duplicate of the VIC base register */
263 outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
264 outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
265
266 /* FIXME: should set up the QIC timer and memory parity
267 * error vectors here */
268 }
269}
270
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100271static __init void vic_setup_pic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
273 outb(1, VIC_REDIRECT_REGISTER_1);
274 /* clear the claim registers for dynamic routing */
275 outb(0, VIC_CLAIM_REGISTER_0);
276 outb(0, VIC_CLAIM_REGISTER_1);
277
278 outb(0, VIC_PRIORITY_REGISTER);
279 /* Set the Primary and Secondary Microchannel vector
280 * bases to be the same as the ordinary interrupts
281 *
282 * FIXME: This would be more efficient using separate
283 * vectors. */
284 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
285 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
286 /* Now initiallise the master PIC belonging to this CPU by
287 * sending the four ICWs */
288
289 /* ICW1: level triggered, ICW4 needed */
290 outb(0x19, 0x20);
291
292 /* ICW2: vector base */
293 outb(FIRST_EXTERNAL_VECTOR, 0x21);
294
295 /* ICW3: slave at line 2 */
296 outb(0x04, 0x21);
297
298 /* ICW4: 8086 mode */
299 outb(0x01, 0x21);
300
301 /* now the same for the slave PIC */
302
303 /* ICW1: level trigger, ICW4 needed */
304 outb(0x19, 0xA0);
305
306 /* ICW2: slave vector base */
307 outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 /* ICW3: slave ID */
310 outb(0x02, 0xA1);
311
312 /* ICW4: 8086 mode */
313 outb(0x01, 0xA1);
314}
315
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100316static void do_quad_bootstrap(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100318 if (is_cpu_quad() && is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 int i;
320 unsigned long flags;
321 __u8 cpuid = hard_smp_processor_id();
322
323 local_irq_save(flags);
324
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100325 for (i = 0; i < 4; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 /* FIXME: this would be >>3 &0x7 on the 32 way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100327 if (((cpuid >> 2) & 0x03) == i)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 /* don't lower our own mask! */
329 continue;
330
331 /* masquerade as local Quad CPU */
332 outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
333 /* enable the startup CPI */
334 outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
335 /* restore cpu id */
336 outb(0, QIC_PROCESSOR_ID);
337 }
338 local_irq_restore(flags);
339 }
340}
341
James Bottomleyee477522008-10-30 16:28:35 -0500342void prefill_possible_map(void)
343{
344 /* This is empty on voyager because we need a much
345 * earlier detection which is done in find_smp_config */
346}
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348/* Set up all the basic stuff: read the SMP config and make all the
349 * SMP information reflect only the boot cpu. All others will be
350 * brought on-line later. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100351void __init find_smp_config(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
353 int i;
354
355 boot_cpu_id = hard_smp_processor_id();
356
357 printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
358
359 /* initialize the CPU structures (moved from smp_boot_cpus) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100360 for (i = 0; i < NR_CPUS; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 cpu_irq_affinity[i] = ~0;
362 }
363 cpu_online_map = cpumask_of_cpu(boot_cpu_id);
364
365 /* The boot CPU must be extended */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100366 voyager_extended_vic_processors = 1 << boot_cpu_id;
Simon Arlott27b46d72007-10-20 01:13:56 +0200367 /* initially, all of the first 8 CPUs can boot */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 voyager_allowed_boot_processors = 0xff;
369 /* set up everything for just this CPU, we can alter
370 * this as we start the other CPUs later */
371 /* now get the CPU disposition from the extended CMOS */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100372 cpus_addr(phys_cpu_present_map)[0] =
373 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
374 cpus_addr(phys_cpu_present_map)[0] |=
375 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
376 cpus_addr(phys_cpu_present_map)[0] |=
377 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
378 2) << 16;
379 cpus_addr(phys_cpu_present_map)[0] |=
380 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
381 3) << 24;
James Bottomleyf68a1062006-02-24 13:04:11 -0800382 cpu_possible_map = phys_cpu_present_map;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100383 printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
384 cpus_addr(phys_cpu_present_map)[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 /* Here we set up the VIC to enable SMP */
386 /* enable the CPIs by writing the base vector to their register */
387 outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
388 outb(1, VIC_REDIRECT_REGISTER_1);
389 /* set the claim registers for static routing --- Boot CPU gets
390 * all interrupts untill all other CPUs started */
391 outb(0xff, VIC_CLAIM_REGISTER_0);
392 outb(0xff, VIC_CLAIM_REGISTER_1);
393 /* Set the Primary and Secondary Microchannel vector
394 * bases to be the same as the ordinary interrupts
395 *
396 * FIXME: This would be more efficient using separate
397 * vectors. */
398 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
399 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
400
401 /* Finally tell the firmware that we're driving */
402 outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
403 VOYAGER_SUS_IN_CONTROL_PORT);
404
405 current_thread_info()->cpu = boot_cpu_id;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700406 x86_write_percpu(cpu_number, boot_cpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
409/*
410 * The bootstrap kernel entry code has set these up. Save them
411 * for a given CPU, id is physical */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100412void __init smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413{
Mike Travis92cb7612007-10-19 20:35:04 +0200414 struct cpuinfo_x86 *c = &cpu_data(id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
416 *c = boot_cpu_data;
James Bottomleybfcb4c12008-10-30 16:13:37 -0500417 c->cpu_index = id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700419 identify_secondary_cpu(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422/* Routine initially called when a non-boot CPU is brought online */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100423static void __init start_secondary(void *unused)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
425 __u8 cpuid = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700427 cpu_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* OK, we're in the routine */
430 ack_CPI(VIC_CPU_BOOT_CPI);
431
432 /* setup the 8259 master slave pair belonging to this CPU ---
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100433 * we won't actually receive any until the boot CPU
434 * relinquishes it's static routing mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 vic_setup_pic();
436
437 qic_setup();
438
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100439 if (is_cpu_quad() && !is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 /* clear the boot CPI */
441 __u8 dummy;
442
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100443 dummy =
444 voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 printk("read dummy %d\n", dummy);
446 }
447
448 /* lower the mask to receive CPIs */
449 vic_enable_cpi();
450
451 VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
452
Manfred Spraule545a612008-09-07 16:57:22 +0200453 notify_cpu_starting(cpuid);
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* enable interrupts */
456 local_irq_enable();
457
458 /* get our bogomips */
459 calibrate_delay();
460
461 /* save our processor parameters */
462 smp_store_cpu_info(cpuid);
463
464 /* if we're a quad, we may need to bootstrap other CPUs */
465 do_quad_bootstrap();
466
467 /* FIXME: this is rather a poor hack to prevent the CPU
468 * activating softirqs while it's supposed to be waiting for
469 * permission to proceed. Without this, the new per CPU stuff
470 * in the softirqs will fail */
471 local_irq_disable();
472 cpu_set(cpuid, cpu_callin_map);
473
474 /* signal that we're done */
475 cpu_booted_map = 1;
476
477 while (!cpu_isset(cpuid, smp_commenced_mask))
478 rep_nop();
479 local_irq_enable();
480
481 local_flush_tlb();
482
483 cpu_set(cpuid, cpu_online_map);
484 wmb();
485 cpu_idle();
486}
487
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488/* Routine to kick start the given CPU and wait for it to report ready
489 * (or timeout in startup). When this routine returns, the requested
490 * CPU is either fully running and configured or known to be dead.
491 *
492 * We call this routine sequentially 1 CPU at a time, so no need for
493 * locking */
494
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100495static void __init do_boot_cpu(__u8 cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
497 struct task_struct *idle;
498 int timeout;
499 unsigned long flags;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100500 int quad_boot = (1 << cpu) & voyager_quad_processors
501 & ~(voyager_extended_vic_processors
502 & voyager_allowed_boot_processors);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 /* This is the format of the CPI IDT gate (in real mode) which
505 * we're hijacking to boot the CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100506 union IDTFormat {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 struct seg {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100508 __u16 Offset;
509 __u16 Segment;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 } idt;
511 __u32 val;
512 } hijack_source;
513
514 __u32 *hijack_vector;
515 __u32 start_phys_address = setup_trampoline();
516
517 /* There's a clever trick to this: The linux trampoline is
518 * compiled to begin at absolute location zero, so make the
519 * address zero but have the data segment selector compensate
520 * for the actual address */
521 hijack_source.idt.Offset = start_phys_address & 0x000F;
522 hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
523
524 cpucount++;
James Bottomleyd6444512007-05-01 10:13:46 -0500525 alternatives_smp_switch(1);
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 idle = fork_idle(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100528 if (IS_ERR(idle))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 panic("failed fork for CPU%d", cpu);
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100530 idle->thread.ip = (unsigned long)start_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /* init_tasks (in sched.c) is indexed logically */
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100532 stack_start.sp = (void *)idle->thread.sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700534 init_gdt(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100535 per_cpu(current_task, cpu) = idle;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700536 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 irq_ctx_init(cpu);
538
539 /* Note: Don't modify initial ss override */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100540 VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 (unsigned long)hijack_source.val, hijack_source.idt.Segment,
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100542 hijack_source.idt.Offset, stack_start.sp));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600544 /* init lowmem identity mapping */
Jeremy Fitzhardinge68db0652008-03-17 16:37:13 -0700545 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
546 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600547 flush_tlb_all();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100549 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 printk("CPU %d: non extended Quad boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100551 hijack_vector =
552 (__u32 *)
553 phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 *hijack_vector = hijack_source.val;
555 } else {
556 printk("CPU%d: extended VIC boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100557 hijack_vector =
558 (__u32 *)
559 phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 *hijack_vector = hijack_source.val;
561 /* VIC errata, may also receive interrupt at this address */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100562 hijack_vector =
563 (__u32 *)
564 phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
565 VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 *hijack_vector = hijack_source.val;
567 }
568 /* All non-boot CPUs start with interrupts fully masked. Need
569 * to lower the mask of the CPI we're about to send. We do
570 * this in the VIC by masquerading as the processor we're
571 * about to boot and lowering its interrupt mask */
572 local_irq_save(flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100573 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
575 } else {
576 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
577 /* here we're altering registers belonging to `cpu' */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
580 /* now go back to our original identity */
581 outb(boot_cpu_id, VIC_PROCESSOR_ID);
582
583 /* and boot the CPU */
584
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100585 send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
587 cpu_booted_map = 0;
588 local_irq_restore(flags);
589
590 /* now wait for it to become ready (or timeout) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100591 for (timeout = 0; timeout < 50000; timeout++) {
592 if (cpu_booted_map)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 break;
594 udelay(100);
595 }
596 /* reset the page table */
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600597 zap_low_mappings();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 if (cpu_booted_map) {
600 VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
601 cpu, smp_processor_id()));
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 printk("CPU%d: ", cpu);
Mike Travis92cb7612007-10-19 20:35:04 +0200604 print_cpu_info(&cpu_data(cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 wmb();
606 cpu_set(cpu, cpu_callout_map);
James Bottomley3c101cf2006-06-26 21:33:09 -0500607 cpu_set(cpu, cpu_present_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100608 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 printk("CPU%d FAILED TO BOOT: ", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100610 if (*
611 ((volatile unsigned char *)phys_to_virt(start_phys_address))
612 == 0xA5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 printk("Stuck.\n");
614 else
615 printk("Not responding.\n");
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 cpucount--;
618 }
619}
620
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100621void __init smp_boot_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
623 int i;
624
625 /* CAT BUS initialisation must be done after the memory */
626 /* FIXME: The L4 has a catbus too, it just needs to be
627 * accessed in a totally different way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100628 if (voyager_level == 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 voyager_cat_init();
630
631 /* now that the cat has probed the Voyager System Bus, sanity
632 * check the cpu map */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100633 if (((voyager_quad_processors | voyager_extended_vic_processors)
634 & cpus_addr(phys_cpu_present_map)[0]) !=
635 cpus_addr(phys_cpu_present_map)[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 /* should panic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100637 printk("\n\n***WARNING*** "
638 "Sanity check of CPU present map FAILED\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100640 } else if (voyager_level == 4)
641 voyager_extended_vic_processors =
642 cpus_addr(phys_cpu_present_map)[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
644 /* this sets up the idle task to run on the current cpu */
645 voyager_extended_cpus = 1;
646 /* Remove the global_irq_holder setting, it triggers a BUG() on
647 * schedule at the moment */
648 //global_irq_holder = boot_cpu_id;
649
650 /* FIXME: Need to do something about this but currently only works
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100651 * on CPUs with a tsc which none of mine have.
652 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 */
654 smp_store_cpu_info(boot_cpu_id);
James Bottomley08c33302008-10-30 16:08:38 -0500655 /* setup the jump vector */
656 initial_code = (unsigned long)initialize_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 printk("CPU%d: ", boot_cpu_id);
Mike Travis92cb7612007-10-19 20:35:04 +0200658 print_cpu_info(&cpu_data(boot_cpu_id));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100660 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /* booting on a Quad CPU */
662 printk("VOYAGER SMP: Boot CPU is Quad\n");
663 qic_setup();
664 do_quad_bootstrap();
665 }
666
667 /* enable our own CPIs */
668 vic_enable_cpi();
669
670 cpu_set(boot_cpu_id, cpu_online_map);
671 cpu_set(boot_cpu_id, cpu_callout_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100672
673 /* loop over all the extended VIC CPUs and boot them. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 * Quad CPUs must be bootstrapped by their extended VIC cpu */
Mike Travis168ef542008-12-16 17:34:01 -0800675 for (i = 0; i < nr_cpu_ids; i++) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100676 if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 continue;
678 do_boot_cpu(i);
679 /* This udelay seems to be needed for the Quad boots
680 * don't remove unless you know what you're doing */
681 udelay(1000);
682 }
683 /* we could compute the total bogomips here, but why bother?,
684 * Code added from smpboot.c */
685 {
686 unsigned long bogosum = 0;
Akinobu Mita7c04e642008-04-19 23:55:17 +0900687
688 for_each_online_cpu(i)
689 bogosum += cpu_data(i).loops_per_jiffy;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100690 printk(KERN_INFO "Total of %d processors activated "
691 "(%lu.%02lu BogoMIPS).\n",
692 cpucount + 1, bogosum / (500000 / HZ),
693 (bogosum / (5000 / HZ)) % 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 }
695 voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100696 printk("VOYAGER: Extended (interrupt handling CPUs): "
697 "%d, non-extended: %d\n", voyager_extended_cpus,
698 num_booting_cpus() - voyager_extended_cpus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 /* that's it, switch to symmetric mode */
700 outb(0, VIC_PRIORITY_REGISTER);
701 outb(0, VIC_CLAIM_REGISTER_0);
702 outb(0, VIC_CLAIM_REGISTER_1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
705}
706
707/* Reload the secondary CPUs task structure (this function does not
708 * return ) */
James Bottomley08c33302008-10-30 16:08:38 -0500709static void __init initialize_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
711#if 0
712 // AC kernels only
713 set_current(hard_get_current());
714#endif
715
716 /*
717 * We don't actually need to load the full TSS,
718 * basically just the stack pointer and the eip.
719 */
720
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100721 asm volatile ("movl %0,%%esp\n\t"
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100722 "jmp *%1"::"r" (current->thread.sp),
723 "r"(current->thread.ip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724}
725
726/* handle a Voyager SYS_INT -- If we don't, the base board will
727 * panic the system.
728 *
729 * System interrupts occur because some problem was detected on the
730 * various busses. To find out what you have to probe all the
731 * hardware via the CAT bus. FIXME: At the moment we do nothing. */
Harvey Harrison75604d72008-01-30 13:31:17 +0100732void smp_vic_sys_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
734 ack_CPI(VIC_SYS_INT);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100735 printk("Voyager SYSTEM INTERRUPT\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736}
737
738/* Handle a voyager CMN_INT; These interrupts occur either because of
739 * a system status change or because a single bit memory error
740 * occurred. FIXME: At the moment, ignore all this. */
Harvey Harrison75604d72008-01-30 13:31:17 +0100741void smp_vic_cmn_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742{
743 static __u8 in_cmn_int = 0;
744 static DEFINE_SPINLOCK(cmn_int_lock);
745
746 /* common ints are broadcast, so make sure we only do this once */
747 _raw_spin_lock(&cmn_int_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100748 if (in_cmn_int)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 goto unlock_end;
750
751 in_cmn_int++;
752 _raw_spin_unlock(&cmn_int_lock);
753
754 VDEBUG(("Voyager COMMON INTERRUPT\n"));
755
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100756 if (voyager_level == 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 voyager_cat_do_common_interrupt();
758
759 _raw_spin_lock(&cmn_int_lock);
760 in_cmn_int = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100761 unlock_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 _raw_spin_unlock(&cmn_int_lock);
763 ack_CPI(VIC_CMN_INT);
764}
765
766/*
767 * Reschedule call back. Nothing to do, all the work is done
768 * automatically when we return from the interrupt. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100769static void smp_reschedule_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
771 /* do nothing */
772}
773
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100774static struct mm_struct *flush_mm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775static unsigned long flush_va;
776static DEFINE_SPINLOCK(tlbstate_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778/*
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100779 * We cannot call mmdrop() because we are in interrupt context,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 * instead update mm->cpu_vm_mask.
781 *
782 * We need to reload %cr3 since the page tables may be going
783 * away from under us..
784 */
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100785static inline void voyager_leave_mm(unsigned long cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786{
787 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
788 BUG();
789 cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
790 load_cr3(swapper_pg_dir);
791}
792
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793/*
794 * Invalidate call-back
795 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100796static void smp_invalidate_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
798 __u8 cpu = smp_processor_id();
799
800 if (!test_bit(cpu, &smp_invalidate_needed))
801 return;
802 /* This will flood messages. Don't uncomment unless you see
803 * Problems with cross cpu invalidation
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100804 VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
805 smp_processor_id()));
806 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
809 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100810 if (flush_va == TLB_FLUSH_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 local_flush_tlb();
812 else
813 __flush_tlb_one(flush_va);
814 } else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100815 voyager_leave_mm(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 }
817 smp_mb__before_clear_bit();
818 clear_bit(cpu, &smp_invalidate_needed);
819 smp_mb__after_clear_bit();
820}
821
822/* All the new flush operations for 2.4 */
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824/* This routine is called with a physical cpu mask */
825static void
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100826voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
827 unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
829 int stuck = 50000;
830
831 if (!cpumask)
832 BUG();
833 if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
834 BUG();
835 if (cpumask & (1 << smp_processor_id()))
836 BUG();
837 if (!mm)
838 BUG();
839
840 spin_lock(&tlbstate_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100841
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 flush_mm = mm;
843 flush_va = va;
844 atomic_set_mask(cpumask, &smp_invalidate_needed);
845 /*
846 * We have to send the CPI only to
847 * CPUs affected.
848 */
849 send_CPI(cpumask, VIC_INVALIDATE_CPI);
850
851 while (smp_invalidate_needed) {
852 mb();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100853 if (--stuck == 0) {
854 printk("***WARNING*** Stuck doing invalidate CPI "
855 "(CPU%d)\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 break;
857 }
858 }
859
860 /* Uncomment only to debug invalidation problems
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100861 VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
862 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
864 flush_mm = NULL;
865 flush_va = 0;
866 spin_unlock(&tlbstate_lock);
867}
868
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100869void flush_tlb_current_task(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870{
871 struct mm_struct *mm = current->mm;
872 unsigned long cpu_mask;
873
874 preempt_disable();
875
876 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
877 local_flush_tlb();
878 if (cpu_mask)
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100879 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 preempt_enable();
882}
883
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100884void flush_tlb_mm(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885{
886 unsigned long cpu_mask;
887
888 preempt_disable();
889
890 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
891
892 if (current->active_mm == mm) {
893 if (current->mm)
894 local_flush_tlb();
895 else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100896 voyager_leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898 if (cpu_mask)
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100899 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
901 preempt_enable();
902}
903
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100904void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905{
906 struct mm_struct *mm = vma->vm_mm;
907 unsigned long cpu_mask;
908
909 preempt_disable();
910
911 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
912 if (current->active_mm == mm) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100913 if (current->mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 __flush_tlb_one(va);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100915 else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100916 voyager_leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918
919 if (cpu_mask)
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700920 voyager_flush_tlb_others(cpu_mask, mm, va);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 preempt_enable();
923}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100924
James Bottomley153f8052005-07-13 09:38:05 -0400925EXPORT_SYMBOL(flush_tlb_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
927/* enable the requested IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100928static void smp_enable_irq_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
930 __u8 irq;
931 __u8 cpu = get_cpu();
932
933 VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100934 vic_irq_enable_mask[cpu]));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936 spin_lock(&vic_irq_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100937 for (irq = 0; irq < 16; irq++) {
938 if (vic_irq_enable_mask[cpu] & (1 << irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 enable_local_vic_irq(irq);
940 }
941 vic_irq_enable_mask[cpu] = 0;
942 spin_unlock(&vic_irq_lock);
943
944 put_cpu_no_resched();
945}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947/*
948 * CPU halt call-back
949 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100950static void smp_stop_cpu_function(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951{
952 VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
953 cpu_clear(smp_processor_id(), cpu_online_map);
954 local_irq_disable();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100955 for (;;)
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700956 halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957}
958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959/* execute a thread on a new CPU. The function to be called must be
960 * previously set up. This is used to schedule a function for
Simon Arlott27b46d72007-10-20 01:13:56 +0200961 * execution on all CPUs - set up the function then broadcast a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 * function_interrupt CPI to come here on each CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100963static void smp_call_function_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 irq_enter();
Jens Axboe3b16cf82008-06-26 11:21:54 +0200966 generic_smp_call_function_interrupt();
Joe Korty38e760a2007-10-17 18:04:40 +0200967 __get_cpu_var(irq_stat).irq_call_count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 irq_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
Jens Axboe3b16cf82008-06-26 11:21:54 +0200971static void smp_call_function_single_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972{
Jens Axboe3b16cf82008-06-26 11:21:54 +0200973 irq_enter();
974 generic_smp_call_function_single_interrupt();
975 __get_cpu_var(irq_stat).irq_call_count++;
976 irq_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977}
James Bottomley0293ca82007-04-30 11:24:05 -0500978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979/* Sorry about the name. In an APIC based system, the APICs
980 * themselves are programmed to send a timer interrupt. This is used
981 * by linux to reschedule the processor. Voyager doesn't have this,
982 * so we use the system clock to interrupt one processor, which in
983 * turn, broadcasts a timer CPI to all the others --- we receive that
984 * CPI here. We don't use this actually for counting so losing
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100985 * ticks doesn't matter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 *
Simon Arlott27b46d72007-10-20 01:13:56 +0200987 * FIXME: For those CPUs which actually have a local APIC, we could
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 * try to use it to trigger this interrupt instead of having to
989 * broadcast the timer tick. Unfortunately, all my pentium DYADs have
990 * no local APIC, so I can't do this
991 *
992 * This function is currently a placeholder and is unused in the code */
Harvey Harrison75604d72008-01-30 13:31:17 +0100993void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994{
David Howells7d12e782006-10-05 14:55:46 +0100995 struct pt_regs *old_regs = set_irq_regs(regs);
996 wrapper_smp_local_timer_interrupt();
997 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998}
999
1000/* All of the QUAD interrupt GATES */
Harvey Harrison75604d72008-01-30 13:31:17 +01001001void smp_qic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
David Howells7d12e782006-10-05 14:55:46 +01001003 struct pt_regs *old_regs = set_irq_regs(regs);
James Bottomley81c06b12006-10-12 22:25:03 -05001004 ack_QIC_CPI(QIC_TIMER_CPI);
1005 wrapper_smp_local_timer_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001006 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007}
1008
Harvey Harrison75604d72008-01-30 13:31:17 +01001009void smp_qic_invalidate_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
1011 ack_QIC_CPI(QIC_INVALIDATE_CPI);
1012 smp_invalidate_interrupt();
1013}
1014
Harvey Harrison75604d72008-01-30 13:31:17 +01001015void smp_qic_reschedule_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 ack_QIC_CPI(QIC_RESCHEDULE_CPI);
1018 smp_reschedule_interrupt();
1019}
1020
Harvey Harrison75604d72008-01-30 13:31:17 +01001021void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
1023 ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
1024 smp_enable_irq_interrupt();
1025}
1026
Harvey Harrison75604d72008-01-30 13:31:17 +01001027void smp_qic_call_function_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028{
1029 ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
1030 smp_call_function_interrupt();
1031}
1032
Jens Axboe3b16cf82008-06-26 11:21:54 +02001033void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
1034{
1035 ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
1036 smp_call_function_single_interrupt();
1037}
1038
Harvey Harrison75604d72008-01-30 13:31:17 +01001039void smp_vic_cpi_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040{
David Howells7d12e782006-10-05 14:55:46 +01001041 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 __u8 cpu = smp_processor_id();
1043
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001044 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 ack_QIC_CPI(VIC_CPI_LEVEL0);
1046 else
1047 ack_VIC_CPI(VIC_CPI_LEVEL0);
1048
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001049 if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
David Howells7d12e782006-10-05 14:55:46 +01001050 wrapper_smp_local_timer_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001051 if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 smp_invalidate_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001053 if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 smp_reschedule_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001055 if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 smp_enable_irq_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001057 if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 smp_call_function_interrupt();
Jens Axboe3b16cf82008-06-26 11:21:54 +02001059 if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
1060 smp_call_function_single_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001061 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062}
1063
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001064static void do_flush_tlb_all(void *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065{
1066 unsigned long cpu = smp_processor_id();
1067
1068 __flush_tlb_all();
1069 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +01001070 voyager_leave_mm(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073/* flush the TLB of every active CPU in the system */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001074void flush_tlb_all(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075{
Jens Axboe15c8b6c2008-05-09 09:39:44 +02001076 on_each_cpu(do_flush_tlb_all, 0, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079/* send a reschedule CPI to one CPU by physical CPU number*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001080static void voyager_smp_send_reschedule(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
1082 send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
1083}
1084
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001085int hard_smp_processor_id(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
1087 __u8 i;
1088 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001089 if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 return cpumask & 0x1F;
1091
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001092 for (i = 0; i < 8; i++) {
1093 if (cpumask & (1 << i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 return i;
1095 }
1096 printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
1097 return 0;
1098}
1099
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001100int safe_smp_processor_id(void)
Fernando Vazquez2654c082006-09-30 23:29:08 -07001101{
1102 return hard_smp_processor_id();
1103}
1104
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105/* broadcast a halt to all other CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001106static void voyager_smp_send_stop(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
Jens Axboe8691e5a2008-06-06 11:18:06 +02001108 smp_call_function(smp_stop_cpu_function, NULL, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109}
1110
1111/* this function is triggered in time.c when a clock tick fires
1112 * we need to re-broadcast the tick to all CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001113void smp_vic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
1115 send_CPI_allbutself(VIC_TIMER_CPI);
David Howells7d12e782006-10-05 14:55:46 +01001116 smp_local_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117}
1118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119/* local (per CPU) timer interrupt. It does both profiling and
1120 * process statistics/rescheduling.
1121 *
1122 * We do profiling in every local tick, statistics/rescheduling
1123 * happen only every 'profiling multiplier' ticks. The default
1124 * multiplier is 1 and it can be changed by writing the new multiplier
1125 * value into /proc/profile.
1126 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001127void smp_local_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
1129 int cpu = smp_processor_id();
1130 long weight;
1131
David Howells7d12e782006-10-05 14:55:46 +01001132 profile_tick(CPU_PROFILING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 if (--per_cpu(prof_counter, cpu) <= 0) {
1134 /*
1135 * The multiplier may have changed since the last time we got
1136 * to this point as a result of the user writing to
1137 * /proc/profile. In this case we need to adjust the APIC
1138 * timer accordingly.
1139 *
1140 * Interrupts are already masked off at this point.
1141 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001142 per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 if (per_cpu(prof_counter, cpu) !=
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001144 per_cpu(prof_old_multiplier, cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 /* FIXME: need to update the vic timer tick here */
1146 per_cpu(prof_old_multiplier, cpu) =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001147 per_cpu(prof_counter, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 }
1149
James Bottomley81c06b12006-10-12 22:25:03 -05001150 update_process_times(user_mode_vm(get_irq_regs()));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 }
1152
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001153 if (((1 << cpu) & voyager_extended_vic_processors) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 /* only extended VIC processors participate in
1155 * interrupt distribution */
1156 return;
1157
1158 /*
1159 * We take the 'long' return path, and there every subsystem
Simon Arlott27b46d72007-10-20 01:13:56 +02001160 * grabs the appropriate locks (kernel lock/ irq lock).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 *
1162 * we might want to decouple profiling from the 'long path',
1163 * and do the profiling totally in assembly.
1164 *
1165 * Currently this isn't too much of an issue (performance wise),
1166 * we can take more than 100K local irqs per second on a 100 MHz P5.
1167 */
1168
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001169 if ((++vic_tick[cpu] & 0x7) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 return;
1171 /* get here every 16 ticks (about every 1/6 of a second) */
1172
1173 /* Change our priority to give someone else a chance at getting
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001174 * the IRQ. The algorithm goes like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 *
1176 * In the VIC, the dynamically routed interrupt is always
1177 * handled by the lowest priority eligible (i.e. receiving
1178 * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
1179 * lowest processor number gets it.
1180 *
1181 * The priority of a CPU is controlled by a special per-CPU
1182 * VIC priority register which is 3 bits wide 0 being lowest
1183 * and 7 highest priority..
1184 *
1185 * Therefore we subtract the average number of interrupts from
1186 * the number we've fielded. If this number is negative, we
1187 * lower the activity count and if it is positive, we raise
1188 * it.
1189 *
1190 * I'm afraid this still leads to odd looking interrupt counts:
1191 * the totals are all roughly equal, but the individual ones
1192 * look rather skewed.
1193 *
1194 * FIXME: This algorithm is total crap when mixed with SMP
1195 * affinity code since we now try to even up the interrupt
1196 * counts when an affinity binding is keeping them on a
1197 * particular CPU*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001198 weight = (vic_intr_count[cpu] * voyager_extended_cpus
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 - vic_intr_total) >> 4;
1200 weight += 4;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001201 if (weight > 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 weight = 7;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001203 if (weight < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 weight = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001205
1206 outb((__u8) weight, VIC_PRIORITY_REGISTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
1208#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001209 if ((vic_tick[cpu] & 0xFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 /* print this message roughly every 25 secs */
1211 printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
1212 cpu, vic_tick[cpu], weight);
1213 }
1214#endif
1215}
1216
1217/* setup the profiling timer */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001218int setup_profiling_timer(unsigned int multiplier)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219{
1220 int i;
1221
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001222 if ((!multiplier))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 return -EINVAL;
1224
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001225 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 * Set the new multiplier for each CPU. CPUs don't start using the
1227 * new values until the next timer interrupt in which they do process
1228 * accounting.
1229 */
1230 for (i = 0; i < NR_CPUS; ++i)
1231 per_cpu(prof_multiplier, i) = multiplier;
1232
1233 return 0;
1234}
1235
James Bottomleyc7717462006-10-12 22:21:16 -05001236/* This is a bit of a mess, but forced on us by the genirq changes
1237 * there's no genirq handler that really does what voyager wants
1238 * so hack it up with the simple IRQ handler */
Harvey Harrison75604d72008-01-30 13:31:17 +01001239static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
James Bottomleyc7717462006-10-12 22:21:16 -05001240{
1241 before_handle_vic_irq(irq);
1242 handle_simple_irq(irq, desc);
1243 after_handle_vic_irq(irq);
1244}
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246/* The CPIs are handled in the per cpu 8259s, so they must be
1247 * enabled to be received: FIX: enabling the CPIs in the early
1248 * boot sequence interferes with bug checking; enable them later
1249 * on in smp_init */
1250#define VIC_SET_GATE(cpi, vector) \
1251 set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
1252#define QIC_SET_GATE(cpi, vector) \
1253 set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
1254
James Bottomley73557af2008-10-31 13:59:49 -04001255void __init voyager_smp_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256{
1257 int i;
1258
1259 /* initialize the per cpu irq mask to all disabled */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001260 for (i = 0; i < NR_CPUS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 vic_irq_mask[i] = 0xFFFF;
1262
1263 VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
1264
1265 VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
1266 VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
1267
1268 QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
1269 QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
1270 QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
1271 QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
1272 QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001274 /* now put the VIC descriptor into the first 48 IRQs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 *
1276 * This is for later: first 16 correspond to PC IRQs; next 16
1277 * are Primary MC IRQs and final 16 are Secondary MC IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001278 for (i = 0; i < 48; i++)
James Bottomleyc7717462006-10-12 22:21:16 -05001279 set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280}
1281
1282/* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
1283 * processor to receive CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001284static void send_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285{
1286 int cpu;
1287 __u32 quad_cpuset = (cpuset & voyager_quad_processors);
1288
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001289 if (cpi < VIC_START_FAKE_CPI) {
1290 /* fake CPI are only used for booting, so send to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 * extended quads as well---Quads must be VIC booted */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001292 outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 return;
1294 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001295 if (quad_cpuset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 send_QIC_CPI(quad_cpuset, cpi);
1297 cpuset &= ~quad_cpuset;
1298 cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001299 if (cpuset == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 return;
1301 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001302 if (cpuset & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 set_bit(cpi, &vic_cpi_mailbox[cpu]);
1304 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001305 if (cpuset)
1306 outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307}
1308
1309/* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
1310 * set the cache line to shared by reading it.
1311 *
1312 * DON'T make this inline otherwise the cache line read will be
1313 * optimised away
1314 * */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001315static int ack_QIC_CPI(__u8 cpi)
1316{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 __u8 cpu = hard_smp_processor_id();
1318
1319 cpi &= 7;
1320
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001321 outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
1323}
1324
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001325static void ack_special_QIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001327 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 case VIC_CMN_INT:
1329 outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
1330 break;
1331 case VIC_SYS_INT:
1332 outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
1333 break;
1334 }
1335 /* also clear at the VIC, just in case (nop for non-extended proc) */
1336 ack_VIC_CPI(cpi);
1337}
1338
1339/* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001340static void ack_VIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
1342#ifdef VOYAGER_DEBUG
1343 unsigned long flags;
1344 __u16 isr;
1345 __u8 cpu = smp_processor_id();
1346
1347 local_irq_save(flags);
1348 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001349 if ((isr & (1 << (cpi & 7))) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
1351 }
1352#endif
1353 /* send specific EOI; the two system interrupts have
1354 * bit 4 set for a separate vector but behave as the
1355 * corresponding 3 bit intr */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001356 outb_p(0x60 | (cpi & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357
1358#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001359 if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
1361 }
1362 local_irq_restore(flags);
1363#endif
1364}
1365
1366/* cribbed with thanks from irq.c */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001367#define __byte(x,y) (((unsigned char *)&(y))[x])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368#define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
1369#define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
1370
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001371static unsigned int startup_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
James Bottomleyc7717462006-10-12 22:21:16 -05001373 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
1375 return 0;
1376}
1377
1378/* The enable and disable routines. This is where we run into
1379 * conflicting architectural philosophy. Fundamentally, the voyager
1380 * architecture does not expect to have to disable interrupts globally
1381 * (the IRQ controllers belong to each CPU). The processor masquerade
1382 * which is used to start the system shouldn't be used in a running OS
1383 * since it will cause great confusion if two separate CPUs drive to
1384 * the same IRQ controller (I know, I've tried it).
1385 *
1386 * The solution is a variant on the NCR lazy SPL design:
1387 *
1388 * 1) To disable an interrupt, do nothing (other than set the
1389 * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
1390 *
1391 * 2) If the interrupt dares to come in, raise the local mask against
1392 * it (this will result in all the CPU masks being raised
1393 * eventually).
1394 *
1395 * 3) To enable the interrupt, lower the mask on the local CPU and
1396 * broadcast an Interrupt enable CPI which causes all other CPUs to
1397 * adjust their masks accordingly. */
1398
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001399static void unmask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400{
1401 /* linux doesn't to processor-irq affinity, so enable on
1402 * all CPUs we know about */
1403 int cpu = smp_processor_id(), real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001404 __u16 mask = (1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 __u32 processorList = 0;
1406 unsigned long flags;
1407
James Bottomleyc7717462006-10-12 22:21:16 -05001408 VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 irq, cpu, cpu_irq_affinity[cpu]));
1410 spin_lock_irqsave(&vic_irq_lock, flags);
1411 for_each_online_cpu(real_cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001412 if (!(voyager_extended_vic_processors & (1 << real_cpu)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 continue;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001414 if (!(cpu_irq_affinity[real_cpu] & mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 /* irq has no affinity for this CPU, ignore */
1416 continue;
1417 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001418 if (real_cpu == cpu) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 enable_local_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001420 } else if (vic_irq_mask[real_cpu] & mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 vic_irq_enable_mask[real_cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001422 processorList |= (1 << real_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 }
1424 }
1425 spin_unlock_irqrestore(&vic_irq_lock, flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001426 if (processorList)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
1428}
1429
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001430static void mask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431{
1432 /* lazy disable, do nothing */
1433}
1434
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001435static void enable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
1437 __u8 cpu = smp_processor_id();
1438 __u16 mask = ~(1 << irq);
1439 __u16 old_mask = vic_irq_mask[cpu];
1440
1441 vic_irq_mask[cpu] &= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001442 if (vic_irq_mask[cpu] == old_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 return;
1444
1445 VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
1446 irq, cpu));
1447
1448 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001449 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001451 } else {
1452 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 (void)inb_p(0x21);
1454 }
1455}
1456
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001457static void disable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458{
1459 __u8 cpu = smp_processor_id();
1460 __u16 mask = (1 << irq);
1461 __u16 old_mask = vic_irq_mask[cpu];
1462
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001463 if (irq == 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 return;
1465
1466 vic_irq_mask[cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001467 if (old_mask == vic_irq_mask[cpu])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 return;
1469
1470 VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
1471 irq, cpu));
1472
1473 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001474 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001476 } else {
1477 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 (void)inb_p(0x21);
1479 }
1480}
1481
1482/* The VIC is level triggered, so the ack can only be issued after the
1483 * interrupt completes. However, we do Voyager lazy interrupt
1484 * handling here: It is an extremely expensive operation to mask an
1485 * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
1486 * this interrupt actually comes in, then we mask and ack here to push
1487 * the interrupt off to another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001488static void before_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489{
Yinghai Lu08678b02008-08-19 20:50:05 -07001490 irq_desc_t *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 __u8 cpu = smp_processor_id();
1492
1493 _raw_spin_lock(&vic_irq_lock);
1494 vic_intr_total++;
1495 vic_intr_count[cpu]++;
1496
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001497 if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 /* The irq is not in our affinity mask, push it off
1499 * onto another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001500 VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
1501 "on cpu %d\n", irq, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 disable_local_vic_irq(irq);
1503 /* set IRQ_INPROGRESS to prevent the handler in irq.c from
1504 * actually calling the interrupt routine */
1505 desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001506 } else if (desc->status & IRQ_DISABLED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 /* Damn, the interrupt actually arrived, do the lazy
1508 * disable thing. The interrupt routine in irq.c will
1509 * not handle a IRQ_DISABLED interrupt, so nothing more
1510 * need be done here */
1511 VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
1512 irq, cpu));
1513 disable_local_vic_irq(irq);
1514 desc->status |= IRQ_REPLAY;
1515 } else {
1516 desc->status &= ~IRQ_REPLAY;
1517 }
1518
1519 _raw_spin_unlock(&vic_irq_lock);
1520}
1521
1522/* Finish the VIC interrupt: basically mask */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001523static void after_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524{
Yinghai Lu08678b02008-08-19 20:50:05 -07001525 irq_desc_t *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
1527 _raw_spin_lock(&vic_irq_lock);
1528 {
1529 unsigned int status = desc->status & ~IRQ_INPROGRESS;
1530#ifdef VOYAGER_DEBUG
1531 __u16 isr;
1532#endif
1533
1534 desc->status = status;
1535 if ((status & IRQ_DISABLED))
1536 disable_local_vic_irq(irq);
1537#ifdef VOYAGER_DEBUG
1538 /* DEBUG: before we ack, check what's in progress */
1539 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001540 if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 int i;
1542 __u8 cpu = smp_processor_id();
1543 __u8 real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001544 int mask; /* Um... initialize me??? --RR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
1547 cpu, irq);
KAMEZAWA Hiroyukic8912592006-03-28 01:56:39 -08001548 for_each_possible_cpu(real_cpu, mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
1550 outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
1551 VIC_PROCESSOR_ID);
1552 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001553 if (isr & (1 << irq)) {
1554 printk
1555 ("VOYAGER SMP: CPU%d ack irq %d\n",
1556 real_cpu, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 ack_vic_irq(irq);
1558 }
1559 outb(cpu, VIC_PROCESSOR_ID);
1560 }
1561 }
1562#endif /* VOYAGER_DEBUG */
1563 /* as soon as we ack, the interrupt is eligible for
1564 * receipt by another CPU so everything must be in
1565 * order here */
1566 ack_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001567 if (status & IRQ_REPLAY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 /* replay is set if we disable the interrupt
1569 * in the before_handle_vic_irq() routine, so
1570 * clear the in progress bit here to allow the
1571 * next CPU to handle this correctly */
1572 desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
1573 }
1574#ifdef VOYAGER_DEBUG
1575 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001576 if ((isr & (1 << irq)) != 0)
1577 printk("VOYAGER SMP: after_handle_vic_irq() after "
1578 "ack irq=%d, isr=0x%x\n", irq, isr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579#endif /* VOYAGER_DEBUG */
1580 }
1581 _raw_spin_unlock(&vic_irq_lock);
1582
1583 /* All code after this point is out of the main path - the IRQ
1584 * may be intercepted by another CPU if reasserted */
1585}
1586
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587/* Linux processor - interrupt affinity manipulations.
1588 *
1589 * For each processor, we maintain a 32 bit irq affinity mask.
1590 * Initially it is set to all 1's so every processor accepts every
1591 * interrupt. In this call, we change the processor's affinity mask:
1592 *
1593 * Change from enable to disable:
1594 *
1595 * If the interrupt ever comes in to the processor, we will disable it
1596 * and ack it to push it off to another CPU, so just accept the mask here.
1597 *
1598 * Change from disable to enable:
1599 *
1600 * change the mask and then do an interrupt enable CPI to re-enable on
1601 * the selected processors */
1602
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001603void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604{
1605 /* Only extended processors handle interrupts */
1606 unsigned long real_mask;
1607 unsigned long irq_mask = 1 << irq;
1608 int cpu;
1609
1610 real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001611
1612 if (cpus_addr(mask)[0] == 0)
Simon Arlott27b46d72007-10-20 01:13:56 +02001613 /* can't have no CPUs to accept the interrupt -- extremely
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 * bad things will happen */
1615 return;
1616
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001617 if (irq == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 /* can't change the affinity of the timer IRQ. This
1619 * is due to the constraint in the voyager
1620 * architecture that the CPI also comes in on and IRQ
1621 * line and we have chosen IRQ0 for this. If you
1622 * raise the mask on this interrupt, the processor
1623 * will no-longer be able to accept VIC CPIs */
1624 return;
1625
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001626 if (irq >= 32)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 /* You can only have 32 interrupts in a voyager system
1628 * (and 32 only if you have a secondary microchannel
1629 * bus) */
1630 return;
1631
1632 for_each_online_cpu(cpu) {
1633 unsigned long cpu_mask = 1 << cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001634
1635 if (cpu_mask & real_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 /* enable the interrupt for this cpu */
1637 cpu_irq_affinity[cpu] |= irq_mask;
1638 } else {
1639 /* disable the interrupt for this cpu */
1640 cpu_irq_affinity[cpu] &= ~irq_mask;
1641 }
1642 }
1643 /* this is magic, we now have the correct affinity maps, so
1644 * enable the interrupt. This will send an enable CPI to
Simon Arlott27b46d72007-10-20 01:13:56 +02001645 * those CPUs who need to enable it in their local masks,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 * causing them to correct for the new affinity . If the
1647 * interrupt is currently globally disabled, it will simply be
1648 * disabled again as it comes in (voyager lazy disable). If
1649 * the affinity map is tightened to disable the interrupt on a
1650 * cpu, it will be pushed off when it comes in */
James Bottomleyc7717462006-10-12 22:21:16 -05001651 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652}
1653
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001654static void ack_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655{
1656 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001657 outb(0x62, 0x20); /* Specific EOI to cascade */
1658 outb(0x60 | (irq & 7), 0xA0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 } else {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001660 outb(0x60 | (irq & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 }
1662}
1663
1664/* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
1665 * but are not vectored by it. This means that the 8259 mask must be
1666 * lowered to receive them */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001667static __init void vic_enable_cpi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
1669 __u8 cpu = smp_processor_id();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001670
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 /* just take a copy of the current mask (nop for boot cpu) */
1672 vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
1673
1674 enable_local_vic_irq(VIC_CPI_LEVEL0);
1675 enable_local_vic_irq(VIC_CPI_LEVEL1);
1676 /* for sys int and cmn int */
1677 enable_local_vic_irq(7);
1678
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001679 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
1681 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
1682 VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
1683 cpu, QIC_CPI_ENABLE));
1684 }
1685
1686 VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
1687 cpu, vic_irq_mask[cpu]));
1688}
1689
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001690void voyager_smp_dump()
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691{
1692 int old_cpu = smp_processor_id(), cpu;
1693
1694 /* dump the interrupt masks of each processor */
1695 for_each_online_cpu(cpu) {
1696 __u16 imr, isr, irr;
1697 unsigned long flags;
1698
1699 local_irq_save(flags);
1700 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
1701 imr = (inb(0xa1) << 8) | inb(0x21);
1702 outb(0x0a, 0xa0);
1703 irr = inb(0xa0) << 8;
1704 outb(0x0a, 0x20);
1705 irr |= inb(0x20);
1706 outb(0x0b, 0xa0);
1707 isr = inb(0xa0) << 8;
1708 outb(0x0b, 0x20);
1709 isr |= inb(0x20);
1710 outb(old_cpu, VIC_PROCESSOR_ID);
1711 local_irq_restore(flags);
1712 printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
1713 cpu, vic_irq_mask[cpu], imr, irr, isr);
1714#if 0
1715 /* These lines are put in to try to unstick an un ack'd irq */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001716 if (isr != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 int irq;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001718 for (irq = 0; irq < 16; irq++) {
1719 if (isr & (1 << irq)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 printk("\tCPU%d: ack irq %d\n",
1721 cpu, irq);
1722 local_irq_save(flags);
1723 outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
1724 VIC_PROCESSOR_ID);
1725 ack_vic_irq(irq);
1726 outb(old_cpu, VIC_PROCESSOR_ID);
1727 local_irq_restore(flags);
1728 }
1729 }
1730 }
1731#endif
1732 }
1733}
1734
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001735void smp_voyager_power_off(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001737 if (smp_processor_id() == boot_cpu_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 voyager_power_off();
1739 else
1740 smp_stop_cpu_function(NULL);
1741}
1742
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001743static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
1745 /* FIXME: ignore max_cpus for now */
1746 smp_boot_cpus();
1747}
1748
Randy Dunlap8f818212007-11-11 21:06:45 -08001749static void __cpuinit voyager_smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750{
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001751 init_gdt(smp_processor_id());
1752 switch_to_new_gdt();
1753
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 cpu_set(smp_processor_id(), cpu_online_map);
1755 cpu_set(smp_processor_id(), cpu_callout_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -07001756 cpu_set(smp_processor_id(), cpu_possible_map);
James Bottomley3c101cf2006-06-26 21:33:09 -05001757 cpu_set(smp_processor_id(), cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758}
1759
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001760static int __cpuinit voyager_cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761{
1762 /* This only works at boot for x86. See "rewrite" above. */
1763 if (cpu_isset(cpu, smp_commenced_mask))
1764 return -ENOSYS;
1765
1766 /* In case one didn't come up */
1767 if (!cpu_isset(cpu, cpu_callin_map))
1768 return -EIO;
1769 /* Unleash the CPU! */
1770 cpu_set(cpu, smp_commenced_mask);
Akinobu Mita7c04e642008-04-19 23:55:17 +09001771 while (!cpu_online(cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 mb();
1773 return 0;
1774}
1775
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001776static void __init voyager_smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777{
1778 zap_low_mappings();
1779}
Andrew Morton033ab7f2006-06-30 01:55:50 -07001780
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001781void __init smp_setup_processor_id(void)
Andrew Morton033ab7f2006-06-30 01:55:50 -07001782{
1783 current_thread_info()->cpu = hard_smp_processor_id();
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001784 x86_write_percpu(cpu_number, hard_smp_processor_id());
Andrew Morton033ab7f2006-06-30 01:55:50 -07001785}
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001786
James Bottomley6cd10f82008-11-09 11:53:14 -06001787static void voyager_send_call_func(cpumask_t callmask)
1788{
1789 __u32 mask = cpus_addr(callmask)[0] & ~(1 << smp_processor_id());
1790 send_CPI(mask, VIC_CALL_FUNCTION_CPI);
1791}
1792
1793static void voyager_send_call_func_single(int cpu)
1794{
1795 send_CPI(1 << cpu, VIC_CALL_FUNCTION_SINGLE_CPI);
1796}
1797
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001798struct smp_ops smp_ops = {
1799 .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
1800 .smp_prepare_cpus = voyager_smp_prepare_cpus,
1801 .cpu_up = voyager_cpu_up,
1802 .smp_cpus_done = voyager_smp_cpus_done,
1803
1804 .smp_send_stop = voyager_smp_send_stop,
1805 .smp_send_reschedule = voyager_smp_send_reschedule,
Jens Axboe3b16cf82008-06-26 11:21:54 +02001806
James Bottomley6cd10f82008-11-09 11:53:14 -06001807 .send_call_func_ipi = voyager_send_call_func,
1808 .send_call_func_single_ipi = voyager_send_call_func_single,
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001809};