| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * OMAP2 Power Management Routines | 
|  | 3 | * | 
|  | 4 | * Copyright (C) 2005 Texas Instruments, Inc. | 
|  | 5 | * Copyright (C) 2006-2008 Nokia Corporation | 
|  | 6 | * | 
|  | 7 | * Written by: | 
|  | 8 | * Richard Woodruff <r-woodruff2@ti.com> | 
|  | 9 | * Tony Lindgren | 
|  | 10 | * Juha Yrjola | 
|  | 11 | * Amit Kucheria <amit.kucheria@nokia.com> | 
|  | 12 | * Igor Stoppa <igor.stoppa@nokia.com> | 
|  | 13 | * | 
|  | 14 | * Based on pm.c for omap1 | 
|  | 15 | * | 
|  | 16 | * This program is free software; you can redistribute it and/or modify | 
|  | 17 | * it under the terms of the GNU General Public License version 2 as | 
|  | 18 | * published by the Free Software Foundation. | 
|  | 19 | */ | 
|  | 20 |  | 
|  | 21 | #include <linux/suspend.h> | 
|  | 22 | #include <linux/sched.h> | 
|  | 23 | #include <linux/proc_fs.h> | 
|  | 24 | #include <linux/interrupt.h> | 
|  | 25 | #include <linux/sysfs.h> | 
|  | 26 | #include <linux/module.h> | 
|  | 27 | #include <linux/delay.h> | 
|  | 28 | #include <linux/clk.h> | 
|  | 29 | #include <linux/io.h> | 
|  | 30 | #include <linux/irq.h> | 
|  | 31 | #include <linux/time.h> | 
|  | 32 | #include <linux/gpio.h> | 
| Paul Walmsley | 0d8e2d0 | 2010-11-24 16:49:05 -0700 | [diff] [blame] | 33 | #include <linux/console.h> | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 34 |  | 
|  | 35 | #include <asm/mach/time.h> | 
|  | 36 | #include <asm/mach/irq.h> | 
|  | 37 | #include <asm/mach-types.h> | 
|  | 38 |  | 
|  | 39 | #include <mach/irqs.h> | 
| Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 40 | #include <plat/clock.h> | 
|  | 41 | #include <plat/sram.h> | 
| Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 42 | #include <plat/dma.h> | 
|  | 43 | #include <plat/board.h> | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 44 |  | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 45 | #include "prm2xxx_3xxx.h" | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 46 | #include "prm-regbits-24xx.h" | 
| Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 47 | #include "cm2xxx_3xxx.h" | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 48 | #include "cm-regbits-24xx.h" | 
|  | 49 | #include "sdrc.h" | 
|  | 50 | #include "pm.h" | 
| Paul Walmsley | 4814ced | 2010-10-08 11:40:20 -0600 | [diff] [blame] | 51 | #include "control.h" | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 52 |  | 
| Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 53 | #include "powerdomain.h" | 
| Paul Walmsley | 1540f214 | 2010-12-21 21:05:15 -0700 | [diff] [blame] | 54 | #include "clockdomain.h" | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 55 |  | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 56 | #ifdef CONFIG_SUSPEND | 
|  | 57 | static suspend_state_t suspend_state = PM_SUSPEND_ON; | 
|  | 58 | static inline bool is_suspending(void) | 
|  | 59 | { | 
|  | 60 | return (suspend_state != PM_SUSPEND_ON); | 
|  | 61 | } | 
|  | 62 | #else | 
|  | 63 | static inline bool is_suspending(void) | 
|  | 64 | { | 
|  | 65 | return false; | 
|  | 66 | } | 
|  | 67 | #endif | 
|  | 68 |  | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 69 | static void (*omap2_sram_idle)(void); | 
|  | 70 | static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl, | 
|  | 71 | void __iomem *sdrc_power); | 
|  | 72 |  | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 73 | static struct powerdomain *mpu_pwrdm, *core_pwrdm; | 
|  | 74 | static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm; | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 75 |  | 
|  | 76 | static struct clk *osc_ck, *emul_ck; | 
|  | 77 |  | 
|  | 78 | static int omap2_fclks_active(void) | 
|  | 79 | { | 
|  | 80 | u32 f1, f2; | 
|  | 81 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 82 | f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1); | 
|  | 83 | f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2); | 
| Kevin Hilman | 4af4016 | 2009-02-04 10:51:40 -0800 | [diff] [blame] | 84 |  | 
|  | 85 | /* Ignore UART clocks.  These are handled by UART core (serial.c) */ | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 86 | f1 &= ~(OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_UART2_MASK); | 
|  | 87 | f2 &= ~OMAP24XX_EN_UART3_MASK; | 
| Kevin Hilman | 4af4016 | 2009-02-04 10:51:40 -0800 | [diff] [blame] | 88 |  | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 89 | if (f1 | f2) | 
|  | 90 | return 1; | 
|  | 91 | return 0; | 
|  | 92 | } | 
|  | 93 |  | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 94 | static void omap2_enter_full_retention(void) | 
|  | 95 | { | 
|  | 96 | u32 l; | 
|  | 97 | struct timespec ts_preidle, ts_postidle, ts_idle; | 
|  | 98 |  | 
|  | 99 | /* There is 1 reference hold for all children of the oscillator | 
|  | 100 | * clock, the following will remove it. If no one else uses the | 
|  | 101 | * oscillator itself it will be disabled if/when we enter retention | 
|  | 102 | * mode. | 
|  | 103 | */ | 
|  | 104 | clk_disable(osc_ck); | 
|  | 105 |  | 
|  | 106 | /* Clear old wake-up events */ | 
|  | 107 | /* REVISIT: These write to reserved bits? */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 108 | omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1); | 
|  | 109 | omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2); | 
|  | 110 | omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 111 |  | 
|  | 112 | /* | 
|  | 113 | * Set MPU powerdomain's next power state to RETENTION; | 
|  | 114 | * preserve logic state during retention | 
|  | 115 | */ | 
|  | 116 | pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET); | 
|  | 117 | pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET); | 
|  | 118 |  | 
|  | 119 | /* Workaround to kill USB */ | 
|  | 120 | l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL; | 
|  | 121 | omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0); | 
|  | 122 |  | 
| Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 123 | omap2_gpio_prepare_for_idle(0); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 124 |  | 
|  | 125 | if (omap2_pm_debug) { | 
|  | 126 | omap2_pm_dump(0, 0, 0); | 
|  | 127 | getnstimeofday(&ts_preidle); | 
|  | 128 | } | 
|  | 129 |  | 
|  | 130 | /* One last check for pending IRQs to avoid extra latency due | 
|  | 131 | * to sleeping unnecessarily. */ | 
| Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 132 | if (omap_irq_pending()) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 133 | goto no_sleep; | 
|  | 134 |  | 
| Paul Walmsley | 0d8e2d0 | 2010-11-24 16:49:05 -0700 | [diff] [blame] | 135 | /* Block console output in case it is on one of the OMAP UARTs */ | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 136 | if (!is_suspending()) | 
|  | 137 | if (try_acquire_console_sem()) | 
|  | 138 | goto no_sleep; | 
| Paul Walmsley | 0d8e2d0 | 2010-11-24 16:49:05 -0700 | [diff] [blame] | 139 |  | 
| Kevin Hilman | 4af4016 | 2009-02-04 10:51:40 -0800 | [diff] [blame] | 140 | omap_uart_prepare_idle(0); | 
|  | 141 | omap_uart_prepare_idle(1); | 
|  | 142 | omap_uart_prepare_idle(2); | 
|  | 143 |  | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 144 | /* Jump to SRAM suspend code */ | 
|  | 145 | omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL), | 
|  | 146 | OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL), | 
|  | 147 | OMAP_SDRC_REGADDR(SDRC_POWER)); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 148 |  | 
| Kevin Hilman | 4af4016 | 2009-02-04 10:51:40 -0800 | [diff] [blame] | 149 | omap_uart_resume_idle(2); | 
|  | 150 | omap_uart_resume_idle(1); | 
|  | 151 | omap_uart_resume_idle(0); | 
|  | 152 |  | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 153 | if (!is_suspending()) | 
|  | 154 | release_console_sem(); | 
| Paul Walmsley | 0d8e2d0 | 2010-11-24 16:49:05 -0700 | [diff] [blame] | 155 |  | 
| Kevin Hilman | 4af4016 | 2009-02-04 10:51:40 -0800 | [diff] [blame] | 156 | no_sleep: | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 157 | if (omap2_pm_debug) { | 
|  | 158 | unsigned long long tmp; | 
|  | 159 |  | 
|  | 160 | getnstimeofday(&ts_postidle); | 
|  | 161 | ts_idle = timespec_sub(ts_postidle, ts_preidle); | 
|  | 162 | tmp = timespec_to_ns(&ts_idle) * NSEC_PER_USEC; | 
|  | 163 | omap2_pm_dump(0, 1, tmp); | 
|  | 164 | } | 
| Kevin Hilman | 43ffcd9 | 2009-01-27 11:09:24 -0800 | [diff] [blame] | 165 | omap2_gpio_resume_after_idle(); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 166 |  | 
|  | 167 | clk_enable(osc_ck); | 
|  | 168 |  | 
|  | 169 | /* clear CORE wake-up events */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 170 | omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1); | 
|  | 171 | omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 172 |  | 
|  | 173 | /* wakeup domain events - bit 1: GPT1, bit5 GPIO */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 174 | omap2_prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 175 |  | 
|  | 176 | /* MPU domain wake events */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 177 | l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 178 | if (l & 0x01) | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 179 | omap2_prm_write_mod_reg(0x01, OCP_MOD, | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 180 | OMAP2_PRCM_IRQSTATUS_MPU_OFFSET); | 
|  | 181 | if (l & 0x20) | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 182 | omap2_prm_write_mod_reg(0x20, OCP_MOD, | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 183 | OMAP2_PRCM_IRQSTATUS_MPU_OFFSET); | 
|  | 184 |  | 
|  | 185 | /* Mask future PRCM-to-MPU interrupts */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 186 | omap2_prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 187 | } | 
|  | 188 |  | 
|  | 189 | static int omap2_i2c_active(void) | 
|  | 190 | { | 
|  | 191 | u32 l; | 
|  | 192 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 193 | l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1); | 
| Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 194 | return l & (OMAP2420_EN_I2C2_MASK | OMAP2420_EN_I2C1_MASK); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 195 | } | 
|  | 196 |  | 
|  | 197 | static int sti_console_enabled; | 
|  | 198 |  | 
|  | 199 | static int omap2_allow_mpu_retention(void) | 
|  | 200 | { | 
|  | 201 | u32 l; | 
|  | 202 |  | 
|  | 203 | /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 204 | l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1); | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 205 | if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK | | 
|  | 206 | OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK | | 
|  | 207 | OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK)) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 208 | return 0; | 
|  | 209 | /* Check for UART3. */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 210 | l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2); | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 211 | if (l & OMAP24XX_EN_UART3_MASK) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 212 | return 0; | 
|  | 213 | if (sti_console_enabled) | 
|  | 214 | return 0; | 
|  | 215 |  | 
|  | 216 | return 1; | 
|  | 217 | } | 
|  | 218 |  | 
|  | 219 | static void omap2_enter_mpu_retention(void) | 
|  | 220 | { | 
|  | 221 | int only_idle = 0; | 
|  | 222 | struct timespec ts_preidle, ts_postidle, ts_idle; | 
|  | 223 |  | 
|  | 224 | /* Putting MPU into the WFI state while a transfer is active | 
|  | 225 | * seems to cause the I2C block to timeout. Why? Good question. */ | 
|  | 226 | if (omap2_i2c_active()) | 
|  | 227 | return; | 
|  | 228 |  | 
|  | 229 | /* The peripherals seem not to be able to wake up the MPU when | 
|  | 230 | * it is in retention mode. */ | 
|  | 231 | if (omap2_allow_mpu_retention()) { | 
|  | 232 | /* REVISIT: These write to reserved bits? */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 233 | omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1); | 
|  | 234 | omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2); | 
|  | 235 | omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 236 |  | 
|  | 237 | /* Try to enter MPU retention */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 238 | omap2_prm_write_mod_reg((0x01 << OMAP_POWERSTATE_SHIFT) | | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 239 | OMAP_LOGICRETSTATE_MASK, | 
| Abhijit Pagare | 3790300 | 2010-01-26 20:12:51 -0700 | [diff] [blame] | 240 | MPU_MOD, OMAP2_PM_PWSTCTRL); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 241 | } else { | 
|  | 242 | /* Block MPU retention */ | 
|  | 243 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 244 | omap2_prm_write_mod_reg(OMAP_LOGICRETSTATE_MASK, MPU_MOD, | 
| Abhijit Pagare | 3790300 | 2010-01-26 20:12:51 -0700 | [diff] [blame] | 245 | OMAP2_PM_PWSTCTRL); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 246 | only_idle = 1; | 
|  | 247 | } | 
|  | 248 |  | 
|  | 249 | if (omap2_pm_debug) { | 
|  | 250 | omap2_pm_dump(only_idle ? 2 : 1, 0, 0); | 
|  | 251 | getnstimeofday(&ts_preidle); | 
|  | 252 | } | 
|  | 253 |  | 
|  | 254 | omap2_sram_idle(); | 
|  | 255 |  | 
|  | 256 | if (omap2_pm_debug) { | 
|  | 257 | unsigned long long tmp; | 
|  | 258 |  | 
|  | 259 | getnstimeofday(&ts_postidle); | 
|  | 260 | ts_idle = timespec_sub(ts_postidle, ts_preidle); | 
|  | 261 | tmp = timespec_to_ns(&ts_idle) * NSEC_PER_USEC; | 
|  | 262 | omap2_pm_dump(only_idle ? 2 : 1, 1, tmp); | 
|  | 263 | } | 
|  | 264 | } | 
|  | 265 |  | 
|  | 266 | static int omap2_can_sleep(void) | 
|  | 267 | { | 
|  | 268 | if (omap2_fclks_active()) | 
|  | 269 | return 0; | 
| Kevin Hilman | 503923e | 2010-10-08 10:23:32 -0700 | [diff] [blame] | 270 | if (!omap_uart_can_sleep()) | 
|  | 271 | return 0; | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 272 | if (osc_ck->usecount > 1) | 
|  | 273 | return 0; | 
|  | 274 | if (omap_dma_running()) | 
|  | 275 | return 0; | 
|  | 276 |  | 
|  | 277 | return 1; | 
|  | 278 | } | 
|  | 279 |  | 
|  | 280 | static void omap2_pm_idle(void) | 
|  | 281 | { | 
|  | 282 | local_irq_disable(); | 
|  | 283 | local_fiq_disable(); | 
|  | 284 |  | 
|  | 285 | if (!omap2_can_sleep()) { | 
| Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 286 | if (omap_irq_pending()) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 287 | goto out; | 
|  | 288 | omap2_enter_mpu_retention(); | 
|  | 289 | goto out; | 
|  | 290 | } | 
|  | 291 |  | 
| Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 292 | if (omap_irq_pending()) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 293 | goto out; | 
|  | 294 |  | 
|  | 295 | omap2_enter_full_retention(); | 
|  | 296 |  | 
|  | 297 | out: | 
|  | 298 | local_fiq_enable(); | 
|  | 299 | local_irq_enable(); | 
|  | 300 | } | 
|  | 301 |  | 
| Kevin Hilman | 05fad3e | 2010-12-22 23:04:17 +0000 | [diff] [blame] | 302 | #ifdef CONFIG_SUSPEND | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 303 | static int omap2_pm_begin(suspend_state_t state) | 
|  | 304 | { | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 305 | disable_hlt(); | 
| Jean Pihet | c166381 | 2010-12-09 18:39:58 +0100 | [diff] [blame] | 306 | suspend_state = state; | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 307 | return 0; | 
|  | 308 | } | 
|  | 309 |  | 
|  | 310 | static int omap2_pm_suspend(void) | 
|  | 311 | { | 
|  | 312 | u32 wken_wkup, mir1; | 
|  | 313 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 314 | wken_wkup = omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN); | 
| Paul Walmsley | 2fd0f75 | 2010-05-18 18:40:23 -0600 | [diff] [blame] | 315 | wken_wkup &= ~OMAP24XX_EN_GPT1_MASK; | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 316 | omap2_prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 317 |  | 
|  | 318 | /* Mask GPT1 */ | 
|  | 319 | mir1 = omap_readl(0x480fe0a4); | 
|  | 320 | omap_writel(1 << 5, 0x480fe0ac); | 
|  | 321 |  | 
| Kevin Hilman | 4af4016 | 2009-02-04 10:51:40 -0800 | [diff] [blame] | 322 | omap_uart_prepare_suspend(); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 323 | omap2_enter_full_retention(); | 
|  | 324 |  | 
|  | 325 | omap_writel(mir1, 0x480fe0a4); | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 326 | omap2_prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 327 |  | 
|  | 328 | return 0; | 
|  | 329 | } | 
|  | 330 |  | 
|  | 331 | static int omap2_pm_enter(suspend_state_t state) | 
|  | 332 | { | 
|  | 333 | int ret = 0; | 
|  | 334 |  | 
|  | 335 | switch (state) { | 
|  | 336 | case PM_SUSPEND_STANDBY: | 
|  | 337 | case PM_SUSPEND_MEM: | 
|  | 338 | ret = omap2_pm_suspend(); | 
|  | 339 | break; | 
|  | 340 | default: | 
|  | 341 | ret = -EINVAL; | 
|  | 342 | } | 
|  | 343 |  | 
|  | 344 | return ret; | 
|  | 345 | } | 
|  | 346 |  | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 347 | static void omap2_pm_end(void) | 
|  | 348 | { | 
|  | 349 | suspend_state = PM_SUSPEND_ON; | 
| Jean Pihet | c166381 | 2010-12-09 18:39:58 +0100 | [diff] [blame] | 350 | enable_hlt(); | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 351 | } | 
|  | 352 |  | 
| Lionel Debroux | 2f55ac0 | 2010-11-16 14:14:02 +0100 | [diff] [blame] | 353 | static const struct platform_suspend_ops omap_pm_ops = { | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 354 | .begin		= omap2_pm_begin, | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 355 | .enter		= omap2_pm_enter, | 
| Kevin Hilman | e83df17 | 2010-12-08 22:40:40 +0000 | [diff] [blame] | 356 | .end		= omap2_pm_end, | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 357 | .valid		= suspend_valid_only_mem, | 
|  | 358 | }; | 
| Kevin Hilman | 05fad3e | 2010-12-22 23:04:17 +0000 | [diff] [blame] | 359 | #else | 
|  | 360 | static const struct platform_suspend_ops __initdata omap_pm_ops; | 
|  | 361 | #endif /* CONFIG_SUSPEND */ | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 362 |  | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 363 | /* XXX This function should be shareable between OMAP2xxx and OMAP3 */ | 
|  | 364 | static int __init clkdms_setup(struct clockdomain *clkdm, void *unused) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 365 | { | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 366 | clkdm_clear_all_wkdeps(clkdm); | 
|  | 367 | clkdm_clear_all_sleepdeps(clkdm); | 
|  | 368 |  | 
|  | 369 | if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO) | 
|  | 370 | omap2_clkdm_allow_idle(clkdm); | 
|  | 371 | else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP && | 
|  | 372 | atomic_read(&clkdm->usecount) == 0) | 
|  | 373 | omap2_clkdm_sleep(clkdm); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 374 | return 0; | 
|  | 375 | } | 
|  | 376 |  | 
|  | 377 | static void __init prcm_setup_regs(void) | 
|  | 378 | { | 
|  | 379 | int i, num_mem_banks; | 
|  | 380 | struct powerdomain *pwrdm; | 
|  | 381 |  | 
|  | 382 | /* Enable autoidle */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 383 | omap2_prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD, | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 384 | OMAP2_PRCM_SYSCONFIG_OFFSET); | 
|  | 385 |  | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 386 | /* | 
|  | 387 | * Set CORE powerdomain memory banks to retain their contents | 
|  | 388 | * during RETENTION | 
|  | 389 | */ | 
|  | 390 | num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm); | 
|  | 391 | for (i = 0; i < num_mem_banks; i++) | 
|  | 392 | pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET); | 
|  | 393 |  | 
|  | 394 | /* Set CORE powerdomain's next power state to RETENTION */ | 
|  | 395 | pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET); | 
|  | 396 |  | 
|  | 397 | /* | 
|  | 398 | * Set MPU powerdomain's next power state to RETENTION; | 
|  | 399 | * preserve logic state during retention | 
|  | 400 | */ | 
|  | 401 | pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET); | 
|  | 402 | pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET); | 
|  | 403 |  | 
|  | 404 | /* Force-power down DSP, GFX powerdomains */ | 
|  | 405 |  | 
|  | 406 | pwrdm = clkdm_get_pwrdm(dsp_clkdm); | 
|  | 407 | pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF); | 
|  | 408 | omap2_clkdm_sleep(dsp_clkdm); | 
|  | 409 |  | 
|  | 410 | pwrdm = clkdm_get_pwrdm(gfx_clkdm); | 
|  | 411 | pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF); | 
|  | 412 | omap2_clkdm_sleep(gfx_clkdm); | 
|  | 413 |  | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 414 | /* | 
|  | 415 | * Clear clockdomain wakeup dependencies and enable | 
|  | 416 | * hardware-supervised idle for all clkdms | 
|  | 417 | */ | 
|  | 418 | clkdm_for_each(clkdms_setup, NULL); | 
|  | 419 | clkdm_add_wkdep(mpu_clkdm, wkup_clkdm); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 420 |  | 
|  | 421 | /* Enable clock autoidle for all domains */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 422 | omap2_cm_write_mod_reg(OMAP24XX_AUTO_CAM_MASK | | 
|  | 423 | OMAP24XX_AUTO_MAILBOXES_MASK | | 
|  | 424 | OMAP24XX_AUTO_WDT4_MASK | | 
|  | 425 | OMAP2420_AUTO_WDT3_MASK | | 
|  | 426 | OMAP24XX_AUTO_MSPRO_MASK | | 
|  | 427 | OMAP2420_AUTO_MMC_MASK | | 
|  | 428 | OMAP24XX_AUTO_FAC_MASK | | 
|  | 429 | OMAP2420_AUTO_EAC_MASK | | 
|  | 430 | OMAP24XX_AUTO_HDQ_MASK | | 
|  | 431 | OMAP24XX_AUTO_UART2_MASK | | 
|  | 432 | OMAP24XX_AUTO_UART1_MASK | | 
|  | 433 | OMAP24XX_AUTO_I2C2_MASK | | 
|  | 434 | OMAP24XX_AUTO_I2C1_MASK | | 
|  | 435 | OMAP24XX_AUTO_MCSPI2_MASK | | 
|  | 436 | OMAP24XX_AUTO_MCSPI1_MASK | | 
|  | 437 | OMAP24XX_AUTO_MCBSP2_MASK | | 
|  | 438 | OMAP24XX_AUTO_MCBSP1_MASK | | 
|  | 439 | OMAP24XX_AUTO_GPT12_MASK | | 
|  | 440 | OMAP24XX_AUTO_GPT11_MASK | | 
|  | 441 | OMAP24XX_AUTO_GPT10_MASK | | 
|  | 442 | OMAP24XX_AUTO_GPT9_MASK | | 
|  | 443 | OMAP24XX_AUTO_GPT8_MASK | | 
|  | 444 | OMAP24XX_AUTO_GPT7_MASK | | 
|  | 445 | OMAP24XX_AUTO_GPT6_MASK | | 
|  | 446 | OMAP24XX_AUTO_GPT5_MASK | | 
|  | 447 | OMAP24XX_AUTO_GPT4_MASK | | 
|  | 448 | OMAP24XX_AUTO_GPT3_MASK | | 
|  | 449 | OMAP24XX_AUTO_GPT2_MASK | | 
|  | 450 | OMAP2420_AUTO_VLYNQ_MASK | | 
|  | 451 | OMAP24XX_AUTO_DSS_MASK, | 
|  | 452 | CORE_MOD, CM_AUTOIDLE1); | 
|  | 453 | omap2_cm_write_mod_reg(OMAP24XX_AUTO_UART3_MASK | | 
|  | 454 | OMAP24XX_AUTO_SSI_MASK | | 
|  | 455 | OMAP24XX_AUTO_USB_MASK, | 
|  | 456 | CORE_MOD, CM_AUTOIDLE2); | 
|  | 457 | omap2_cm_write_mod_reg(OMAP24XX_AUTO_SDRC_MASK | | 
|  | 458 | OMAP24XX_AUTO_GPMC_MASK | | 
|  | 459 | OMAP24XX_AUTO_SDMA_MASK, | 
|  | 460 | CORE_MOD, CM_AUTOIDLE3); | 
|  | 461 | omap2_cm_write_mod_reg(OMAP24XX_AUTO_PKA_MASK | | 
|  | 462 | OMAP24XX_AUTO_AES_MASK | | 
|  | 463 | OMAP24XX_AUTO_RNG_MASK | | 
|  | 464 | OMAP24XX_AUTO_SHA_MASK | | 
|  | 465 | OMAP24XX_AUTO_DES_MASK, | 
|  | 466 | CORE_MOD, OMAP24XX_CM_AUTOIDLE4); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 467 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 468 | omap2_cm_write_mod_reg(OMAP2420_AUTO_DSP_IPI_MASK, OMAP24XX_DSP_MOD, | 
|  | 469 | CM_AUTOIDLE); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 470 |  | 
|  | 471 | /* Put DPLL and both APLLs into autoidle mode */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 472 | omap2_cm_write_mod_reg((0x03 << OMAP24XX_AUTO_DPLL_SHIFT) | | 
|  | 473 | (0x03 << OMAP24XX_AUTO_96M_SHIFT) | | 
|  | 474 | (0x03 << OMAP24XX_AUTO_54M_SHIFT), | 
|  | 475 | PLL_MOD, CM_AUTOIDLE); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 476 |  | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 477 | omap2_cm_write_mod_reg(OMAP24XX_AUTO_OMAPCTRL_MASK | | 
|  | 478 | OMAP24XX_AUTO_WDT1_MASK | | 
|  | 479 | OMAP24XX_AUTO_MPU_WDT_MASK | | 
|  | 480 | OMAP24XX_AUTO_GPIOS_MASK | | 
|  | 481 | OMAP24XX_AUTO_32KSYNC_MASK | | 
|  | 482 | OMAP24XX_AUTO_GPT1_MASK, | 
|  | 483 | WKUP_MOD, CM_AUTOIDLE); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 484 |  | 
|  | 485 | /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk | 
|  | 486 | * stabilisation */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 487 | omap2_prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD, | 
|  | 488 | OMAP2_PRCM_CLKSSETUP_OFFSET); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 489 |  | 
|  | 490 | /* Configure automatic voltage transition */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 491 | omap2_prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD, | 
|  | 492 | OMAP2_PRCM_VOLTSETUP_OFFSET); | 
|  | 493 | omap2_prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK | | 
|  | 494 | (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) | | 
|  | 495 | OMAP24XX_MEMRETCTRL_MASK | | 
|  | 496 | (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) | | 
|  | 497 | (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT), | 
|  | 498 | OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 499 |  | 
|  | 500 | /* Enable wake-up events */ | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 501 | omap2_prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK, | 
|  | 502 | WKUP_MOD, PM_WKEN); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 503 | } | 
|  | 504 |  | 
| Kevin Hilman | 7cc515f | 2009-06-10 09:02:25 -0700 | [diff] [blame] | 505 | static int __init omap2_pm_init(void) | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 506 | { | 
|  | 507 | u32 l; | 
|  | 508 |  | 
|  | 509 | if (!cpu_is_omap24xx()) | 
|  | 510 | return -ENODEV; | 
|  | 511 |  | 
|  | 512 | printk(KERN_INFO "Power Management for OMAP2 initializing\n"); | 
| Paul Walmsley | c4d7e58 | 2010-12-21 21:05:14 -0700 | [diff] [blame] | 513 | l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 514 | printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f); | 
|  | 515 |  | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 516 | /* Look up important powerdomains */ | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 517 |  | 
|  | 518 | mpu_pwrdm = pwrdm_lookup("mpu_pwrdm"); | 
|  | 519 | if (!mpu_pwrdm) | 
|  | 520 | pr_err("PM: mpu_pwrdm not found\n"); | 
|  | 521 |  | 
|  | 522 | core_pwrdm = pwrdm_lookup("core_pwrdm"); | 
|  | 523 | if (!core_pwrdm) | 
|  | 524 | pr_err("PM: core_pwrdm not found\n"); | 
|  | 525 |  | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 526 | /* Look up important clockdomains */ | 
|  | 527 |  | 
|  | 528 | mpu_clkdm = clkdm_lookup("mpu_clkdm"); | 
|  | 529 | if (!mpu_clkdm) | 
|  | 530 | pr_err("PM: mpu_clkdm not found\n"); | 
|  | 531 |  | 
|  | 532 | wkup_clkdm = clkdm_lookup("wkup_clkdm"); | 
|  | 533 | if (!wkup_clkdm) | 
|  | 534 | pr_err("PM: wkup_clkdm not found\n"); | 
|  | 535 |  | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 536 | dsp_clkdm = clkdm_lookup("dsp_clkdm"); | 
|  | 537 | if (!dsp_clkdm) | 
| Paul Walmsley | 369d561 | 2010-01-26 20:13:01 -0700 | [diff] [blame] | 538 | pr_err("PM: dsp_clkdm not found\n"); | 
| Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 539 |  | 
|  | 540 | gfx_clkdm = clkdm_lookup("gfx_clkdm"); | 
|  | 541 | if (!gfx_clkdm) | 
|  | 542 | pr_err("PM: gfx_clkdm not found\n"); | 
|  | 543 |  | 
|  | 544 |  | 
|  | 545 | osc_ck = clk_get(NULL, "osc_ck"); | 
|  | 546 | if (IS_ERR(osc_ck)) { | 
|  | 547 | printk(KERN_ERR "could not get osc_ck\n"); | 
|  | 548 | return -ENODEV; | 
|  | 549 | } | 
|  | 550 |  | 
|  | 551 | if (cpu_is_omap242x()) { | 
|  | 552 | emul_ck = clk_get(NULL, "emul_ck"); | 
|  | 553 | if (IS_ERR(emul_ck)) { | 
|  | 554 | printk(KERN_ERR "could not get emul_ck\n"); | 
|  | 555 | clk_put(osc_ck); | 
|  | 556 | return -ENODEV; | 
|  | 557 | } | 
|  | 558 | } | 
|  | 559 |  | 
|  | 560 | prcm_setup_regs(); | 
|  | 561 |  | 
|  | 562 | /* Hack to prevent MPU retention when STI console is enabled. */ | 
|  | 563 | { | 
|  | 564 | const struct omap_sti_console_config *sti; | 
|  | 565 |  | 
|  | 566 | sti = omap_get_config(OMAP_TAG_STI_CONSOLE, | 
|  | 567 | struct omap_sti_console_config); | 
|  | 568 | if (sti != NULL && sti->enable) | 
|  | 569 | sti_console_enabled = 1; | 
|  | 570 | } | 
|  | 571 |  | 
|  | 572 | /* | 
|  | 573 | * We copy the assembler sleep/wakeup routines to SRAM. | 
|  | 574 | * These routines need to be in SRAM as that's the only | 
|  | 575 | * memory the MPU can see when it wakes up. | 
|  | 576 | */ | 
|  | 577 | if (cpu_is_omap24xx()) { | 
|  | 578 | omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend, | 
|  | 579 | omap24xx_idle_loop_suspend_sz); | 
|  | 580 |  | 
|  | 581 | omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend, | 
|  | 582 | omap24xx_cpu_suspend_sz); | 
|  | 583 | } | 
|  | 584 |  | 
|  | 585 | suspend_set_ops(&omap_pm_ops); | 
|  | 586 | pm_idle = omap2_pm_idle; | 
|  | 587 |  | 
|  | 588 | return 0; | 
|  | 589 | } | 
|  | 590 |  | 
|  | 591 | late_initcall(omap2_pm_init); |