| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | /* | 
| Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 2 | * Blackfin power management | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 3 | * | 
| Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 4 | * Copyright 2006-2009 Analog Devices Inc. | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 5 | * | 
| Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 6 | * Licensed under the GPL-2 | 
|  | 7 | * based on arm/mach-omap/pm.c | 
|  | 8 | *    Copyright 2001, Cliff Brake <cbrake@accelent.com> and others | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 9 | */ | 
|  | 10 |  | 
| Rafael J. Wysocki | 95d9ffb | 2007-10-18 03:04:39 -0700 | [diff] [blame] | 11 | #include <linux/suspend.h> | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 12 | #include <linux/sched.h> | 
|  | 13 | #include <linux/proc_fs.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 14 | #include <linux/slab.h> | 
| Mike Frysinger | 1f83b8f | 2007-07-12 22:58:21 +0800 | [diff] [blame] | 15 | #include <linux/io.h> | 
|  | 16 | #include <linux/irq.h> | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 17 |  | 
| Yi Li | eb7bd9c | 2009-08-07 01:20:58 +0000 | [diff] [blame] | 18 | #include <asm/cplb.h> | 
| Michael Hennerich | fd92348 | 2007-06-11 16:39:40 +0800 | [diff] [blame] | 19 | #include <asm/gpio.h> | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 20 | #include <asm/dma.h> | 
|  | 21 | #include <asm/dpmc.h> | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 22 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 23 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 24 | void bfin_pm_suspend_standby_enter(void) | 
|  | 25 | { | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 26 | bfin_pm_standby_setup(); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 27 |  | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 28 | #ifdef CONFIG_PM_BFIN_SLEEP_DEEPER | 
|  | 29 | sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]); | 
| Sonic Zhang | fb5f004 | 2007-12-23 23:02:13 +0800 | [diff] [blame] | 30 | #else | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 31 | sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]); | 
| Sonic Zhang | fb5f004 | 2007-12-23 23:02:13 +0800 | [diff] [blame] | 32 | #endif | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 33 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 34 | bfin_pm_standby_restore(); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 35 |  | 
| Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 36 | #ifdef SIC_IWR0 | 
| Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 37 | bfin_write_SIC_IWR0(IWR_DISABLE_ALL); | 
| Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 38 | # ifdef SIC_IWR1 | 
| Michael Hennerich | 55546ac | 2008-08-13 17:41:13 +0800 | [diff] [blame] | 39 | /* BF52x system reset does not properly reset SIC_IWR1 which | 
|  | 40 | * will screw up the bootrom as it relies on MDMA0/1 waking it | 
|  | 41 | * up from IDLE instructions.  See this report for more info: | 
|  | 42 | * http://blackfin.uclinux.org/gf/tracker/4323 | 
|  | 43 | */ | 
| Mike Frysinger | b7e1129 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 44 | if (ANOMALY_05000435) | 
|  | 45 | bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11)); | 
|  | 46 | else | 
|  | 47 | bfin_write_SIC_IWR1(IWR_DISABLE_ALL); | 
| Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 48 | # endif | 
|  | 49 | # ifdef SIC_IWR2 | 
| Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 50 | bfin_write_SIC_IWR2(IWR_DISABLE_ALL); | 
| Sonic Zhang | fb5f004 | 2007-12-23 23:02:13 +0800 | [diff] [blame] | 51 | # endif | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 52 | #else | 
| Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 53 | bfin_write_SIC_IWR(IWR_DISABLE_ALL); | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 54 | #endif | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 55 | } | 
|  | 56 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 57 | int bf53x_suspend_l1_mem(unsigned char *memptr) | 
|  | 58 | { | 
| Michael Hennerich | d1401e1 | 2010-06-16 09:12:10 +0000 | [diff] [blame] | 59 | dma_memcpy_nocache(memptr, (const void *) L1_CODE_START, | 
|  | 60 | L1_CODE_LENGTH); | 
|  | 61 | dma_memcpy_nocache(memptr + L1_CODE_LENGTH, | 
|  | 62 | (const void *) L1_DATA_A_START, L1_DATA_A_LENGTH); | 
|  | 63 | dma_memcpy_nocache(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH, | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 64 | (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH); | 
|  | 65 | memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH + | 
|  | 66 | L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START, | 
|  | 67 | L1_SCRATCH_LENGTH); | 
|  | 68 |  | 
|  | 69 | return 0; | 
|  | 70 | } | 
|  | 71 |  | 
|  | 72 | int bf53x_resume_l1_mem(unsigned char *memptr) | 
|  | 73 | { | 
| Michael Hennerich | d1401e1 | 2010-06-16 09:12:10 +0000 | [diff] [blame] | 74 | dma_memcpy_nocache((void *) L1_CODE_START, memptr, L1_CODE_LENGTH); | 
|  | 75 | dma_memcpy_nocache((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH, | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 76 | L1_DATA_A_LENGTH); | 
| Michael Hennerich | d1401e1 | 2010-06-16 09:12:10 +0000 | [diff] [blame] | 77 | dma_memcpy_nocache((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH + | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 78 | L1_DATA_A_LENGTH, L1_DATA_B_LENGTH); | 
|  | 79 | memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH + | 
|  | 80 | L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH); | 
|  | 81 |  | 
|  | 82 | return 0; | 
|  | 83 | } | 
|  | 84 |  | 
| Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 85 | #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK) | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 86 | static void flushinv_all_dcache(void) | 
|  | 87 | { | 
|  | 88 | u32 way, bank, subbank, set; | 
|  | 89 | u32 status, addr; | 
|  | 90 | u32 dmem_ctl = bfin_read_DMEM_CONTROL(); | 
|  | 91 |  | 
|  | 92 | for (bank = 0; bank < 2; ++bank) { | 
|  | 93 | if (!(dmem_ctl & (1 << (DMC1_P - bank)))) | 
|  | 94 | continue; | 
|  | 95 |  | 
|  | 96 | for (way = 0; way < 2; ++way) | 
|  | 97 | for (subbank = 0; subbank < 4; ++subbank) | 
|  | 98 | for (set = 0; set < 64; ++set) { | 
|  | 99 |  | 
|  | 100 | bfin_write_DTEST_COMMAND( | 
|  | 101 | way << 26 | | 
|  | 102 | bank << 23 | | 
|  | 103 | subbank << 16 | | 
|  | 104 | set << 5 | 
|  | 105 | ); | 
|  | 106 | CSYNC(); | 
|  | 107 | status = bfin_read_DTEST_DATA0(); | 
|  | 108 |  | 
|  | 109 | /* only worry about valid/dirty entries */ | 
|  | 110 | if ((status & 0x3) != 0x3) | 
|  | 111 | continue; | 
|  | 112 |  | 
|  | 113 | /* construct the address using the tag */ | 
|  | 114 | addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5); | 
|  | 115 |  | 
|  | 116 | /* flush it */ | 
|  | 117 | __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr)); | 
|  | 118 | } | 
|  | 119 | } | 
|  | 120 | } | 
|  | 121 | #endif | 
|  | 122 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 123 | int bfin_pm_suspend_mem_enter(void) | 
|  | 124 | { | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 125 | int wakeup, ret; | 
|  | 126 |  | 
|  | 127 | unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH | 
|  | 128 | + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH, | 
|  | 129 | GFP_KERNEL); | 
|  | 130 |  | 
|  | 131 | if (memptr == NULL) { | 
|  | 132 | panic("bf53x_suspend_l1_mem malloc failed"); | 
|  | 133 | return -ENOMEM; | 
|  | 134 | } | 
|  | 135 |  | 
|  | 136 | wakeup = bfin_read_VR_CTL() & ~FREQ; | 
|  | 137 | wakeup |= SCKELOW; | 
|  | 138 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 139 | #ifdef CONFIG_PM_BFIN_WAKE_PH6 | 
|  | 140 | wakeup |= PHYWE; | 
|  | 141 | #endif | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 142 | #ifdef CONFIG_PM_BFIN_WAKE_GP | 
|  | 143 | wakeup |= GPWE; | 
|  | 144 | #endif | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 145 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 146 | ret = blackfin_dma_suspend(); | 
|  | 147 |  | 
|  | 148 | if (ret) { | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 149 | kfree(memptr); | 
|  | 150 | return ret; | 
|  | 151 | } | 
|  | 152 |  | 
|  | 153 | bfin_gpio_pm_hibernate_suspend(); | 
|  | 154 |  | 
| Yi Li | eb7bd9c | 2009-08-07 01:20:58 +0000 | [diff] [blame] | 155 | #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK) | 
|  | 156 | flushinv_all_dcache(); | 
|  | 157 | #endif | 
|  | 158 | _disable_dcplb(); | 
|  | 159 | _disable_icplb(); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 160 | bf53x_suspend_l1_mem(memptr); | 
|  | 161 |  | 
| Michael Hennerich | d1401e1 | 2010-06-16 09:12:10 +0000 | [diff] [blame] | 162 | do_hibernate(wakeup | vr_wakeup);	/* See you later! */ | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 163 |  | 
|  | 164 | bf53x_resume_l1_mem(memptr); | 
|  | 165 |  | 
| Yi Li | eb7bd9c | 2009-08-07 01:20:58 +0000 | [diff] [blame] | 166 | _enable_icplb(); | 
|  | 167 | _enable_dcplb(); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 168 |  | 
|  | 169 | bfin_gpio_pm_hibernate_restore(); | 
|  | 170 | blackfin_dma_resume(); | 
|  | 171 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 172 | kfree(memptr); | 
|  | 173 |  | 
|  | 174 | return 0; | 
|  | 175 | } | 
|  | 176 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 177 | /* | 
| Rafael J. Wysocki | e6c5eb9 | 2007-10-18 03:04:41 -0700 | [diff] [blame] | 178 | *	bfin_pm_valid - Tell the PM core that we only support the standby sleep | 
|  | 179 | *			state | 
|  | 180 | *	@state:		suspend state we're checking. | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 181 | * | 
|  | 182 | */ | 
| Rafael J. Wysocki | e6c5eb9 | 2007-10-18 03:04:41 -0700 | [diff] [blame] | 183 | static int bfin_pm_valid(suspend_state_t state) | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 184 | { | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 185 | return (state == PM_SUSPEND_STANDBY | 
| Michael Hennerich | b89df50 | 2009-03-28 23:14:41 +0800 | [diff] [blame] | 186 | #if !(defined(BF533_FAMILY) || defined(CONFIG_BF561)) | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 187 | /* | 
|  | 188 | * On BF533/2/1: | 
|  | 189 | * If we enter Hibernate the SCKE Pin is driven Low, | 
|  | 190 | * so that the SDRAM enters Self Refresh Mode. | 
|  | 191 | * However when the reset sequence that follows hibernate | 
|  | 192 | * state is executed, SCKE is driven High, taking the | 
|  | 193 | * SDRAM out of Self Refresh. | 
|  | 194 | * | 
|  | 195 | * If you reconfigure and access the SDRAM "very quickly", | 
|  | 196 | * you are likely to avoid errors, otherwise the SDRAM | 
|  | 197 | * start losing its contents. | 
|  | 198 | * An external HW workaround is possible using logic gates. | 
|  | 199 | */ | 
|  | 200 | || state == PM_SUSPEND_MEM | 
|  | 201 | #endif | 
|  | 202 | ); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 203 | } | 
|  | 204 |  | 
|  | 205 | /* | 
|  | 206 | *	bfin_pm_enter - Actually enter a sleep state. | 
|  | 207 | *	@state:		State we're entering. | 
|  | 208 | * | 
|  | 209 | */ | 
|  | 210 | static int bfin_pm_enter(suspend_state_t state) | 
|  | 211 | { | 
|  | 212 | switch (state) { | 
|  | 213 | case PM_SUSPEND_STANDBY: | 
|  | 214 | bfin_pm_suspend_standby_enter(); | 
|  | 215 | break; | 
| Bryan Wu | 9d7b667 | 2007-05-21 18:09:37 +0800 | [diff] [blame] | 216 | case PM_SUSPEND_MEM: | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 217 | bfin_pm_suspend_mem_enter(); | 
|  | 218 | break; | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 219 | default: | 
|  | 220 | return -EINVAL; | 
|  | 221 | } | 
|  | 222 |  | 
|  | 223 | return 0; | 
|  | 224 | } | 
|  | 225 |  | 
| Lionel Debroux | 2f55ac0 | 2010-11-16 14:14:02 +0100 | [diff] [blame] | 226 | static const struct platform_suspend_ops bfin_pm_ops = { | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 227 | .enter = bfin_pm_enter, | 
| Michael Hennerich | 4bbd10f | 2007-08-27 17:29:10 +0800 | [diff] [blame] | 228 | .valid	= bfin_pm_valid, | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 229 | }; | 
|  | 230 |  | 
|  | 231 | static int __init bfin_pm_init(void) | 
|  | 232 | { | 
| Rafael J. Wysocki | 26398a7 | 2007-10-18 03:04:40 -0700 | [diff] [blame] | 233 | suspend_set_ops(&bfin_pm_ops); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 234 | return 0; | 
|  | 235 | } | 
|  | 236 |  | 
|  | 237 | __initcall(bfin_pm_init); |