blob: 7f97c3097900d59a8b886f17828262204b6568b0 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f612007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080045
Stefan Richtere8ca9702009-06-04 21:09:38 +020046#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020047#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020048#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
Kristian Høgsberga77754a2007-05-07 20:33:35 -040080#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050084
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010085#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050093
Kristian Høgsberged568912006-12-19 19:58:35 -050094struct ar_context {
95 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010096 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500100 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100101 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500102 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500103 struct tasklet_struct tasklet;
104};
105
Kristian Høgsberg30200732007-02-16 17:34:39 -0500106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
Kristian Høgsberg30200732007-02-16 17:34:39 -0500124struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100125 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500127 int total_allocation;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100128 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100129 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100130
David Moorefe5ca632008-01-06 17:21:41 -0500131 /*
132 * List of page-sized buffers for storing DMA descriptors.
133 * Head of list contains buffers in use and tail of list contains
134 * free buffers.
135 */
136 struct list_head buffer_list;
137
138 /*
139 * Pointer to a buffer inside buffer_list that contains the tail
140 * end of the current DMA program.
141 */
142 struct descriptor_buffer *buffer_tail;
143
144 /*
145 * The descriptor containing the branch address of the first
146 * descriptor that has not yet been filled by the device.
147 */
148 struct descriptor *last;
149
150 /*
151 * The last descriptor in the DMA program. It contains the branch
152 * address that must be updated upon appending a new descriptor.
153 */
154 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500155
156 descriptor_callback_t callback;
157
Stefan Richter373b2ed2007-03-04 14:45:18 +0100158 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500160
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400161#define IT_HEADER_SY(v) ((v) << 0)
162#define IT_HEADER_TCODE(v) ((v) << 4)
163#define IT_HEADER_CHANNEL(v) ((v) << 8)
164#define IT_HEADER_TAG(v) ((v) << 14)
165#define IT_HEADER_SPEED(v) ((v) << 16)
166#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500167
168struct iso_context {
169 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500170 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500171 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500172 void *header;
173 size_t header_length;
Maxim Levitskydd237362010-11-29 04:09:50 +0200174
175 u8 sync;
176 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500177};
178
179#define CONFIG_ROM_SIZE 1024
180
181struct fw_ohci {
182 struct fw_card card;
183
184 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500185 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500186 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100187 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100188 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200189 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200190 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200191 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200192 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200193 int n_ir;
194 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500199 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500200
Stefan Richter02d37be2010-07-08 16:09:06 +0200201 struct mutex phy_reg_mutex;
202
Clemens Ladischec766a72010-11-30 08:25:17 +0100203 void *misc_buffer;
204 dma_addr_t misc_buffer_bus;
205
Kristian Høgsberged568912006-12-19 19:58:35 -0500206 struct ar_context ar_request_ctx;
207 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500208 struct context at_request_ctx;
209 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500210
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100211 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200212 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500213 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200214 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100215 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200216 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200218 u64 mc_channels; /* channels in use by the multichannel IR context */
219 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100220
221 __be32 *config_rom;
222 dma_addr_t config_rom_bus;
223 __be32 *next_config_rom;
224 dma_addr_t next_config_rom_bus;
225 __be32 next_header;
226
227 __le32 *self_id_cpu;
228 dma_addr_t self_id_bus;
229 struct tasklet_struct bus_reset_tasklet;
230
231 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500232};
233
Adrian Bunk95688e92007-01-22 19:17:37 +0100234static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500235{
236 return container_of(card, struct fw_ohci, card);
237}
238
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500239#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
240#define IR_CONTEXT_BUFFER_FILL 0x80000000
241#define IR_CONTEXT_ISOCH_HEADER 0x40000000
242#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
243#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
244#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500245
246#define CONTEXT_RUN 0x8000
247#define CONTEXT_WAKE 0x1000
248#define CONTEXT_DEAD 0x0800
249#define CONTEXT_ACTIVE 0x0400
250
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100251#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500252#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
253#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
254
Kristian Høgsberged568912006-12-19 19:58:35 -0500255#define OHCI1394_REGISTER_SIZE 0x800
256#define OHCI_LOOP_COUNT 500
257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500259#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500260#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500261
Kristian Høgsberged568912006-12-19 19:58:35 -0500262static char ohci_driver_name[] = KBUILD_MODNAME;
263
Stefan Richter9993e0f2010-12-07 20:32:40 +0100264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladisch914dcd62012-01-26 22:05:58 +0100265#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200266#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100267#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stefan Richter7f7e37112011-07-10 00:23:03 +0200268#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Clemens Ladisch8301b912010-03-17 11:07:55 +0100269
Stefan Richter4a635592010-02-21 17:58:01 +0100270#define QUIRK_CYCLE_TIMER 1
271#define QUIRK_RESET_PACKET 2
272#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200273#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200274#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100275
276/* In case of multiple matches in ohci_quirks[], only the first one is used. */
277static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100278 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100279} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100280 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
281 QUIRK_CYCLE_TIMER},
282
283 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
284 QUIRK_BE_HEADERS},
285
286 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
287 QUIRK_NO_MSI},
288
Clemens Ladisch914dcd62012-01-26 22:05:58 +0100289 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
290 QUIRK_RESET_PACKET},
291
Stefan Richter9993e0f2010-12-07 20:32:40 +0100292 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
293 QUIRK_NO_MSI},
294
295 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
296 QUIRK_CYCLE_TIMER},
297
Ming Lei3917a8e2011-08-31 10:45:46 +0800298 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
299 QUIRK_NO_MSI},
300
Stefan Richter9993e0f2010-12-07 20:32:40 +0100301 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richterc2f80802012-01-29 12:41:15 +0100302 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100303
304 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
305 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
306
307 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
308 QUIRK_RESET_PACKET},
309
310 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
311 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100312};
313
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100314/* This overrides anything that was found in ohci_quirks[]. */
315static int param_quirks;
316module_param_named(quirks, param_quirks, int, 0644);
317MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
318 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
319 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
320 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200321 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200322 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100323 ")");
324
Stefan Richtera007bb82008-04-07 22:33:35 +0200325#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100326#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200327#define OHCI_PARAM_DEBUG_IRQS 4
328#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100329
Stefan Richter5da3dac2010-04-02 14:05:02 +0200330#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
331
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100332static int param_debug;
333module_param_named(debug, param_debug, int, 0644);
334MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100335 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200336 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
337 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
338 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100339 ", or a combination, or all = -1)");
340
341static void log_irqs(u32 evt)
342{
Stefan Richtera007bb82008-04-07 22:33:35 +0200343 if (likely(!(param_debug &
344 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100345 return;
346
Stefan Richtera007bb82008-04-07 22:33:35 +0200347 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
348 !(evt & OHCI1394_busReset))
349 return;
350
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100351 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200352 evt & OHCI1394_selfIDComplete ? " selfID" : "",
353 evt & OHCI1394_RQPkt ? " AR_req" : "",
354 evt & OHCI1394_RSPkt ? " AR_resp" : "",
355 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
356 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
357 evt & OHCI1394_isochRx ? " IR" : "",
358 evt & OHCI1394_isochTx ? " IT" : "",
359 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
360 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200361 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500362 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200363 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100364 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200365 evt & OHCI1394_busReset ? " busReset" : "",
366 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
367 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
368 OHCI1394_respTxComplete | OHCI1394_isochRx |
369 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200370 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
371 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200372 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100373 ? " ?" : "");
374}
375
376static const char *speed[] = {
377 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
378};
379static const char *power[] = {
380 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
381 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
382};
383static const char port[] = { '.', '-', 'p', 'c', };
384
385static char _p(u32 *s, int shift)
386{
387 return port[*s >> shift & 3];
388}
389
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200390static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100391{
392 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
393 return;
394
Stefan Richter161b96e2008-06-14 14:23:43 +0200395 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
396 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100397
398 for (; self_id_count--; ++s)
399 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200400 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
401 "%s gc=%d %s %s%s%s\n",
402 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
403 speed[*s >> 14 & 3], *s >> 16 & 63,
404 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
405 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100406 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200407 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
408 *s, *s >> 24 & 63,
409 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
410 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100411}
412
413static const char *evts[] = {
414 [0x00] = "evt_no_status", [0x01] = "-reserved-",
415 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
416 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
417 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
418 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
419 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
420 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
421 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
422 [0x10] = "-reserved-", [0x11] = "ack_complete",
423 [0x12] = "ack_pending ", [0x13] = "-reserved-",
424 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
425 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
426 [0x18] = "-reserved-", [0x19] = "-reserved-",
427 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
428 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
429 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
430 [0x20] = "pending/cancelled",
431};
432static const char *tcodes[] = {
433 [0x0] = "QW req", [0x1] = "BW req",
434 [0x2] = "W resp", [0x3] = "-reserved-",
435 [0x4] = "QR req", [0x5] = "BR req",
436 [0x6] = "QR resp", [0x7] = "BR resp",
437 [0x8] = "cycle start", [0x9] = "Lk req",
438 [0xa] = "async stream packet", [0xb] = "Lk resp",
439 [0xc] = "-reserved-", [0xd] = "-reserved-",
440 [0xe] = "link internal", [0xf] = "-reserved-",
441};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100442
443static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
444{
445 int tcode = header[0] >> 4 & 0xf;
446 char specific[12];
447
448 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
449 return;
450
451 if (unlikely(evt >= ARRAY_SIZE(evts)))
452 evt = 0x1f;
453
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200454 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200455 fw_notify("A%c evt_bus_reset, generation %d\n",
456 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200457 return;
458 }
459
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100460 switch (tcode) {
461 case 0x0: case 0x6: case 0x8:
462 snprintf(specific, sizeof(specific), " = %08x",
463 be32_to_cpu((__force __be32)header[3]));
464 break;
465 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
466 snprintf(specific, sizeof(specific), " %x,%x",
467 header[3] >> 16, header[3] & 0xffff);
468 break;
469 default:
470 specific[0] = '\0';
471 }
472
473 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100474 case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200475 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100476 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100477 case 0xe:
478 fw_notify("A%c %s, PHY %08x %08x\n",
479 dir, evts[evt], header[1], header[2]);
480 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100481 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200482 fw_notify("A%c spd %x tl %02x, "
483 "%04x -> %04x, %s, "
484 "%s, %04x%08x%s\n",
485 dir, speed, header[0] >> 10 & 0x3f,
486 header[1] >> 16, header[0] >> 16, evts[evt],
487 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100488 break;
489 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200490 fw_notify("A%c spd %x tl %02x, "
491 "%04x -> %04x, %s, "
492 "%s%s\n",
493 dir, speed, header[0] >> 10 & 0x3f,
494 header[1] >> 16, header[0] >> 16, evts[evt],
495 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100496 }
497}
498
499#else
500
Stefan Richter5da3dac2010-04-02 14:05:02 +0200501#define param_debug 0
502static inline void log_irqs(u32 evt) {}
503static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
504static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100505
506#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
507
Adrian Bunk95688e92007-01-22 19:17:37 +0100508static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500509{
510 writel(data, ohci->registers + offset);
511}
512
Adrian Bunk95688e92007-01-22 19:17:37 +0100513static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500514{
515 return readl(ohci->registers + offset);
516}
517
Adrian Bunk95688e92007-01-22 19:17:37 +0100518static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500519{
520 /* Do a dummy read to flush writes. */
521 reg_read(ohci, OHCI1394_Version);
522}
523
Stefan Richter35d999b2010-04-10 16:04:56 +0200524static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500525{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200526 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200527 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500528
529 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200530 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200531 val = reg_read(ohci, OHCI1394_PhyControl);
532 if (val & OHCI1394_PhyControl_ReadDone)
533 return OHCI1394_PhyControl_ReadData(val);
534
Clemens Ladisch153e3972010-06-10 08:22:07 +0200535 /*
536 * Try a few times without waiting. Sleeping is necessary
537 * only when the link/PHY interface is busy.
538 */
539 if (i >= 3)
540 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500541 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200542 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500543
Stefan Richter35d999b2010-04-10 16:04:56 +0200544 return -EBUSY;
545}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200546
Stefan Richter35d999b2010-04-10 16:04:56 +0200547static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
548{
549 int i;
550
551 reg_write(ohci, OHCI1394_PhyControl,
552 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200553 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200554 val = reg_read(ohci, OHCI1394_PhyControl);
555 if (!(val & OHCI1394_PhyControl_WritePending))
556 return 0;
557
Clemens Ladisch153e3972010-06-10 08:22:07 +0200558 if (i >= 3)
559 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200560 }
561 fw_error("failed to write phy reg\n");
562
563 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200564}
565
Stefan Richter02d37be2010-07-08 16:09:06 +0200566static int update_phy_reg(struct fw_ohci *ohci, int addr,
567 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500568{
Stefan Richter02d37be2010-07-08 16:09:06 +0200569 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200570 if (ret < 0)
571 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500572
Clemens Ladische7014da2010-04-01 16:40:18 +0200573 /*
574 * The interrupt status bits are cleared by writing a one bit.
575 * Avoid clearing them unless explicitly requested in set_bits.
576 */
577 if (addr == 5)
578 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500579
Stefan Richter35d999b2010-04-10 16:04:56 +0200580 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500581}
582
Stefan Richter35d999b2010-04-10 16:04:56 +0200583static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200584{
Stefan Richter35d999b2010-04-10 16:04:56 +0200585 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200586
Stefan Richter02d37be2010-07-08 16:09:06 +0200587 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200588 if (ret < 0)
589 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200590
Stefan Richter35d999b2010-04-10 16:04:56 +0200591 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500592}
593
Stefan Richter02d37be2010-07-08 16:09:06 +0200594static int ohci_read_phy_reg(struct fw_card *card, int addr)
595{
596 struct fw_ohci *ohci = fw_ohci(card);
597 int ret;
598
599 mutex_lock(&ohci->phy_reg_mutex);
600 ret = read_phy_reg(ohci, addr);
601 mutex_unlock(&ohci->phy_reg_mutex);
602
603 return ret;
604}
605
Kristian Høgsberged568912006-12-19 19:58:35 -0500606static int ohci_update_phy_reg(struct fw_card *card, int addr,
607 int clear_bits, int set_bits)
608{
609 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200610 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500611
Stefan Richter02d37be2010-07-08 16:09:06 +0200612 mutex_lock(&ohci->phy_reg_mutex);
613 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
614 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500615
Stefan Richter02d37be2010-07-08 16:09:06 +0200616 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500617}
618
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100619static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500620{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100621 return page_private(ctx->pages[i]);
622}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500623
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100624static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
625{
626 struct descriptor *d;
627
628 d = &ctx->descriptors[index];
629 d->branch_address &= cpu_to_le32(~0xf);
630 d->res_count = cpu_to_le16(PAGE_SIZE);
631 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500632
Stefan Richter071595e2010-07-27 13:20:33 +0200633 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100634 d = &ctx->descriptors[ctx->last_buffer_index];
635 d->branch_address |= cpu_to_le32(1);
636
637 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500638
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400639 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500640 flush_writes(ctx->ohci);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200641}
642
Jay Fenlasona55709b2008-10-22 15:59:42 -0400643static void ar_context_release(struct ar_context *ctx)
644{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100645 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400646
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100647 if (ctx->buffer)
648 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
649
650 for (i = 0; i < AR_BUFFERS; i++)
651 if (ctx->pages[i]) {
652 dma_unmap_page(ctx->ohci->card.device,
653 ar_buffer_bus(ctx, i),
654 PAGE_SIZE, DMA_FROM_DEVICE);
655 __free_page(ctx->pages[i]);
656 }
657}
658
659static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
660{
661 if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
662 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
663 flush_writes(ctx->ohci);
664
665 fw_error("AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400666 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100667 /* FIXME: restart? */
668}
669
670static inline unsigned int ar_next_buffer_index(unsigned int index)
671{
672 return (index + 1) % AR_BUFFERS;
673}
674
675static inline unsigned int ar_prev_buffer_index(unsigned int index)
676{
677 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
678}
679
680static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
681{
682 return ar_next_buffer_index(ctx->last_buffer_index);
683}
684
685/*
686 * We search for the buffer that contains the last AR packet DMA data written
687 * by the controller.
688 */
689static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
690 unsigned int *buffer_offset)
691{
692 unsigned int i, next_i, last = ctx->last_buffer_index;
693 __le16 res_count, next_res_count;
694
695 i = ar_first_buffer_index(ctx);
696 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
697
698 /* A buffer that is not yet completely filled must be the last one. */
699 while (i != last && res_count == 0) {
700
701 /* Peek at the next descriptor. */
702 next_i = ar_next_buffer_index(i);
703 rmb(); /* read descriptors in order */
704 next_res_count = ACCESS_ONCE(
705 ctx->descriptors[next_i].res_count);
706 /*
707 * If the next descriptor is still empty, we must stop at this
708 * descriptor.
709 */
710 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
711 /*
712 * The exception is when the DMA data for one packet is
713 * split over three buffers; in this case, the middle
714 * buffer's descriptor might be never updated by the
715 * controller and look still empty, and we have to peek
716 * at the third one.
717 */
718 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
719 next_i = ar_next_buffer_index(next_i);
720 rmb();
721 next_res_count = ACCESS_ONCE(
722 ctx->descriptors[next_i].res_count);
723 if (next_res_count != cpu_to_le16(PAGE_SIZE))
724 goto next_buffer_is_active;
725 }
726
727 break;
728 }
729
730next_buffer_is_active:
731 i = next_i;
732 res_count = next_res_count;
733 }
734
735 rmb(); /* read res_count before the DMA data */
736
737 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
738 if (*buffer_offset > PAGE_SIZE) {
739 *buffer_offset = 0;
740 ar_context_abort(ctx, "corrupted descriptor");
741 }
742
743 return i;
744}
745
746static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
747 unsigned int end_buffer_index,
748 unsigned int end_buffer_offset)
749{
750 unsigned int i;
751
752 i = ar_first_buffer_index(ctx);
753 while (i != end_buffer_index) {
754 dma_sync_single_for_cpu(ctx->ohci->card.device,
755 ar_buffer_bus(ctx, i),
756 PAGE_SIZE, DMA_FROM_DEVICE);
757 i = ar_next_buffer_index(i);
758 }
759 if (end_buffer_offset > 0)
760 dma_sync_single_for_cpu(ctx->ohci->card.device,
761 ar_buffer_bus(ctx, i),
762 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400763}
764
Stefan Richter11bf20a2008-03-01 02:47:15 +0100765#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
766#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100767 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100768#else
769#define cond_le32_to_cpu(v) le32_to_cpu(v)
770#endif
771
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500772static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500773{
Kristian Høgsberged568912006-12-19 19:58:35 -0500774 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500775 struct fw_packet p;
776 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100777 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500778
Stefan Richter11bf20a2008-03-01 02:47:15 +0100779 p.header[0] = cond_le32_to_cpu(buffer[0]);
780 p.header[1] = cond_le32_to_cpu(buffer[1]);
781 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500782
783 tcode = (p.header[0] >> 4) & 0x0f;
784 switch (tcode) {
785 case TCODE_WRITE_QUADLET_REQUEST:
786 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500787 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500788 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500789 p.payload_length = 0;
790 break;
791
792 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100793 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500794 p.header_length = 16;
795 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500796 break;
797
798 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500799 case TCODE_READ_BLOCK_RESPONSE:
800 case TCODE_LOCK_REQUEST:
801 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100802 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500803 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500804 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100805 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
806 ar_context_abort(ctx, "invalid packet length");
807 return NULL;
808 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500809 break;
810
811 case TCODE_WRITE_RESPONSE:
812 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500813 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500814 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500815 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500816 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200817
818 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100819 ar_context_abort(ctx, "invalid tcode");
820 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500821 }
822
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500823 p.payload = (void *) buffer + p.header_length;
824
825 /* FIXME: What to do about evt_* errors? */
826 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100827 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100828 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500829
Stefan Richter43286562008-03-11 21:22:26 +0100830 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500831 p.speed = (status >> 21) & 0x7;
832 p.timestamp = status & 0xffff;
833 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500834
Stefan Richter43286562008-03-11 21:22:26 +0100835 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100836
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400837 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200838 * Several controllers, notably from NEC and VIA, forget to
839 * write ack_complete status at PHY packet reception.
840 */
841 if (evt == OHCI1394_evt_no_status &&
842 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
843 p.ack = ACK_COMPLETE;
844
845 /*
846 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500847 * the new generation number when a bus reset happens (see
848 * section 8.4.2.3). This helps us determine when a request
849 * was received and make sure we send the response in the same
850 * generation. We only need this for requests; for responses
851 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400852 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200853 *
854 * Alas some chips sometimes emit bus reset packets with a
855 * wrong generation. We set the correct generation for these
856 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400857 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200858 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100859 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200860 ohci->request_generation = (p.header[2] >> 16) & 0xff;
861 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500862 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200863 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500864 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200865 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500866
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500867 return buffer + length + 1;
868}
Kristian Høgsberged568912006-12-19 19:58:35 -0500869
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100870static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
871{
872 void *next;
873
874 while (p < end) {
875 next = handle_ar_packet(ctx, p);
876 if (!next)
877 return p;
878 p = next;
879 }
880
881 return p;
882}
883
884static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
885{
886 unsigned int i;
887
888 i = ar_first_buffer_index(ctx);
889 while (i != end_buffer) {
890 dma_sync_single_for_device(ctx->ohci->card.device,
891 ar_buffer_bus(ctx, i),
892 PAGE_SIZE, DMA_FROM_DEVICE);
893 ar_context_link_page(ctx, i);
894 i = ar_next_buffer_index(i);
895 }
896}
897
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500898static void ar_context_tasklet(unsigned long data)
899{
900 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100901 unsigned int end_buffer_index, end_buffer_offset;
902 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500903
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100904 p = ctx->pointer;
905 if (!p)
906 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500907
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100908 end_buffer_index = ar_search_last_active_buffer(ctx,
909 &end_buffer_offset);
910 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
911 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500912
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100913 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400914 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100915 * The filled part of the overall buffer wraps around; handle
916 * all packets up to the buffer end here. If the last packet
917 * wraps around, its tail will be visible after the buffer end
918 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400919 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100920 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
921 p = handle_ar_packets(ctx, p, buffer_end);
922 if (p < buffer_end)
923 goto error;
924 /* adjust p to point back into the actual buffer */
925 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500926 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100927
928 p = handle_ar_packets(ctx, p, end);
929 if (p != end) {
930 if (p > end)
931 ar_context_abort(ctx, "inconsistent descriptor");
932 goto error;
933 }
934
935 ctx->pointer = p;
936 ar_recycle_buffers(ctx, end_buffer_index);
937
938 return;
939
940error:
941 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500942}
943
Clemens Ladischec766a72010-11-30 08:25:17 +0100944static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
945 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500946{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100947 unsigned int i;
948 dma_addr_t dma_addr;
949 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
950 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500951
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500952 ctx->regs = regs;
953 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500954 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
955
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100956 for (i = 0; i < AR_BUFFERS; i++) {
957 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
958 if (!ctx->pages[i])
959 goto out_of_memory;
960 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
961 0, PAGE_SIZE, DMA_FROM_DEVICE);
962 if (dma_mapping_error(ohci->card.device, dma_addr)) {
963 __free_page(ctx->pages[i]);
964 ctx->pages[i] = NULL;
965 goto out_of_memory;
966 }
967 set_page_private(ctx->pages[i], dma_addr);
968 }
969
970 for (i = 0; i < AR_BUFFERS; i++)
971 pages[i] = ctx->pages[i];
972 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
973 pages[AR_BUFFERS + i] = ctx->pages[i];
974 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +0100975 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100976 if (!ctx->buffer)
977 goto out_of_memory;
978
Clemens Ladischec766a72010-11-30 08:25:17 +0100979 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
980 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100981
982 for (i = 0; i < AR_BUFFERS; i++) {
983 d = &ctx->descriptors[i];
984 d->req_count = cpu_to_le16(PAGE_SIZE);
985 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
986 DESCRIPTOR_STATUS |
987 DESCRIPTOR_BRANCH_ALWAYS);
988 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
989 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
990 ar_next_buffer_index(i) * sizeof(struct descriptor));
991 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500992
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400993 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100994
995out_of_memory:
996 ar_context_release(ctx);
997
998 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400999}
1000
1001static void ar_context_run(struct ar_context *ctx)
1002{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001003 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001004
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001005 for (i = 0; i < AR_BUFFERS; i++)
1006 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001007
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001008 ctx->pointer = ctx->buffer;
1009
1010 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001011 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001012 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001013}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001014
Stefan Richter53dca512008-12-14 21:47:04 +01001015static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001016{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001017 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001018
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001019 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001020
1021 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001022 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001023 return d;
1024 else
1025 return d + z - 1;
1026}
1027
Kristian Høgsberg30200732007-02-16 17:34:39 -05001028static void context_tasklet(unsigned long data)
1029{
1030 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001031 struct descriptor *d, *last;
1032 u32 address;
1033 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001034 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001035
David Moorefe5ca632008-01-06 17:21:41 -05001036 desc = list_entry(ctx->buffer_list.next,
1037 struct descriptor_buffer, list);
1038 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001039 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001040 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001041 address = le32_to_cpu(last->branch_address);
1042 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001043 address &= ~0xf;
1044
1045 /* If the branch address points to a buffer outside of the
1046 * current buffer, advance to the next buffer. */
1047 if (address < desc->buffer_bus ||
1048 address >= desc->buffer_bus + desc->used)
1049 desc = list_entry(desc->list.next,
1050 struct descriptor_buffer, list);
1051 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001052 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001053
1054 if (!ctx->callback(ctx, d, last))
1055 break;
1056
David Moorefe5ca632008-01-06 17:21:41 -05001057 if (old_desc != desc) {
1058 /* If we've advanced to the next buffer, move the
1059 * previous buffer to the free list. */
1060 unsigned long flags;
1061 old_desc->used = 0;
1062 spin_lock_irqsave(&ctx->ohci->lock, flags);
1063 list_move_tail(&old_desc->list, &ctx->buffer_list);
1064 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1065 }
1066 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001067 }
1068}
1069
David Moorefe5ca632008-01-06 17:21:41 -05001070/*
1071 * Allocate a new buffer and add it to the list of free buffers for this
1072 * context. Must be called with ohci->lock held.
1073 */
Stefan Richter53dca512008-12-14 21:47:04 +01001074static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001075{
1076 struct descriptor_buffer *desc;
Stefan Richterf5101d52008-03-14 00:27:49 +01001077 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001078 int offset;
1079
1080 /*
1081 * 16MB of descriptors should be far more than enough for any DMA
1082 * program. This will catch run-away userspace or DoS attacks.
1083 */
1084 if (ctx->total_allocation >= 16*1024*1024)
1085 return -ENOMEM;
1086
1087 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1088 &bus_addr, GFP_ATOMIC);
1089 if (!desc)
1090 return -ENOMEM;
1091
1092 offset = (void *)&desc->buffer - (void *)desc;
1093 desc->buffer_size = PAGE_SIZE - offset;
1094 desc->buffer_bus = bus_addr + offset;
1095 desc->used = 0;
1096
1097 list_add_tail(&desc->list, &ctx->buffer_list);
1098 ctx->total_allocation += PAGE_SIZE;
1099
1100 return 0;
1101}
1102
Stefan Richter53dca512008-12-14 21:47:04 +01001103static int context_init(struct context *ctx, struct fw_ohci *ohci,
1104 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001105{
1106 ctx->ohci = ohci;
1107 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001108 ctx->total_allocation = 0;
1109
1110 INIT_LIST_HEAD(&ctx->buffer_list);
1111 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001112 return -ENOMEM;
1113
David Moorefe5ca632008-01-06 17:21:41 -05001114 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1115 struct descriptor_buffer, list);
1116
Kristian Høgsberg30200732007-02-16 17:34:39 -05001117 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1118 ctx->callback = callback;
1119
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001120 /*
1121 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001122 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001123 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001124 */
David Moorefe5ca632008-01-06 17:21:41 -05001125 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1126 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1127 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1128 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1129 ctx->last = ctx->buffer_tail->buffer;
1130 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001131
1132 return 0;
1133}
1134
Stefan Richter53dca512008-12-14 21:47:04 +01001135static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001136{
1137 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001138 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001139
David Moorefe5ca632008-01-06 17:21:41 -05001140 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1141 dma_free_coherent(card->device, PAGE_SIZE, desc,
1142 desc->buffer_bus -
1143 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001144}
1145
David Moorefe5ca632008-01-06 17:21:41 -05001146/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001147static struct descriptor *context_get_descriptors(struct context *ctx,
1148 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001149{
David Moorefe5ca632008-01-06 17:21:41 -05001150 struct descriptor *d = NULL;
1151 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001152
David Moorefe5ca632008-01-06 17:21:41 -05001153 if (z * sizeof(*d) > desc->buffer_size)
1154 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001155
David Moorefe5ca632008-01-06 17:21:41 -05001156 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1157 /* No room for the descriptor in this buffer, so advance to the
1158 * next one. */
1159
1160 if (desc->list.next == &ctx->buffer_list) {
1161 /* If there is no free buffer next in the list,
1162 * allocate one. */
1163 if (context_add_buffer(ctx) < 0)
1164 return NULL;
1165 }
1166 desc = list_entry(desc->list.next,
1167 struct descriptor_buffer, list);
1168 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001169 }
1170
David Moorefe5ca632008-01-06 17:21:41 -05001171 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001172 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001173 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001174
1175 return d;
1176}
1177
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001178static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001179{
1180 struct fw_ohci *ohci = ctx->ohci;
1181
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001182 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001183 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001184 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1185 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001186 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001187 flush_writes(ohci);
1188}
1189
1190static void context_append(struct context *ctx,
1191 struct descriptor *d, int z, int extra)
1192{
1193 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001194 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001195
David Moorefe5ca632008-01-06 17:21:41 -05001196 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001197
David Moorefe5ca632008-01-06 17:21:41 -05001198 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001199
1200 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -05001201 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1202 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001203}
1204
1205static void context_stop(struct context *ctx)
1206{
1207 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001208 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001209
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001210 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001211 ctx->running = false;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001212 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001213
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001214 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001215 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001216 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001217 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001218
Stefan Richterb980f5a2007-07-12 22:25:14 +02001219 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001220 }
Stefan Richterb0068542009-01-05 20:43:23 +01001221 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001222}
Kristian Høgsberged568912006-12-19 19:58:35 -05001223
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001224struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001225 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001226 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001227};
1228
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001229/*
1230 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001231 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001232 * generation handling and locking around packet queue manipulation.
1233 */
Stefan Richter53dca512008-12-14 21:47:04 +01001234static int at_context_queue_packet(struct context *ctx,
1235 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001236{
Kristian Høgsberged568912006-12-19 19:58:35 -05001237 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001238 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001239 struct driver_data *driver_data;
1240 struct descriptor *d, *last;
1241 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001242 int z, tcode;
1243
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001244 d = context_get_descriptors(ctx, 4, &d_bus);
1245 if (d == NULL) {
1246 packet->ack = RCODE_SEND_ERROR;
1247 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001248 }
1249
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001250 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001251 d[0].res_count = cpu_to_le16(packet->timestamp);
1252
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001253 /*
1254 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001255 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001256 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001257 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001258
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001259 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001260 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001261 switch (tcode) {
1262 case TCODE_WRITE_QUADLET_REQUEST:
1263 case TCODE_WRITE_BLOCK_REQUEST:
1264 case TCODE_WRITE_RESPONSE:
1265 case TCODE_READ_QUADLET_REQUEST:
1266 case TCODE_READ_BLOCK_REQUEST:
1267 case TCODE_READ_QUADLET_RESPONSE:
1268 case TCODE_READ_BLOCK_RESPONSE:
1269 case TCODE_LOCK_REQUEST:
1270 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001271 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1272 (packet->speed << 16));
1273 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1274 (packet->header[0] & 0xffff0000));
1275 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001276
Kristian Høgsberged568912006-12-19 19:58:35 -05001277 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001278 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001279 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001280 header[3] = (__force __le32) packet->header[3];
1281
1282 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001283 break;
1284
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001285 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001286 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1287 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001288 header[1] = cpu_to_le32(packet->header[1]);
1289 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001290 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001291
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001292 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001293 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001294 break;
1295
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001296 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001297 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1298 (packet->speed << 16));
1299 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1300 d[0].req_count = cpu_to_le16(8);
1301 break;
1302
1303 default:
1304 /* BUG(); */
1305 packet->ack = RCODE_SEND_ERROR;
1306 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001307 }
1308
Clemens Ladischda289472011-04-11 09:57:54 +02001309 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001310 driver_data = (struct driver_data *) &d[3];
1311 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001312 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001313
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001314 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001315 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1316 payload_bus = dma_map_single(ohci->card.device,
1317 packet->payload,
1318 packet->payload_length,
1319 DMA_TO_DEVICE);
1320 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1321 packet->ack = RCODE_SEND_ERROR;
1322 return -1;
1323 }
1324 packet->payload_bus = payload_bus;
1325 packet->payload_mapped = true;
1326 } else {
1327 memcpy(driver_data->inline_data, packet->payload,
1328 packet->payload_length);
1329 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001330 }
1331
1332 d[2].req_count = cpu_to_le16(packet->payload_length);
1333 d[2].data_address = cpu_to_le32(payload_bus);
1334 last = &d[2];
1335 z = 3;
1336 } else {
1337 last = &d[0];
1338 z = 2;
1339 }
1340
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001341 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1342 DESCRIPTOR_IRQ_ALWAYS |
1343 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001344
Stefan Richterb6258fc2011-02-26 15:08:35 +01001345 /* FIXME: Document how the locking works. */
1346 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001347 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001348 dma_unmap_single(ohci->card.device, payload_bus,
1349 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001350 packet->ack = RCODE_GENERATION;
1351 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001352 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001353
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001354 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001355
Clemens Ladisch13882a82011-05-02 09:33:56 +02001356 if (ctx->running) {
1357 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
1358 flush_writes(ohci);
1359 } else {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001360 context_run(ctx, 0);
Clemens Ladisch13882a82011-05-02 09:33:56 +02001361 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001362
1363 return 0;
1364}
1365
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001366static void at_context_flush(struct context *ctx)
1367{
1368 tasklet_disable(&ctx->tasklet);
1369
1370 ctx->flushing = true;
1371 context_tasklet((unsigned long)ctx);
1372 ctx->flushing = false;
1373
1374 tasklet_enable(&ctx->tasklet);
1375}
1376
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001377static int handle_at_packet(struct context *context,
1378 struct descriptor *d,
1379 struct descriptor *last)
1380{
1381 struct driver_data *driver_data;
1382 struct fw_packet *packet;
1383 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001384 int evt;
1385
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001386 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001387 /* This descriptor isn't done yet, stop iteration. */
1388 return 0;
1389
1390 driver_data = (struct driver_data *) &d[3];
1391 packet = driver_data->packet;
1392 if (packet == NULL)
1393 /* This packet was cancelled, just continue. */
1394 return 1;
1395
Stefan Richter19593ff2009-10-14 20:40:10 +02001396 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001397 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001398 packet->payload_length, DMA_TO_DEVICE);
1399
1400 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1401 packet->timestamp = le16_to_cpu(last->res_count);
1402
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001403 log_ar_at_event('T', packet->speed, packet->header, evt);
1404
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001405 switch (evt) {
1406 case OHCI1394_evt_timeout:
1407 /* Async response transmit timed out. */
1408 packet->ack = RCODE_CANCELLED;
1409 break;
1410
1411 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001412 /*
1413 * The packet was flushed should give same error as
1414 * when we try to use a stale generation count.
1415 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001416 packet->ack = RCODE_GENERATION;
1417 break;
1418
1419 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001420 if (context->flushing)
1421 packet->ack = RCODE_GENERATION;
1422 else {
1423 /*
1424 * Using a valid (current) generation count, but the
1425 * node is not on the bus or not sending acks.
1426 */
1427 packet->ack = RCODE_NO_ACK;
1428 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001429 break;
1430
1431 case ACK_COMPLETE + 0x10:
1432 case ACK_PENDING + 0x10:
1433 case ACK_BUSY_X + 0x10:
1434 case ACK_BUSY_A + 0x10:
1435 case ACK_BUSY_B + 0x10:
1436 case ACK_DATA_ERROR + 0x10:
1437 case ACK_TYPE_ERROR + 0x10:
1438 packet->ack = evt - 0x10;
1439 break;
1440
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001441 case OHCI1394_evt_no_status:
1442 if (context->flushing) {
1443 packet->ack = RCODE_GENERATION;
1444 break;
1445 }
1446 /* fall through */
1447
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001448 default:
1449 packet->ack = RCODE_SEND_ERROR;
1450 break;
1451 }
1452
1453 packet->callback(packet, &ohci->card, packet->ack);
1454
1455 return 1;
1456}
1457
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001458#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1459#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1460#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1461#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1462#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001463
Stefan Richter53dca512008-12-14 21:47:04 +01001464static void handle_local_rom(struct fw_ohci *ohci,
1465 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001466{
1467 struct fw_packet response;
1468 int tcode, length, i;
1469
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001470 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001471 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001472 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001473 else
1474 length = 4;
1475
1476 i = csr - CSR_CONFIG_ROM;
1477 if (i + length > CONFIG_ROM_SIZE) {
1478 fw_fill_response(&response, packet->header,
1479 RCODE_ADDRESS_ERROR, NULL, 0);
1480 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1481 fw_fill_response(&response, packet->header,
1482 RCODE_TYPE_ERROR, NULL, 0);
1483 } else {
1484 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1485 (void *) ohci->config_rom + i, length);
1486 }
1487
1488 fw_core_handle_response(&ohci->card, &response);
1489}
1490
Stefan Richter53dca512008-12-14 21:47:04 +01001491static void handle_local_lock(struct fw_ohci *ohci,
1492 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001493{
1494 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001495 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001496 __be32 *payload, lock_old;
1497 u32 lock_arg, lock_data;
1498
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001499 tcode = HEADER_GET_TCODE(packet->header[0]);
1500 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001501 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001502 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001503
1504 if (tcode == TCODE_LOCK_REQUEST &&
1505 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1506 lock_arg = be32_to_cpu(payload[0]);
1507 lock_data = be32_to_cpu(payload[1]);
1508 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1509 lock_arg = 0;
1510 lock_data = 0;
1511 } else {
1512 fw_fill_response(&response, packet->header,
1513 RCODE_TYPE_ERROR, NULL, 0);
1514 goto out;
1515 }
1516
1517 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1518 reg_write(ohci, OHCI1394_CSRData, lock_data);
1519 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1520 reg_write(ohci, OHCI1394_CSRControl, sel);
1521
Clemens Ladische1393662010-04-12 10:35:44 +02001522 for (try = 0; try < 20; try++)
1523 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1524 lock_old = cpu_to_be32(reg_read(ohci,
1525 OHCI1394_CSRData));
1526 fw_fill_response(&response, packet->header,
1527 RCODE_COMPLETE,
1528 &lock_old, sizeof(lock_old));
1529 goto out;
1530 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001531
Clemens Ladische1393662010-04-12 10:35:44 +02001532 fw_error("swap not done (CSR lock timeout)\n");
1533 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1534
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001535 out:
1536 fw_core_handle_response(&ohci->card, &response);
1537}
1538
Stefan Richter53dca512008-12-14 21:47:04 +01001539static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001540{
Clemens Ladisch26082032010-04-12 10:35:30 +02001541 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001542
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001543 if (ctx == &ctx->ohci->at_request_ctx) {
1544 packet->ack = ACK_PENDING;
1545 packet->callback(packet, &ctx->ohci->card, packet->ack);
1546 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001547
1548 offset =
1549 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001550 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001551 packet->header[2];
1552 csr = offset - CSR_REGISTER_BASE;
1553
1554 /* Handle config rom reads. */
1555 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1556 handle_local_rom(ctx->ohci, packet, csr);
1557 else switch (csr) {
1558 case CSR_BUS_MANAGER_ID:
1559 case CSR_BANDWIDTH_AVAILABLE:
1560 case CSR_CHANNELS_AVAILABLE_HI:
1561 case CSR_CHANNELS_AVAILABLE_LO:
1562 handle_local_lock(ctx->ohci, packet, csr);
1563 break;
1564 default:
1565 if (ctx == &ctx->ohci->at_request_ctx)
1566 fw_core_handle_request(&ctx->ohci->card, packet);
1567 else
1568 fw_core_handle_response(&ctx->ohci->card, packet);
1569 break;
1570 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001571
1572 if (ctx == &ctx->ohci->at_response_ctx) {
1573 packet->ack = ACK_COMPLETE;
1574 packet->callback(packet, &ctx->ohci->card, packet->ack);
1575 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001576}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001577
Stefan Richter53dca512008-12-14 21:47:04 +01001578static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001579{
Kristian Høgsberged568912006-12-19 19:58:35 -05001580 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001581 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001582
1583 spin_lock_irqsave(&ctx->ohci->lock, flags);
1584
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001585 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001586 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001587 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1588 handle_local_request(ctx, packet);
1589 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001590 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001591
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001592 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001593 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1594
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001595 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001596 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001597
Kristian Høgsberged568912006-12-19 19:58:35 -05001598}
1599
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001600static void detect_dead_context(struct fw_ohci *ohci,
1601 const char *name, unsigned int regs)
1602{
1603 u32 ctl;
1604
1605 ctl = reg_read(ohci, CONTROL_SET(regs));
1606 if (ctl & CONTEXT_DEAD) {
1607#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
1608 fw_error("DMA context %s has stopped, error code: %s\n",
1609 name, evts[ctl & 0x1f]);
1610#else
1611 fw_error("DMA context %s has stopped, error code: %#x\n",
1612 name, ctl & 0x1f);
1613#endif
1614 }
1615}
1616
1617static void handle_dead_contexts(struct fw_ohci *ohci)
1618{
1619 unsigned int i;
1620 char name[8];
1621
1622 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1623 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1624 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1625 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1626 for (i = 0; i < 32; ++i) {
1627 if (!(ohci->it_context_support & (1 << i)))
1628 continue;
1629 sprintf(name, "IT%u", i);
1630 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1631 }
1632 for (i = 0; i < 32; ++i) {
1633 if (!(ohci->ir_context_support & (1 << i)))
1634 continue;
1635 sprintf(name, "IR%u", i);
1636 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1637 }
1638 /* TODO: maybe try to flush and restart the dead contexts */
1639}
1640
Clemens Ladischa48777e2010-06-10 08:33:07 +02001641static u32 cycle_timer_ticks(u32 cycle_timer)
1642{
1643 u32 ticks;
1644
1645 ticks = cycle_timer & 0xfff;
1646 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1647 ticks += (3072 * 8000) * (cycle_timer >> 25);
1648
1649 return ticks;
1650}
1651
1652/*
1653 * Some controllers exhibit one or more of the following bugs when updating the
1654 * iso cycle timer register:
1655 * - When the lowest six bits are wrapping around to zero, a read that happens
1656 * at the same time will return garbage in the lowest ten bits.
1657 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1658 * not incremented for about 60 ns.
1659 * - Occasionally, the entire register reads zero.
1660 *
1661 * To catch these, we read the register three times and ensure that the
1662 * difference between each two consecutive reads is approximately the same, i.e.
1663 * less than twice the other. Furthermore, any negative difference indicates an
1664 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1665 * execute, so we have enough precision to compute the ratio of the differences.)
1666 */
1667static u32 get_cycle_time(struct fw_ohci *ohci)
1668{
1669 u32 c0, c1, c2;
1670 u32 t0, t1, t2;
1671 s32 diff01, diff12;
1672 int i;
1673
1674 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1675
1676 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1677 i = 0;
1678 c1 = c2;
1679 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1680 do {
1681 c0 = c1;
1682 c1 = c2;
1683 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1684 t0 = cycle_timer_ticks(c0);
1685 t1 = cycle_timer_ticks(c1);
1686 t2 = cycle_timer_ticks(c2);
1687 diff01 = t1 - t0;
1688 diff12 = t2 - t1;
1689 } while ((diff01 <= 0 || diff12 <= 0 ||
1690 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1691 && i++ < 20);
1692 }
1693
1694 return c2;
1695}
1696
1697/*
1698 * This function has to be called at least every 64 seconds. The bus_time
1699 * field stores not only the upper 25 bits of the BUS_TIME register but also
1700 * the most significant bit of the cycle timer in bit 6 so that we can detect
1701 * changes in this bit.
1702 */
1703static u32 update_bus_time(struct fw_ohci *ohci)
1704{
1705 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1706
1707 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1708 ohci->bus_time += 0x40;
1709
1710 return ohci->bus_time | cycle_time_seconds;
1711}
1712
Kristian Høgsberged568912006-12-19 19:58:35 -05001713static void bus_reset_tasklet(unsigned long data)
1714{
1715 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001716 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001717 int generation, new_generation;
1718 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001719 void *free_rom = NULL;
1720 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001721 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001722
1723 reg = reg_read(ohci, OHCI1394_NodeID);
1724 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001725 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001726 return;
1727 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001728 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1729 fw_notify("malconfigured bus\n");
1730 return;
1731 }
1732 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1733 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001734
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001735 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1736 if (!(ohci->is_root && is_new_root))
1737 reg_write(ohci, OHCI1394_LinkControlSet,
1738 OHCI1394_LinkControl_cycleMaster);
1739 ohci->is_root = is_new_root;
1740
Stefan Richterc8a9a492008-03-19 21:40:32 +01001741 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1742 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1743 fw_notify("inconsistent self IDs\n");
1744 return;
1745 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001746 /*
1747 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001748 * bytes in the self ID receive buffer. Since we also receive
1749 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001750 * bit extra to get the actual number of self IDs.
1751 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001752 self_id_count = (reg >> 3) & 0xff;
1753 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001754 fw_notify("inconsistent self IDs\n");
1755 return;
1756 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001757 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001758 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001759
1760 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001761 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1762 fw_notify("inconsistent self IDs\n");
1763 return;
1764 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001765 ohci->self_id_buffer[j] =
1766 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001767 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001768 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001769
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001770 /*
1771 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001772 * problem we face is that a new bus reset can start while we
1773 * read out the self IDs from the DMA buffer. If this happens,
1774 * the DMA buffer will be overwritten with new self IDs and we
1775 * will read out inconsistent data. The OHCI specification
1776 * (section 11.2) recommends a technique similar to
1777 * linux/seqlock.h, where we remember the generation of the
1778 * self IDs in the buffer before reading them out and compare
1779 * it to the current generation after reading them out. If
1780 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001781 * of self IDs.
1782 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001783
1784 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1785 if (new_generation != generation) {
1786 fw_notify("recursive bus reset detected, "
1787 "discarding self ids\n");
1788 return;
1789 }
1790
1791 /* FIXME: Document how the locking works. */
1792 spin_lock_irqsave(&ohci->lock, flags);
1793
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001794 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001795 context_stop(&ohci->at_request_ctx);
1796 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001797
1798 spin_unlock_irqrestore(&ohci->lock, flags);
1799
Stefan Richter78dec562011-01-01 15:15:40 +01001800 /*
1801 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1802 * packets in the AT queues and software needs to drain them.
1803 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1804 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001805 at_context_flush(&ohci->at_request_ctx);
1806 at_context_flush(&ohci->at_response_ctx);
1807
1808 spin_lock_irqsave(&ohci->lock, flags);
1809
1810 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05001811 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1812
Stefan Richter4a635592010-02-21 17:58:01 +01001813 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001814 ohci->request_generation = generation;
1815
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001816 /*
1817 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001818 * have to do it under the spinlock also. If a new config rom
1819 * was set up before this reset, the old one is now no longer
1820 * in use and we can free it. Update the config rom pointers
1821 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01001822 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001823 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001824
1825 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001826 if (ohci->next_config_rom != ohci->config_rom) {
1827 free_rom = ohci->config_rom;
1828 free_rom_bus = ohci->config_rom_bus;
1829 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001830 ohci->config_rom = ohci->next_config_rom;
1831 ohci->config_rom_bus = ohci->next_config_rom_bus;
1832 ohci->next_config_rom = NULL;
1833
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001834 /*
1835 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001836 * config_rom registers. Writing the header quadlet
1837 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001838 * do that last.
1839 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001840 reg_write(ohci, OHCI1394_BusOptions,
1841 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001842 ohci->config_rom[0] = ohci->next_header;
1843 reg_write(ohci, OHCI1394_ConfigROMhdr,
1844 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001845 }
1846
Stefan Richter080de8c2008-02-28 20:54:43 +01001847#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1848 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1849 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1850#endif
1851
Kristian Høgsberged568912006-12-19 19:58:35 -05001852 spin_unlock_irqrestore(&ohci->lock, flags);
1853
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001854 if (free_rom)
1855 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1856 free_rom, free_rom_bus);
1857
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001858 log_selfids(ohci->node_id, generation,
1859 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001860
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001861 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001862 self_id_count, ohci->self_id_buffer,
1863 ohci->csr_state_setclear_abdicate);
1864 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001865}
1866
1867static irqreturn_t irq_handler(int irq, void *data)
1868{
1869 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001870 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001871 int i;
1872
1873 event = reg_read(ohci, OHCI1394_IntEventClear);
1874
Stefan Richtera5159582007-06-09 19:31:14 +02001875 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001876 return IRQ_NONE;
1877
Clemens Ladisch8327b372010-11-30 08:24:32 +01001878 /*
1879 * busReset and postedWriteErr must not be cleared yet
1880 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
1881 */
1882 reg_write(ohci, OHCI1394_IntEventClear,
1883 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001884 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001885
1886 if (event & OHCI1394_selfIDComplete)
1887 tasklet_schedule(&ohci->bus_reset_tasklet);
1888
1889 if (event & OHCI1394_RQPkt)
1890 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1891
1892 if (event & OHCI1394_RSPkt)
1893 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1894
1895 if (event & OHCI1394_reqTxComplete)
1896 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1897
1898 if (event & OHCI1394_respTxComplete)
1899 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1900
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001901 if (event & OHCI1394_isochRx) {
1902 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
1903 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001904
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001905 while (iso_event) {
1906 i = ffs(iso_event) - 1;
1907 tasklet_schedule(
1908 &ohci->ir_context_list[i].context.tasklet);
1909 iso_event &= ~(1 << i);
1910 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001911 }
1912
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001913 if (event & OHCI1394_isochTx) {
1914 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
1915 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001916
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001917 while (iso_event) {
1918 i = ffs(iso_event) - 1;
1919 tasklet_schedule(
1920 &ohci->it_context_list[i].context.tasklet);
1921 iso_event &= ~(1 << i);
1922 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001923 }
1924
Jarod Wilson75f78322008-04-03 17:18:23 -04001925 if (unlikely(event & OHCI1394_regAccessFail))
1926 fw_error("Register access failure - "
1927 "please notify linux1394-devel@lists.sf.net\n");
1928
Clemens Ladisch8327b372010-11-30 08:24:32 +01001929 if (unlikely(event & OHCI1394_postedWriteErr)) {
1930 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
1931 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
1932 reg_write(ohci, OHCI1394_IntEventClear,
1933 OHCI1394_postedWriteErr);
Stefan Richtere524f612007-08-20 21:58:30 +02001934 fw_error("PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01001935 }
Stefan Richtere524f612007-08-20 21:58:30 +02001936
Stefan Richterbb9f2202007-12-22 22:14:52 +01001937 if (unlikely(event & OHCI1394_cycleTooLong)) {
1938 if (printk_ratelimit())
1939 fw_notify("isochronous cycle too long\n");
1940 reg_write(ohci, OHCI1394_LinkControlSet,
1941 OHCI1394_LinkControl_cycleMaster);
1942 }
1943
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001944 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1945 /*
1946 * We need to clear this event bit in order to make
1947 * cycleMatch isochronous I/O work. In theory we should
1948 * stop active cycleMatch iso contexts now and restart
1949 * them at least two cycles later. (FIXME?)
1950 */
1951 if (printk_ratelimit())
1952 fw_notify("isochronous cycle inconsistent\n");
1953 }
1954
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001955 if (unlikely(event & OHCI1394_unrecoverableError))
1956 handle_dead_contexts(ohci);
1957
Clemens Ladischa48777e2010-06-10 08:33:07 +02001958 if (event & OHCI1394_cycle64Seconds) {
1959 spin_lock(&ohci->lock);
1960 update_bus_time(ohci);
1961 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01001962 } else
1963 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02001964
Kristian Høgsberged568912006-12-19 19:58:35 -05001965 return IRQ_HANDLED;
1966}
1967
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001968static int software_reset(struct fw_ohci *ohci)
1969{
1970 int i;
1971
1972 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1973
1974 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1975 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1976 OHCI1394_HCControl_softReset) == 0)
1977 return 0;
1978 msleep(1);
1979 }
1980
1981 return -EBUSY;
1982}
1983
Stefan Richter8e859732009-10-08 00:41:59 +02001984static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1985{
1986 size_t size = length * 4;
1987
1988 memcpy(dest, src, size);
1989 if (size < CONFIG_ROM_SIZE)
1990 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1991}
1992
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001993static int configure_1394a_enhancements(struct fw_ohci *ohci)
1994{
1995 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001996 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001997
1998 /* Check if the driver should configure link and PHY. */
1999 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2000 OHCI1394_HCControl_programPhyEnable))
2001 return 0;
2002
2003 /* Paranoia: check whether the PHY supports 1394a, too. */
2004 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002005 ret = read_phy_reg(ohci, 2);
2006 if (ret < 0)
2007 return ret;
2008 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2009 ret = read_paged_phy_reg(ohci, 1, 8);
2010 if (ret < 0)
2011 return ret;
2012 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002013 enable_1394a = true;
2014 }
2015
2016 if (ohci->quirks & QUIRK_NO_1394A)
2017 enable_1394a = false;
2018
2019 /* Configure PHY and link consistently. */
2020 if (enable_1394a) {
2021 clear = 0;
2022 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2023 } else {
2024 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2025 set = 0;
2026 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002027 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002028 if (ret < 0)
2029 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002030
2031 if (enable_1394a)
2032 offset = OHCI1394_HCControlSet;
2033 else
2034 offset = OHCI1394_HCControlClear;
2035 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2036
2037 /* Clean up: configuration has been taken care of. */
2038 reg_write(ohci, OHCI1394_HCControlClear,
2039 OHCI1394_HCControl_programPhyEnable);
2040
2041 return 0;
2042}
2043
Stefan Richter8e859732009-10-08 00:41:59 +02002044static int ohci_enable(struct fw_card *card,
2045 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002046{
2047 struct fw_ohci *ohci = fw_ohci(card);
2048 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02002049 u32 lps, seconds, version, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02002050 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002051
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002052 if (software_reset(ohci)) {
2053 fw_error("Failed to reset ohci card.\n");
2054 return -EBUSY;
2055 }
2056
2057 /*
2058 * Now enable LPS, which we need in order to start accessing
2059 * most of the registers. In fact, on some cards (ALI M5251),
2060 * accessing registers in the SClk domain without LPS enabled
2061 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002062 * full link enabled. However, with some cards (well, at least
2063 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002064 */
2065 reg_write(ohci, OHCI1394_HCControlSet,
2066 OHCI1394_HCControl_LPS |
2067 OHCI1394_HCControl_postedWriteEnable);
2068 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002069
2070 for (lps = 0, i = 0; !lps && i < 3; i++) {
2071 msleep(50);
2072 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2073 OHCI1394_HCControl_LPS;
2074 }
2075
2076 if (!lps) {
2077 fw_error("Failed to set Link Power Status\n");
2078 return -EIO;
2079 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002080
2081 reg_write(ohci, OHCI1394_HCControlClear,
2082 OHCI1394_HCControl_noByteSwapData);
2083
Stefan Richteraffc9c22008-06-05 20:50:53 +02002084 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002085 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002086 OHCI1394_LinkControl_cycleTimerEnable |
2087 OHCI1394_LinkControl_cycleMaster);
2088
2089 reg_write(ohci, OHCI1394_ATRetries,
2090 OHCI1394_MAX_AT_REQ_RETRIES |
2091 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002092 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2093 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002094
Clemens Ladischa48777e2010-06-10 08:33:07 +02002095 seconds = lower_32_bits(get_seconds());
2096 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2097 ohci->bus_time = seconds & ~0x3f;
2098
Clemens Ladische91b2782010-06-10 08:40:49 +02002099 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2100 if (version >= OHCI_VERSION_1_1) {
2101 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2102 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002103 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002104 }
2105
Clemens Ladischa1a11322010-06-10 08:35:06 +02002106 /* Get implemented bits of the priority arbitration request counter. */
2107 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2108 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2109 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002110 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002111
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002112 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2113 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2114 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002115
Stefan Richter35d999b2010-04-10 16:04:56 +02002116 ret = configure_1394a_enhancements(ohci);
2117 if (ret < 0)
2118 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002119
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002120 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002121 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2122 if (ret < 0)
2123 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002124
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002125 /*
2126 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002127 * update mechanism described below in ohci_set_config_rom()
2128 * is not active. We have to update ConfigRomHeader and
2129 * BusOptions manually, and the write to ConfigROMmap takes
2130 * effect immediately. We tie this to the enabling of the
2131 * link, so we have a valid config rom before enabling - the
2132 * OHCI requires that ConfigROMhdr and BusOptions have valid
2133 * values before enabling.
2134 *
2135 * However, when the ConfigROMmap is written, some controllers
2136 * always read back quadlets 0 and 2 from the config rom to
2137 * the ConfigRomHeader and BusOptions registers on bus reset.
2138 * They shouldn't do that in this initial case where the link
2139 * isn't enabled. This means we have to use the same
2140 * workaround here, setting the bus header to 0 and then write
2141 * the right values in the bus reset tasklet.
2142 */
2143
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002144 if (config_rom) {
2145 ohci->next_config_rom =
2146 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2147 &ohci->next_config_rom_bus,
2148 GFP_KERNEL);
2149 if (ohci->next_config_rom == NULL)
2150 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002151
Stefan Richter8e859732009-10-08 00:41:59 +02002152 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002153 } else {
2154 /*
2155 * In the suspend case, config_rom is NULL, which
2156 * means that we just reuse the old config rom.
2157 */
2158 ohci->next_config_rom = ohci->config_rom;
2159 ohci->next_config_rom_bus = ohci->config_rom_bus;
2160 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002161
Stefan Richter8e859732009-10-08 00:41:59 +02002162 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002163 ohci->next_config_rom[0] = 0;
2164 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002165 reg_write(ohci, OHCI1394_BusOptions,
2166 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002167 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2168
2169 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2170
Clemens Ladisch262444e2010-06-05 12:31:25 +02002171 if (!(ohci->quirks & QUIRK_NO_MSI))
2172 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002173 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02002174 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2175 ohci_driver_name, ohci)) {
2176 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
2177 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002178 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2179 ohci->config_rom, ohci->config_rom_bus);
2180 return -EIO;
2181 }
2182
Stefan Richter148c7862010-06-05 11:46:49 +02002183 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2184 OHCI1394_RQPkt | OHCI1394_RSPkt |
2185 OHCI1394_isochTx | OHCI1394_isochRx |
2186 OHCI1394_postedWriteErr |
2187 OHCI1394_selfIDComplete |
2188 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02002189 OHCI1394_cycle64Seconds |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002190 OHCI1394_cycleInconsistent |
2191 OHCI1394_unrecoverableError |
2192 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002193 OHCI1394_masterIntEnable;
2194 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2195 irqs |= OHCI1394_busReset;
2196 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2197
Kristian Høgsberged568912006-12-19 19:58:35 -05002198 reg_write(ohci, OHCI1394_HCControlSet,
2199 OHCI1394_HCControl_linkEnable |
2200 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002201
2202 reg_write(ohci, OHCI1394_LinkControlSet,
2203 OHCI1394_LinkControl_rcvSelfID |
2204 OHCI1394_LinkControl_rcvPhyPkt);
2205
2206 ar_context_run(&ohci->ar_request_ctx);
2207 ar_context_run(&ohci->ar_response_ctx); /* also flushes writes */
Kristian Høgsberged568912006-12-19 19:58:35 -05002208
Stefan Richter02d37be2010-07-08 16:09:06 +02002209 /* We are ready to go, reset bus to finish initialization. */
2210 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002211
2212 return 0;
2213}
2214
Stefan Richter53dca512008-12-14 21:47:04 +01002215static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002216 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002217{
2218 struct fw_ohci *ohci;
2219 unsigned long flags;
Kristian Høgsberged568912006-12-19 19:58:35 -05002220 __be32 *next_config_rom;
Stefan Richterf5101d52008-03-14 00:27:49 +01002221 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002222
2223 ohci = fw_ohci(card);
2224
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002225 /*
2226 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002227 * mechanism is a bit tricky, but easy enough to use. See
2228 * section 5.5.6 in the OHCI specification.
2229 *
2230 * The OHCI controller caches the new config rom address in a
2231 * shadow register (ConfigROMmapNext) and needs a bus reset
2232 * for the changes to take place. When the bus reset is
2233 * detected, the controller loads the new values for the
2234 * ConfigRomHeader and BusOptions registers from the specified
2235 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2236 * shadow register. All automatically and atomically.
2237 *
2238 * Now, there's a twist to this story. The automatic load of
2239 * ConfigRomHeader and BusOptions doesn't honor the
2240 * noByteSwapData bit, so with a be32 config rom, the
2241 * controller will load be32 values in to these registers
2242 * during the atomic update, even on litte endian
2243 * architectures. The workaround we use is to put a 0 in the
2244 * header quadlet; 0 is endian agnostic and means that the
2245 * config rom isn't ready yet. In the bus reset tasklet we
2246 * then set up the real values for the two registers.
2247 *
2248 * We use ohci->lock to avoid racing with the code that sets
2249 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
2250 */
2251
2252 next_config_rom =
2253 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2254 &next_config_rom_bus, GFP_KERNEL);
2255 if (next_config_rom == NULL)
2256 return -ENOMEM;
2257
2258 spin_lock_irqsave(&ohci->lock, flags);
2259
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002260 /*
2261 * If there is not an already pending config_rom update,
2262 * push our new allocation into the ohci->next_config_rom
2263 * and then mark the local variable as null so that we
2264 * won't deallocate the new buffer.
2265 *
2266 * OTOH, if there is a pending config_rom update, just
2267 * use that buffer with the new config_rom data, and
2268 * let this routine free the unused DMA allocation.
2269 */
2270
Kristian Høgsberged568912006-12-19 19:58:35 -05002271 if (ohci->next_config_rom == NULL) {
2272 ohci->next_config_rom = next_config_rom;
2273 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002274 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002275 }
2276
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002277 copy_config_rom(ohci->next_config_rom, config_rom, length);
2278
2279 ohci->next_header = config_rom[0];
2280 ohci->next_config_rom[0] = 0;
2281
2282 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2283
Kristian Høgsberged568912006-12-19 19:58:35 -05002284 spin_unlock_irqrestore(&ohci->lock, flags);
2285
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002286 /* If we didn't use the DMA allocation, delete it. */
2287 if (next_config_rom != NULL)
2288 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2289 next_config_rom, next_config_rom_bus);
2290
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002291 /*
2292 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002293 * effect. We clean up the old config rom memory and DMA
2294 * mappings in the bus reset tasklet, since the OHCI
2295 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002296 * takes effect.
2297 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002298
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002299 fw_schedule_bus_reset(&ohci->card, true, true);
2300
2301 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002302}
2303
2304static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2305{
2306 struct fw_ohci *ohci = fw_ohci(card);
2307
2308 at_context_transmit(&ohci->at_request_ctx, packet);
2309}
2310
2311static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2312{
2313 struct fw_ohci *ohci = fw_ohci(card);
2314
2315 at_context_transmit(&ohci->at_response_ctx, packet);
2316}
2317
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002318static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2319{
2320 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002321 struct context *ctx = &ohci->at_request_ctx;
2322 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002323 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002324
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002325 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002326
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002327 if (packet->ack != 0)
2328 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002329
Stefan Richter19593ff2009-10-14 20:40:10 +02002330 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002331 dma_unmap_single(ohci->card.device, packet->payload_bus,
2332 packet->payload_length, DMA_TO_DEVICE);
2333
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002334 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002335 driver_data->packet = NULL;
2336 packet->ack = RCODE_CANCELLED;
2337 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002338 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002339 out:
2340 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002341
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002342 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002343}
2344
Stefan Richter53dca512008-12-14 21:47:04 +01002345static int ohci_enable_phys_dma(struct fw_card *card,
2346 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002347{
Stefan Richter080de8c2008-02-28 20:54:43 +01002348#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2349 return 0;
2350#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002351 struct fw_ohci *ohci = fw_ohci(card);
2352 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002353 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002354
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002355 /*
2356 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2357 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2358 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002359
2360 spin_lock_irqsave(&ohci->lock, flags);
2361
2362 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002363 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002364 goto out;
2365 }
2366
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002367 /*
2368 * Note, if the node ID contains a non-local bus ID, physical DMA is
2369 * enabled for _all_ nodes on remote buses.
2370 */
Stefan Richter907293d2007-01-23 21:11:43 +01002371
2372 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2373 if (n < 32)
2374 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2375 else
2376 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2377
Kristian Høgsberged568912006-12-19 19:58:35 -05002378 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002379 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002380 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002381
2382 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002383#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002384}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002385
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002386static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002387{
2388 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002389 unsigned long flags;
2390 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002391
Clemens Ladisch60d32972010-06-10 08:24:35 +02002392 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002393 case CSR_STATE_CLEAR:
2394 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002395 if (ohci->is_root &&
2396 (reg_read(ohci, OHCI1394_LinkControlSet) &
2397 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002398 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002399 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002400 value = 0;
2401 if (ohci->csr_state_setclear_abdicate)
2402 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002403
Stefan Richterc8a94de2010-06-12 20:34:50 +02002404 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002405
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002406 case CSR_NODE_IDS:
2407 return reg_read(ohci, OHCI1394_NodeID) << 16;
2408
Clemens Ladisch60d32972010-06-10 08:24:35 +02002409 case CSR_CYCLE_TIME:
2410 return get_cycle_time(ohci);
2411
Clemens Ladischa48777e2010-06-10 08:33:07 +02002412 case CSR_BUS_TIME:
2413 /*
2414 * We might be called just after the cycle timer has wrapped
2415 * around but just before the cycle64Seconds handler, so we
2416 * better check here, too, if the bus time needs to be updated.
2417 */
2418 spin_lock_irqsave(&ohci->lock, flags);
2419 value = update_bus_time(ohci);
2420 spin_unlock_irqrestore(&ohci->lock, flags);
2421 return value;
2422
Clemens Ladisch27a23292010-06-10 08:34:13 +02002423 case CSR_BUSY_TIMEOUT:
2424 value = reg_read(ohci, OHCI1394_ATRetries);
2425 return (value >> 4) & 0x0ffff00f;
2426
Clemens Ladischa1a11322010-06-10 08:35:06 +02002427 case CSR_PRIORITY_BUDGET:
2428 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2429 (ohci->pri_req_max << 8);
2430
Clemens Ladisch60d32972010-06-10 08:24:35 +02002431 default:
2432 WARN_ON(1);
2433 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002434 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002435}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002436
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002437static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002438{
2439 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002440 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002441
2442 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002443 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002444 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2445 reg_write(ohci, OHCI1394_LinkControlClear,
2446 OHCI1394_LinkControl_cycleMaster);
2447 flush_writes(ohci);
2448 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002449 if (value & CSR_STATE_BIT_ABDICATE)
2450 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002451 break;
2452
2453 case CSR_STATE_SET:
2454 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2455 reg_write(ohci, OHCI1394_LinkControlSet,
2456 OHCI1394_LinkControl_cycleMaster);
2457 flush_writes(ohci);
2458 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002459 if (value & CSR_STATE_BIT_ABDICATE)
2460 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002461 break;
2462
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002463 case CSR_NODE_IDS:
2464 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2465 flush_writes(ohci);
2466 break;
2467
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002468 case CSR_CYCLE_TIME:
2469 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2470 reg_write(ohci, OHCI1394_IntEventSet,
2471 OHCI1394_cycleInconsistent);
2472 flush_writes(ohci);
2473 break;
2474
Clemens Ladischa48777e2010-06-10 08:33:07 +02002475 case CSR_BUS_TIME:
2476 spin_lock_irqsave(&ohci->lock, flags);
2477 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2478 spin_unlock_irqrestore(&ohci->lock, flags);
2479 break;
2480
Clemens Ladisch27a23292010-06-10 08:34:13 +02002481 case CSR_BUSY_TIMEOUT:
2482 value = (value & 0xf) | ((value & 0xf) << 4) |
2483 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2484 reg_write(ohci, OHCI1394_ATRetries, value);
2485 flush_writes(ohci);
2486 break;
2487
Clemens Ladischa1a11322010-06-10 08:35:06 +02002488 case CSR_PRIORITY_BUDGET:
2489 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2490 flush_writes(ohci);
2491 break;
2492
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002493 default:
2494 WARN_ON(1);
2495 break;
2496 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002497}
2498
David Moore1aa292b2008-07-22 23:23:40 -07002499static void copy_iso_headers(struct iso_context *ctx, void *p)
2500{
2501 int i = ctx->header_length;
2502
2503 if (i + ctx->base.header_size > PAGE_SIZE)
2504 return;
2505
2506 /*
2507 * The iso header is byteswapped to little endian by
2508 * the controller, but the remaining header quadlets
2509 * are big endian. We want to present all the headers
2510 * as big endian, so we have to swap the first quadlet.
2511 */
2512 if (ctx->base.header_size > 0)
2513 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2514 if (ctx->base.header_size > 4)
2515 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2516 if (ctx->base.header_size > 8)
2517 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2518 ctx->header_length += ctx->base.header_size;
2519}
2520
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002521static int handle_ir_packet_per_buffer(struct context *context,
2522 struct descriptor *d,
2523 struct descriptor *last)
2524{
2525 struct iso_context *ctx =
2526 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002527 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002528 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002529 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002530
Stefan Richter872e3302010-07-29 18:19:22 +02002531 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002532 if (pd->transfer_status)
2533 break;
David Moorebcee8932007-12-19 15:26:38 -05002534 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002535 /* Descriptor(s) not done yet, stop iteration */
2536 return 0;
2537
David Moore1aa292b2008-07-22 23:23:40 -07002538 p = last + 1;
2539 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002540
David Moorebcee8932007-12-19 15:26:38 -05002541 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2542 ir_header = (__le32 *) p;
Stefan Richter872e3302010-07-29 18:19:22 +02002543 ctx->base.callback.sc(&ctx->base,
2544 le32_to_cpu(ir_header[0]) & 0xffff,
2545 ctx->header_length, ctx->header,
2546 ctx->base.callback_data);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002547 ctx->header_length = 0;
2548 }
2549
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002550 return 1;
2551}
2552
Stefan Richter872e3302010-07-29 18:19:22 +02002553/* d == last because each descriptor block is only a single descriptor. */
2554static int handle_ir_buffer_fill(struct context *context,
2555 struct descriptor *d,
2556 struct descriptor *last)
2557{
2558 struct iso_context *ctx =
2559 container_of(context, struct iso_context, context);
2560
2561 if (!last->transfer_status)
2562 /* Descriptor(s) not done yet, stop iteration */
2563 return 0;
2564
2565 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2566 ctx->base.callback.mc(&ctx->base,
2567 le32_to_cpu(last->data_address) +
2568 le16_to_cpu(last->req_count) -
2569 le16_to_cpu(last->res_count),
2570 ctx->base.callback_data);
2571
2572 return 1;
2573}
2574
Kristian Høgsberg30200732007-02-16 17:34:39 -05002575static int handle_it_packet(struct context *context,
2576 struct descriptor *d,
2577 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002578{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002579 struct iso_context *ctx =
2580 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002581 int i;
2582 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002583
Jay Fenlason31769ce2009-11-21 00:05:56 +01002584 for (pd = d; pd <= last; pd++)
2585 if (pd->transfer_status)
2586 break;
2587 if (pd > last)
2588 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002589 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002590
Jay Fenlason31769ce2009-11-21 00:05:56 +01002591 i = ctx->header_length;
2592 if (i + 4 < PAGE_SIZE) {
2593 /* Present this value as big-endian to match the receive code */
2594 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2595 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2596 le16_to_cpu(pd->res_count));
2597 ctx->header_length += 4;
2598 }
2599 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Stefan Richter872e3302010-07-29 18:19:22 +02002600 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2601 ctx->header_length, ctx->header,
2602 ctx->base.callback_data);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002603 ctx->header_length = 0;
2604 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002605 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002606}
2607
Stefan Richter872e3302010-07-29 18:19:22 +02002608static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2609{
2610 u32 hi = channels >> 32, lo = channels;
2611
2612 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2613 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2614 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2615 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2616 mmiowb();
2617 ohci->mc_channels = channels;
2618}
2619
Stefan Richter53dca512008-12-14 21:47:04 +01002620static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002621 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002622{
2623 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002624 struct iso_context *uninitialized_var(ctx);
2625 descriptor_callback_t uninitialized_var(callback);
2626 u64 *uninitialized_var(channels);
2627 u32 *uninitialized_var(mask), uninitialized_var(regs);
Kristian Høgsberged568912006-12-19 19:58:35 -05002628 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002629 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002630
2631 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002632
2633 switch (type) {
2634 case FW_ISO_CONTEXT_TRANSMIT:
2635 mask = &ohci->it_context_mask;
2636 callback = handle_it_packet;
2637 index = ffs(*mask) - 1;
2638 if (index >= 0) {
2639 *mask &= ~(1 << index);
2640 regs = OHCI1394_IsoXmitContextBase(index);
2641 ctx = &ohci->it_context_list[index];
2642 }
2643 break;
2644
2645 case FW_ISO_CONTEXT_RECEIVE:
2646 channels = &ohci->ir_context_channels;
2647 mask = &ohci->ir_context_mask;
2648 callback = handle_ir_packet_per_buffer;
2649 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2650 if (index >= 0) {
2651 *channels &= ~(1ULL << channel);
2652 *mask &= ~(1 << index);
2653 regs = OHCI1394_IsoRcvContextBase(index);
2654 ctx = &ohci->ir_context_list[index];
2655 }
2656 break;
2657
2658 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2659 mask = &ohci->ir_context_mask;
2660 callback = handle_ir_buffer_fill;
2661 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2662 if (index >= 0) {
2663 ohci->mc_allocated = true;
2664 *mask &= ~(1 << index);
2665 regs = OHCI1394_IsoRcvContextBase(index);
2666 ctx = &ohci->ir_context_list[index];
2667 }
2668 break;
2669
2670 default:
2671 index = -1;
2672 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002673 }
Stefan Richter872e3302010-07-29 18:19:22 +02002674
Kristian Høgsberged568912006-12-19 19:58:35 -05002675 spin_unlock_irqrestore(&ohci->lock, flags);
2676
2677 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002678 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002679
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002680 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002681 ctx->header_length = 0;
2682 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002683 if (ctx->header == NULL) {
2684 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002685 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002686 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002687 ret = context_init(&ctx->context, ohci, regs, callback);
2688 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002689 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002690
Stefan Richter872e3302010-07-29 18:19:22 +02002691 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2692 set_multichannel_mask(ohci, 0);
2693
Kristian Høgsberged568912006-12-19 19:58:35 -05002694 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002695
2696 out_with_header:
2697 free_page((unsigned long)ctx->header);
2698 out:
2699 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002700
2701 switch (type) {
2702 case FW_ISO_CONTEXT_RECEIVE:
2703 *channels |= 1ULL << channel;
2704 break;
2705
2706 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2707 ohci->mc_allocated = false;
2708 break;
2709 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002710 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002711
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002712 spin_unlock_irqrestore(&ohci->lock, flags);
2713
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002714 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002715}
2716
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002717static int ohci_start_iso(struct fw_iso_context *base,
2718 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002719{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002720 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002721 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002722 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002723 int index;
2724
Clemens Ladisch44b74d92011-02-23 09:27:40 +01002725 /* the controller cannot start without any queued packets */
2726 if (ctx->context.last->branch_address == 0)
2727 return -ENODATA;
2728
Stefan Richter872e3302010-07-29 18:19:22 +02002729 switch (ctx->base.type) {
2730 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002731 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002732 match = 0;
2733 if (cycle >= 0)
2734 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002735 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002736
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002737 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2738 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002739 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02002740 break;
2741
2742 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2743 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2744 /* fall through */
2745 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002746 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002747 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2748 if (cycle >= 0) {
2749 match |= (cycle & 0x07fff) << 12;
2750 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2751 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002752
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002753 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2754 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002755 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002756 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02002757
2758 ctx->sync = sync;
2759 ctx->tags = tags;
2760
Stefan Richter872e3302010-07-29 18:19:22 +02002761 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002762 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002763
2764 return 0;
2765}
2766
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002767static int ohci_stop_iso(struct fw_iso_context *base)
2768{
2769 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002770 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002771 int index;
2772
Stefan Richter872e3302010-07-29 18:19:22 +02002773 switch (ctx->base.type) {
2774 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002775 index = ctx - ohci->it_context_list;
2776 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002777 break;
2778
2779 case FW_ISO_CONTEXT_RECEIVE:
2780 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002781 index = ctx - ohci->ir_context_list;
2782 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002783 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002784 }
2785 flush_writes(ohci);
2786 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01002787 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002788
2789 return 0;
2790}
2791
Kristian Høgsberged568912006-12-19 19:58:35 -05002792static void ohci_free_iso_context(struct fw_iso_context *base)
2793{
2794 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002795 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002796 unsigned long flags;
2797 int index;
2798
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002799 ohci_stop_iso(base);
2800 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002801 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002802
Kristian Høgsberged568912006-12-19 19:58:35 -05002803 spin_lock_irqsave(&ohci->lock, flags);
2804
Stefan Richter872e3302010-07-29 18:19:22 +02002805 switch (base->type) {
2806 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05002807 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002808 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002809 break;
2810
2811 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05002812 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002813 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002814 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02002815 break;
2816
2817 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2818 index = ctx - ohci->ir_context_list;
2819 ohci->ir_context_mask |= 1 << index;
2820 ohci->ir_context_channels |= ohci->mc_channels;
2821 ohci->mc_channels = 0;
2822 ohci->mc_allocated = false;
2823 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05002824 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002825
2826 spin_unlock_irqrestore(&ohci->lock, flags);
2827}
2828
Stefan Richter872e3302010-07-29 18:19:22 +02002829static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05002830{
Stefan Richter872e3302010-07-29 18:19:22 +02002831 struct fw_ohci *ohci = fw_ohci(base->card);
2832 unsigned long flags;
2833 int ret;
2834
2835 switch (base->type) {
2836 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2837
2838 spin_lock_irqsave(&ohci->lock, flags);
2839
2840 /* Don't allow multichannel to grab other contexts' channels. */
2841 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2842 *channels = ohci->ir_context_channels;
2843 ret = -EBUSY;
2844 } else {
2845 set_multichannel_mask(ohci, *channels);
2846 ret = 0;
2847 }
2848
2849 spin_unlock_irqrestore(&ohci->lock, flags);
2850
2851 break;
2852 default:
2853 ret = -EINVAL;
2854 }
2855
2856 return ret;
2857}
2858
Maxim Levitskydd237362010-11-29 04:09:50 +02002859#ifdef CONFIG_PM
2860static void ohci_resume_iso_dma(struct fw_ohci *ohci)
2861{
2862 int i;
2863 struct iso_context *ctx;
2864
2865 for (i = 0 ; i < ohci->n_ir ; i++) {
2866 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002867 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002868 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2869 }
2870
2871 for (i = 0 ; i < ohci->n_it ; i++) {
2872 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002873 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002874 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2875 }
2876}
2877#endif
2878
Stefan Richter872e3302010-07-29 18:19:22 +02002879static int queue_iso_transmit(struct iso_context *ctx,
2880 struct fw_iso_packet *packet,
2881 struct fw_iso_buffer *buffer,
2882 unsigned long payload)
2883{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002884 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002885 struct fw_iso_packet *p;
2886 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002887 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002888 u32 z, header_z, payload_z, irq;
2889 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002890 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002891
Kristian Høgsberged568912006-12-19 19:58:35 -05002892 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002893 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002894
2895 if (p->skip)
2896 z = 1;
2897 else
2898 z = 2;
2899 if (p->header_length > 0)
2900 z++;
2901
2902 /* Determine the first page the payload isn't contained in. */
2903 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2904 if (p->payload_length > 0)
2905 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2906 else
2907 payload_z = 0;
2908
2909 z += payload_z;
2910
2911 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002912 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002913
Kristian Høgsberg30200732007-02-16 17:34:39 -05002914 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2915 if (d == NULL)
2916 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002917
2918 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002919 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002920 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002921 /*
2922 * Link the skip address to this descriptor itself. This causes
2923 * a context to skip a cycle whenever lost cycles or FIFO
2924 * overruns occur, without dropping the data. The application
2925 * should then decide whether this is an error condition or not.
2926 * FIXME: Make the context's cycle-lost behaviour configurable?
2927 */
2928 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002929
2930 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002931 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2932 IT_HEADER_TAG(p->tag) |
2933 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2934 IT_HEADER_CHANNEL(ctx->base.channel) |
2935 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002936 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002937 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002938 p->payload_length));
2939 }
2940
2941 if (p->header_length > 0) {
2942 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002943 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002944 memcpy(&d[z], p->header, p->header_length);
2945 }
2946
2947 pd = d + z - payload_z;
2948 payload_end_index = payload_index + p->payload_length;
2949 for (i = 0; i < payload_z; i++) {
2950 page = payload_index >> PAGE_SHIFT;
2951 offset = payload_index & ~PAGE_MASK;
2952 next_page_index = (page + 1) << PAGE_SHIFT;
2953 length =
2954 min(next_page_index, payload_end_index) - payload_index;
2955 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002956
2957 page_bus = page_private(buffer->pages[page]);
2958 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002959
2960 payload_index += length;
2961 }
2962
Kristian Høgsberged568912006-12-19 19:58:35 -05002963 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002964 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002965 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002966 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002967
Kristian Høgsberg30200732007-02-16 17:34:39 -05002968 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002969 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2970 DESCRIPTOR_STATUS |
2971 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002972 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002973
Kristian Høgsberg30200732007-02-16 17:34:39 -05002974 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002975
2976 return 0;
2977}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002978
Stefan Richter872e3302010-07-29 18:19:22 +02002979static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2980 struct fw_iso_packet *packet,
2981 struct fw_iso_buffer *buffer,
2982 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002983{
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002984 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002985 dma_addr_t d_bus, page_bus;
2986 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002987 int i, j, length;
2988 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002989
2990 /*
David Moore1aa292b2008-07-22 23:23:40 -07002991 * The OHCI controller puts the isochronous header and trailer in the
2992 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002993 */
Stefan Richter872e3302010-07-29 18:19:22 +02002994 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002995 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002996
2997 /* Get header size in number of descriptors. */
2998 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2999 page = payload >> PAGE_SHIFT;
3000 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003001 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003002
3003 for (i = 0; i < packet_count; i++) {
3004 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003005 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003006 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003007 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003008 if (d == NULL)
3009 return -ENOMEM;
3010
David Moorebcee8932007-12-19 15:26:38 -05003011 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3012 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003013 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003014 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003015 d->req_count = cpu_to_le16(header_size);
3016 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003017 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003018 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3019
David Moorebcee8932007-12-19 15:26:38 -05003020 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003021 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003022 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003023 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003024 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3025 DESCRIPTOR_INPUT_MORE);
3026
3027 if (offset + rest < PAGE_SIZE)
3028 length = rest;
3029 else
3030 length = PAGE_SIZE - offset;
3031 pd->req_count = cpu_to_le16(length);
3032 pd->res_count = pd->req_count;
3033 pd->transfer_status = 0;
3034
3035 page_bus = page_private(buffer->pages[page]);
3036 pd->data_address = cpu_to_le32(page_bus + offset);
3037
3038 offset = (offset + length) & ~PAGE_MASK;
3039 rest -= length;
3040 if (offset == 0)
3041 page++;
3042 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003043 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3044 DESCRIPTOR_INPUT_LAST |
3045 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003046 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003047 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3048
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003049 context_append(&ctx->context, d, z, header_z);
3050 }
3051
3052 return 0;
3053}
3054
Stefan Richter872e3302010-07-29 18:19:22 +02003055static int queue_iso_buffer_fill(struct iso_context *ctx,
3056 struct fw_iso_packet *packet,
3057 struct fw_iso_buffer *buffer,
3058 unsigned long payload)
3059{
3060 struct descriptor *d;
3061 dma_addr_t d_bus, page_bus;
3062 int page, offset, rest, z, i, length;
3063
3064 page = payload >> PAGE_SHIFT;
3065 offset = payload & ~PAGE_MASK;
3066 rest = packet->payload_length;
3067
3068 /* We need one descriptor for each page in the buffer. */
3069 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3070
3071 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3072 return -EFAULT;
3073
3074 for (i = 0; i < z; i++) {
3075 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3076 if (d == NULL)
3077 return -ENOMEM;
3078
3079 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3080 DESCRIPTOR_BRANCH_ALWAYS);
3081 if (packet->skip && i == 0)
3082 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3083 if (packet->interrupt && i == z - 1)
3084 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3085
3086 if (offset + rest < PAGE_SIZE)
3087 length = rest;
3088 else
3089 length = PAGE_SIZE - offset;
3090 d->req_count = cpu_to_le16(length);
3091 d->res_count = d->req_count;
3092 d->transfer_status = 0;
3093
3094 page_bus = page_private(buffer->pages[page]);
3095 d->data_address = cpu_to_le32(page_bus + offset);
3096
3097 rest -= length;
3098 offset = 0;
3099 page++;
3100
3101 context_append(&ctx->context, d, 1, 0);
3102 }
3103
3104 return 0;
3105}
3106
Stefan Richter53dca512008-12-14 21:47:04 +01003107static int ohci_queue_iso(struct fw_iso_context *base,
3108 struct fw_iso_packet *packet,
3109 struct fw_iso_buffer *buffer,
3110 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003111{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003112 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003113 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003114 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003115
David Moorefe5ca632008-01-06 17:21:41 -05003116 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003117 switch (base->type) {
3118 case FW_ISO_CONTEXT_TRANSMIT:
3119 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3120 break;
3121 case FW_ISO_CONTEXT_RECEIVE:
3122 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3123 break;
3124 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3125 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3126 break;
3127 }
David Moorefe5ca632008-01-06 17:21:41 -05003128 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3129
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003130 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003131}
3132
Clemens Ladisch13882a82011-05-02 09:33:56 +02003133static void ohci_flush_queue_iso(struct fw_iso_context *base)
3134{
3135 struct context *ctx =
3136 &container_of(base, struct iso_context, base)->context;
3137
3138 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
3139 flush_writes(ctx->ohci);
3140}
3141
Stefan Richter21ebcd12007-01-14 15:29:07 +01003142static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003143 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003144 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003145 .update_phy_reg = ohci_update_phy_reg,
3146 .set_config_rom = ohci_set_config_rom,
3147 .send_request = ohci_send_request,
3148 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003149 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003150 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003151 .read_csr = ohci_read_csr,
3152 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003153
3154 .allocate_iso_context = ohci_allocate_iso_context,
3155 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003156 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003157 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003158 .flush_queue_iso = ohci_flush_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003159 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003160 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003161};
3162
Stefan Richter2ed0f182008-03-01 12:35:29 +01003163#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003164static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003165{
3166 if (machine_is(powermac)) {
3167 struct device_node *ofn = pci_device_to_OF_node(dev);
3168
3169 if (ofn) {
3170 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3171 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3172 }
3173 }
3174}
3175
Stefan Richter5da3dac2010-04-02 14:05:02 +02003176static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003177{
3178 if (machine_is(powermac)) {
3179 struct device_node *ofn = pci_device_to_OF_node(dev);
3180
3181 if (ofn) {
3182 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3183 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3184 }
3185 }
3186}
3187#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003188static inline void pmac_ohci_on(struct pci_dev *dev) {}
3189static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003190#endif /* CONFIG_PPC_PMAC */
3191
Stefan Richter53dca512008-12-14 21:47:04 +01003192static int __devinit pci_probe(struct pci_dev *dev,
3193 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003194{
3195 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003196 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003197 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003198 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003199 size_t size;
3200
Stefan Richter7f7e37112011-07-10 00:23:03 +02003201 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3202 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3203 return -ENOSYS;
3204 }
3205
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003206 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003207 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003208 err = -ENOMEM;
3209 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003210 }
3211
3212 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3213
Stefan Richter5da3dac2010-04-02 14:05:02 +02003214 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003215
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003216 err = pci_enable_device(dev);
3217 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01003218 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003219 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003220 }
3221
3222 pci_set_master(dev);
3223 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3224 pci_set_drvdata(dev, ohci);
3225
3226 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003227 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003228
3229 tasklet_init(&ohci->bus_reset_tasklet,
3230 bus_reset_tasklet, (unsigned long)ohci);
3231
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003232 err = pci_request_region(dev, 0, ohci_driver_name);
3233 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05003234 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003235 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003236 }
3237
3238 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3239 if (ohci->registers == NULL) {
3240 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003241 err = -ENXIO;
3242 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003243 }
3244
Stefan Richter4a635592010-02-21 17:58:01 +01003245 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003246 if ((ohci_quirks[i].vendor == dev->vendor) &&
3247 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3248 ohci_quirks[i].device == dev->device) &&
3249 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3250 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003251 ohci->quirks = ohci_quirks[i].flags;
3252 break;
3253 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003254 if (param_quirks)
3255 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003256
Clemens Ladischec766a72010-11-30 08:25:17 +01003257 /*
3258 * Because dma_alloc_coherent() allocates at least one page,
3259 * we save space by using a common buffer for the AR request/
3260 * response descriptors and the self IDs buffer.
3261 */
3262 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3263 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3264 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3265 PAGE_SIZE,
3266 &ohci->misc_buffer_bus,
3267 GFP_KERNEL);
3268 if (!ohci->misc_buffer) {
3269 err = -ENOMEM;
3270 goto fail_iounmap;
3271 }
3272
3273 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003274 OHCI1394_AsReqRcvContextControlSet);
3275 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003276 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003277
Clemens Ladischec766a72010-11-30 08:25:17 +01003278 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003279 OHCI1394_AsRspRcvContextControlSet);
3280 if (err < 0)
3281 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003282
Clemens Ladischc088ab302010-11-30 08:24:01 +01003283 err = context_init(&ohci->at_request_ctx, ohci,
3284 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3285 if (err < 0)
3286 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003287
Clemens Ladischc088ab302010-11-30 08:24:01 +01003288 err = context_init(&ohci->at_response_ctx, ohci,
3289 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3290 if (err < 0)
3291 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003292
Kristian Høgsberged568912006-12-19 19:58:35 -05003293 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003294 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003295 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003296 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003297 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003298 ohci->n_ir = hweight32(ohci->ir_context_mask);
3299 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003300 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3301
Stefan Richter4802f162010-02-21 17:58:52 +01003302 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003303 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003304 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003305 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003306 ohci->n_it = hweight32(ohci->it_context_mask);
3307 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003308 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3309
Kristian Høgsberged568912006-12-19 19:58:35 -05003310 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003311 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003312 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003313 }
3314
Clemens Ladischec766a72010-11-30 08:25:17 +01003315 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3316 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003317
Kristian Høgsberged568912006-12-19 19:58:35 -05003318 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3319 max_receive = (bus_options >> 12) & 0xf;
3320 link_speed = bus_options & 0x7;
3321 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3322 reg_read(ohci, OHCI1394_GUIDLo);
3323
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003324 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003325 if (err)
Clemens Ladischec766a72010-11-30 08:25:17 +01003326 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003327
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003328 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
3329 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
3330 "%d IR + %d IT contexts, quirks 0x%x\n",
3331 dev_name(&dev->dev), version >> 16, version & 0xff,
Maxim Levitskydd237362010-11-29 04:09:50 +02003332 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003333
Kristian Høgsberged568912006-12-19 19:58:35 -05003334 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003335
Stefan Richter7007a072008-10-26 09:50:31 +01003336 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003337 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003338 kfree(ohci->it_context_list);
3339 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003340 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003341 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003342 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003343 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003344 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003345 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003346 fail_misc_buf:
3347 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3348 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003349 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003350 pci_iounmap(dev, ohci->registers);
3351 fail_iomem:
3352 pci_release_region(dev, 0);
3353 fail_disable:
3354 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003355 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003356 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003357 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003358 fail:
3359 if (err == -ENOMEM)
3360 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003361
3362 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003363}
3364
3365static void pci_remove(struct pci_dev *dev)
3366{
3367 struct fw_ohci *ohci;
3368
3369 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05003370 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3371 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05003372 fw_core_remove_card(&ohci->card);
3373
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003374 /*
3375 * FIXME: Fail all pending packets here, now that the upper
3376 * layers can't queue any more.
3377 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003378
3379 software_reset(ohci);
3380 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003381
3382 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3383 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3384 ohci->next_config_rom, ohci->next_config_rom_bus);
3385 if (ohci->config_rom)
3386 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3387 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003388 ar_context_release(&ohci->ar_request_ctx);
3389 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003390 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3391 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003392 context_release(&ohci->at_request_ctx);
3393 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003394 kfree(ohci->it_context_list);
3395 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003396 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003397 pci_iounmap(dev, ohci->registers);
3398 pci_release_region(dev, 0);
3399 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003400 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003401 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003402
Kristian Høgsberged568912006-12-19 19:58:35 -05003403 fw_notify("Removed fw-ohci device.\n");
3404}
3405
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003406#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003407static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003408{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003409 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003410 int err;
3411
3412 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003413 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003414 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003415 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003416 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003417 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003418 return err;
3419 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003420 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003421 if (err)
3422 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003423 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003424
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003425 return 0;
3426}
3427
Stefan Richter2ed0f182008-03-01 12:35:29 +01003428static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003429{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003430 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003431 int err;
3432
Stefan Richter5da3dac2010-04-02 14:05:02 +02003433 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003434 pci_set_power_state(dev, PCI_D0);
3435 pci_restore_state(dev);
3436 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003437 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003438 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003439 return err;
3440 }
3441
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003442 /* Some systems don't setup GUID register on resume from ram */
3443 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3444 !reg_read(ohci, OHCI1394_GUIDHi)) {
3445 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3446 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3447 }
3448
Maxim Levitskydd237362010-11-29 04:09:50 +02003449 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003450 if (err)
3451 return err;
3452
3453 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003454
Maxim Levitskydd237362010-11-29 04:09:50 +02003455 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003456}
3457#endif
3458
Németh Mártona67483d2010-01-10 13:14:26 +01003459static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003460 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3461 { }
3462};
3463
3464MODULE_DEVICE_TABLE(pci, pci_table);
3465
3466static struct pci_driver fw_ohci_pci_driver = {
3467 .name = ohci_driver_name,
3468 .id_table = pci_table,
3469 .probe = pci_probe,
3470 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003471#ifdef CONFIG_PM
3472 .resume = pci_resume,
3473 .suspend = pci_suspend,
3474#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003475};
3476
3477MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3478MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3479MODULE_LICENSE("GPL");
3480
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003481/* Provide a module alias so root-on-sbp2 initrds don't break. */
3482#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3483MODULE_ALIAS("ohci1394");
3484#endif
3485
Kristian Høgsberged568912006-12-19 19:58:35 -05003486static int __init fw_ohci_init(void)
3487{
3488 return pci_register_driver(&fw_ohci_pci_driver);
3489}
3490
3491static void __exit fw_ohci_cleanup(void)
3492{
3493 pci_unregister_driver(&fw_ohci_pci_driver);
3494}
3495
3496module_init(fw_ohci_init);
3497module_exit(fw_ohci_cleanup);