blob: 51b68cc8a686537d706e2a541e5fae5620a6e0c1 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000019#include <linux/clk.h>
20#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000021#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070022#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000023#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070024#include <linux/mmc/card.h>
25#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000026#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070027#include <linux/mmc/mmc.h>
28#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070029#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000030#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000031#include <linux/platform_device.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000032#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000033#include <linux/spinlock.h>
Paul Gortmakera4df3ae2011-07-03 15:15:51 -040034#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070035
36#define DRIVER_NAME "sh_mmcif"
37#define DRIVER_VERSION "2010-04-28"
38
Yusuke Godafdc50a92010-05-26 14:41:59 -070039/* CE_CMD_SET */
40#define CMD_MASK 0x3f000000
41#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
42#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
43#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
44#define CMD_SET_RBSY (1 << 21) /* R1b */
45#define CMD_SET_CCSEN (1 << 20)
46#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
47#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
48#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
49#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
50#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
51#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
52#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
53#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
54#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
55#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
56#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
57#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
58#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
59#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
60#define CMD_SET_CCSH (1 << 5)
61#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
62#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
63#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
64
65/* CE_CMD_CTRL */
66#define CMD_CTRL_BREAK (1 << 0)
67
68/* CE_BLOCK_SET */
69#define BLOCK_SIZE_MASK 0x0000ffff
70
Yusuke Godafdc50a92010-05-26 14:41:59 -070071/* CE_INT */
72#define INT_CCSDE (1 << 29)
73#define INT_CMD12DRE (1 << 26)
74#define INT_CMD12RBE (1 << 25)
75#define INT_CMD12CRE (1 << 24)
76#define INT_DTRANE (1 << 23)
77#define INT_BUFRE (1 << 22)
78#define INT_BUFWEN (1 << 21)
79#define INT_BUFREN (1 << 20)
80#define INT_CCSRCV (1 << 19)
81#define INT_RBSYE (1 << 17)
82#define INT_CRSPE (1 << 16)
83#define INT_CMDVIO (1 << 15)
84#define INT_BUFVIO (1 << 14)
85#define INT_WDATERR (1 << 11)
86#define INT_RDATERR (1 << 10)
87#define INT_RIDXERR (1 << 9)
88#define INT_RSPERR (1 << 8)
89#define INT_CCSTO (1 << 5)
90#define INT_CRCSTO (1 << 4)
91#define INT_WDATTO (1 << 3)
92#define INT_RDATTO (1 << 2)
93#define INT_RBSYTO (1 << 1)
94#define INT_RSPTO (1 << 0)
95#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
96 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
97 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
98 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
99
100/* CE_INT_MASK */
101#define MASK_ALL 0x00000000
102#define MASK_MCCSDE (1 << 29)
103#define MASK_MCMD12DRE (1 << 26)
104#define MASK_MCMD12RBE (1 << 25)
105#define MASK_MCMD12CRE (1 << 24)
106#define MASK_MDTRANE (1 << 23)
107#define MASK_MBUFRE (1 << 22)
108#define MASK_MBUFWEN (1 << 21)
109#define MASK_MBUFREN (1 << 20)
110#define MASK_MCCSRCV (1 << 19)
111#define MASK_MRBSYE (1 << 17)
112#define MASK_MCRSPE (1 << 16)
113#define MASK_MCMDVIO (1 << 15)
114#define MASK_MBUFVIO (1 << 14)
115#define MASK_MWDATERR (1 << 11)
116#define MASK_MRDATERR (1 << 10)
117#define MASK_MRIDXERR (1 << 9)
118#define MASK_MRSPERR (1 << 8)
119#define MASK_MCCSTO (1 << 5)
120#define MASK_MCRCSTO (1 << 4)
121#define MASK_MWDATTO (1 << 3)
122#define MASK_MRDATTO (1 << 2)
123#define MASK_MRBSYTO (1 << 1)
124#define MASK_MRSPTO (1 << 0)
125
126/* CE_HOST_STS1 */
127#define STS1_CMDSEQ (1 << 31)
128
129/* CE_HOST_STS2 */
130#define STS2_CRCSTE (1 << 31)
131#define STS2_CRC16E (1 << 30)
132#define STS2_AC12CRCE (1 << 29)
133#define STS2_RSPCRC7E (1 << 28)
134#define STS2_CRCSTEBE (1 << 27)
135#define STS2_RDATEBE (1 << 26)
136#define STS2_AC12REBE (1 << 25)
137#define STS2_RSPEBE (1 << 24)
138#define STS2_AC12IDXE (1 << 23)
139#define STS2_RSPIDXE (1 << 22)
140#define STS2_CCSTO (1 << 15)
141#define STS2_RDATTO (1 << 14)
142#define STS2_DATBSYTO (1 << 13)
143#define STS2_CRCSTTO (1 << 12)
144#define STS2_AC12BSYTO (1 << 11)
145#define STS2_RSPBSYTO (1 << 10)
146#define STS2_AC12RSPTO (1 << 9)
147#define STS2_RSPTO (1 << 8)
148#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
149 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
150#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
151 STS2_DATBSYTO | STS2_CRCSTTO | \
152 STS2_AC12BSYTO | STS2_RSPBSYTO | \
153 STS2_AC12RSPTO | STS2_RSPTO)
154
Yusuke Godafdc50a92010-05-26 14:41:59 -0700155#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
156#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
157#define CLKDEV_INIT 400000 /* 400 KHz */
158
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000159enum mmcif_state {
160 STATE_IDLE,
161 STATE_REQUEST,
162 STATE_IOS,
163};
164
Yusuke Godafdc50a92010-05-26 14:41:59 -0700165struct sh_mmcif_host {
166 struct mmc_host *mmc;
167 struct mmc_data *data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700168 struct platform_device *pd;
169 struct clk *hclk;
170 unsigned int clk;
171 int bus_width;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000172 bool sd_error;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700173 long timeout;
174 void __iomem *addr;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000175 struct completion intr_wait;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000176 enum mmcif_state state;
177 spinlock_t lock;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000178 bool power;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700179
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000180 /* DMA support */
181 struct dma_chan *chan_rx;
182 struct dma_chan *chan_tx;
183 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100184 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000185};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700186
187static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
188 unsigned int reg, u32 val)
189{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000190 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700191}
192
193static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
194 unsigned int reg, u32 val)
195{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000196 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700197}
198
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000199static void mmcif_dma_complete(void *arg)
200{
201 struct sh_mmcif_host *host = arg;
202 dev_dbg(&host->pd->dev, "Command completed\n");
203
204 if (WARN(!host->data, "%s: NULL data in DMA completion!\n",
205 dev_name(&host->pd->dev)))
206 return;
207
208 if (host->data->flags & MMC_DATA_READ)
Linus Walleij1ed828d2011-02-10 16:09:29 +0100209 dma_unmap_sg(host->chan_rx->device->dev,
Linus Walleij9dc3fb52011-02-10 16:09:40 +0100210 host->data->sg, host->data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000211 DMA_FROM_DEVICE);
212 else
Linus Walleij1ed828d2011-02-10 16:09:29 +0100213 dma_unmap_sg(host->chan_tx->device->dev,
Linus Walleij9dc3fb52011-02-10 16:09:40 +0100214 host->data->sg, host->data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000215 DMA_TO_DEVICE);
216
217 complete(&host->dma_complete);
218}
219
220static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
221{
222 struct scatterlist *sg = host->data->sg;
223 struct dma_async_tx_descriptor *desc = NULL;
224 struct dma_chan *chan = host->chan_rx;
225 dma_cookie_t cookie = -EINVAL;
226 int ret;
227
Linus Walleij1ed828d2011-02-10 16:09:29 +0100228 ret = dma_map_sg(chan->device->dev, sg, host->data->sg_len,
229 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000230 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100231 host->dma_active = true;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000232 desc = chan->device->device_prep_slave_sg(chan, sg, ret,
233 DMA_FROM_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
234 }
235
236 if (desc) {
237 desc->callback = mmcif_dma_complete;
238 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100239 cookie = dmaengine_submit(desc);
240 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
241 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000242 }
243 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
244 __func__, host->data->sg_len, ret, cookie);
245
246 if (!desc) {
247 /* DMA failed, fall back to PIO */
248 if (ret >= 0)
249 ret = -EIO;
250 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100251 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000252 dma_release_channel(chan);
253 /* Free the Tx channel too */
254 chan = host->chan_tx;
255 if (chan) {
256 host->chan_tx = NULL;
257 dma_release_channel(chan);
258 }
259 dev_warn(&host->pd->dev,
260 "DMA failed: %d, falling back to PIO\n", ret);
261 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
262 }
263
264 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
265 desc, cookie, host->data->sg_len);
266}
267
268static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
269{
270 struct scatterlist *sg = host->data->sg;
271 struct dma_async_tx_descriptor *desc = NULL;
272 struct dma_chan *chan = host->chan_tx;
273 dma_cookie_t cookie = -EINVAL;
274 int ret;
275
Linus Walleij1ed828d2011-02-10 16:09:29 +0100276 ret = dma_map_sg(chan->device->dev, sg, host->data->sg_len,
277 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000278 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100279 host->dma_active = true;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000280 desc = chan->device->device_prep_slave_sg(chan, sg, ret,
281 DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
282 }
283
284 if (desc) {
285 desc->callback = mmcif_dma_complete;
286 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100287 cookie = dmaengine_submit(desc);
288 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
289 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000290 }
291 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
292 __func__, host->data->sg_len, ret, cookie);
293
294 if (!desc) {
295 /* DMA failed, fall back to PIO */
296 if (ret >= 0)
297 ret = -EIO;
298 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100299 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000300 dma_release_channel(chan);
301 /* Free the Rx channel too */
302 chan = host->chan_rx;
303 if (chan) {
304 host->chan_rx = NULL;
305 dma_release_channel(chan);
306 }
307 dev_warn(&host->pd->dev,
308 "DMA failed: %d, falling back to PIO\n", ret);
309 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
310 }
311
312 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
313 desc, cookie);
314}
315
316static bool sh_mmcif_filter(struct dma_chan *chan, void *arg)
317{
318 dev_dbg(chan->device->dev, "%s: slave data %p\n", __func__, arg);
319 chan->private = arg;
320 return true;
321}
322
323static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
324 struct sh_mmcif_plat_data *pdata)
325{
Linus Walleijf38f94c2011-02-10 16:09:50 +0100326 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000327
328 /* We can only either use DMA for both Tx and Rx or not use it at all */
329 if (pdata->dma) {
330 dma_cap_mask_t mask;
331
332 dma_cap_zero(mask);
333 dma_cap_set(DMA_SLAVE, mask);
334
335 host->chan_tx = dma_request_channel(mask, sh_mmcif_filter,
336 &pdata->dma->chan_priv_tx);
337 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
338 host->chan_tx);
339
340 if (!host->chan_tx)
341 return;
342
343 host->chan_rx = dma_request_channel(mask, sh_mmcif_filter,
344 &pdata->dma->chan_priv_rx);
345 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
346 host->chan_rx);
347
348 if (!host->chan_rx) {
349 dma_release_channel(host->chan_tx);
350 host->chan_tx = NULL;
351 return;
352 }
353
354 init_completion(&host->dma_complete);
355 }
356}
357
358static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
359{
360 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
361 /* Descriptors are freed automatically */
362 if (host->chan_tx) {
363 struct dma_chan *chan = host->chan_tx;
364 host->chan_tx = NULL;
365 dma_release_channel(chan);
366 }
367 if (host->chan_rx) {
368 struct dma_chan *chan = host->chan_rx;
369 host->chan_rx = NULL;
370 dma_release_channel(chan);
371 }
372
Linus Walleijf38f94c2011-02-10 16:09:50 +0100373 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000374}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700375
376static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
377{
378 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
379
380 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
381 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
382
383 if (!clk)
384 return;
385 if (p->sup_pclk && clk == host->clk)
386 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
387 else
388 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
389 (ilog2(__rounddown_pow_of_two(host->clk / clk)) << 16));
390
391 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
392}
393
394static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
395{
396 u32 tmp;
397
Magnus Damm487d9fc2010-05-18 14:42:51 +0000398 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700399
Magnus Damm487d9fc2010-05-18 14:42:51 +0000400 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
401 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700402 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
403 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
404 /* byte swap on */
405 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
406}
407
408static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
409{
410 u32 state1, state2;
411 int ret, timeout = 10000000;
412
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000413 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700414
Magnus Damm487d9fc2010-05-18 14:42:51 +0000415 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
416 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000417 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
418 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700419
420 if (state1 & STS1_CMDSEQ) {
421 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
422 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
423 while (1) {
424 timeout--;
425 if (timeout < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000426 dev_err(&host->pd->dev,
427 "Forceed end of command sequence timeout err\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700428 return -EIO;
429 }
Magnus Damm487d9fc2010-05-18 14:42:51 +0000430 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700431 & STS1_CMDSEQ))
432 break;
433 mdelay(1);
434 }
435 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000436 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700437 return -EIO;
438 }
439
440 if (state2 & STS2_CRC_ERR) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000441 dev_dbg(&host->pd->dev, ": Happened CRC error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700442 ret = -EIO;
443 } else if (state2 & STS2_TIMEOUT_ERR) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000444 dev_dbg(&host->pd->dev, ": Happened Timeout error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700445 ret = -ETIMEDOUT;
446 } else {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000447 dev_dbg(&host->pd->dev, ": Happened End/Index error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700448 ret = -EIO;
449 }
450 return ret;
451}
452
453static int sh_mmcif_single_read(struct sh_mmcif_host *host,
454 struct mmc_request *mrq)
455{
456 struct mmc_data *data = mrq->data;
457 long time;
458 u32 blocksize, i, *p = sg_virt(data->sg);
459
Yusuke Godafdc50a92010-05-26 14:41:59 -0700460 /* buf read enable */
461 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000462 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
463 host->timeout);
464 if (time <= 0 || host->sd_error)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700465 return sh_mmcif_error_manage(host);
466
Yusuke Godafdc50a92010-05-26 14:41:59 -0700467 blocksize = (BLOCK_SIZE_MASK &
Magnus Damm487d9fc2010-05-18 14:42:51 +0000468 sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET)) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700469 for (i = 0; i < blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000470 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700471
472 /* buffer read end */
473 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000474 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
475 host->timeout);
476 if (time <= 0 || host->sd_error)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700477 return sh_mmcif_error_manage(host);
478
Yusuke Godafdc50a92010-05-26 14:41:59 -0700479 return 0;
480}
481
482static int sh_mmcif_multi_read(struct sh_mmcif_host *host,
483 struct mmc_request *mrq)
484{
485 struct mmc_data *data = mrq->data;
486 long time;
487 u32 blocksize, i, j, sec, *p;
488
Magnus Damm487d9fc2010-05-18 14:42:51 +0000489 blocksize = BLOCK_SIZE_MASK & sh_mmcif_readl(host->addr,
490 MMCIF_CE_BLOCK_SET);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700491 for (j = 0; j < data->sg_len; j++) {
492 p = sg_virt(data->sg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700493 for (sec = 0; sec < data->sg->length / blocksize; sec++) {
494 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
495 /* buf read enable */
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000496 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
497 host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700498
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000499 if (time <= 0 || host->sd_error)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700500 return sh_mmcif_error_manage(host);
501
Yusuke Godafdc50a92010-05-26 14:41:59 -0700502 for (i = 0; i < blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000503 *p++ = sh_mmcif_readl(host->addr,
504 MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700505 }
506 if (j < data->sg_len - 1)
507 data->sg++;
508 }
509 return 0;
510}
511
512static int sh_mmcif_single_write(struct sh_mmcif_host *host,
513 struct mmc_request *mrq)
514{
515 struct mmc_data *data = mrq->data;
516 long time;
517 u32 blocksize, i, *p = sg_virt(data->sg);
518
Yusuke Godafdc50a92010-05-26 14:41:59 -0700519 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
520
521 /* buf write enable */
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000522 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
523 host->timeout);
524 if (time <= 0 || host->sd_error)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700525 return sh_mmcif_error_manage(host);
526
Yusuke Godafdc50a92010-05-26 14:41:59 -0700527 blocksize = (BLOCK_SIZE_MASK &
Magnus Damm487d9fc2010-05-18 14:42:51 +0000528 sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET)) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700529 for (i = 0; i < blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000530 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700531
532 /* buffer write end */
533 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
534
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000535 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
536 host->timeout);
537 if (time <= 0 || host->sd_error)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700538 return sh_mmcif_error_manage(host);
539
Yusuke Godafdc50a92010-05-26 14:41:59 -0700540 return 0;
541}
542
543static int sh_mmcif_multi_write(struct sh_mmcif_host *host,
544 struct mmc_request *mrq)
545{
546 struct mmc_data *data = mrq->data;
547 long time;
548 u32 i, sec, j, blocksize, *p;
549
Magnus Damm487d9fc2010-05-18 14:42:51 +0000550 blocksize = BLOCK_SIZE_MASK & sh_mmcif_readl(host->addr,
551 MMCIF_CE_BLOCK_SET);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700552
553 for (j = 0; j < data->sg_len; j++) {
554 p = sg_virt(data->sg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700555 for (sec = 0; sec < data->sg->length / blocksize; sec++) {
556 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
557 /* buf write enable*/
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000558 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
559 host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700560
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000561 if (time <= 0 || host->sd_error)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700562 return sh_mmcif_error_manage(host);
563
Yusuke Godafdc50a92010-05-26 14:41:59 -0700564 for (i = 0; i < blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000565 sh_mmcif_writel(host->addr,
566 MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700567 }
568 if (j < data->sg_len - 1)
569 data->sg++;
570 }
571 return 0;
572}
573
574static void sh_mmcif_get_response(struct sh_mmcif_host *host,
575 struct mmc_command *cmd)
576{
577 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000578 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
579 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
580 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
581 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700582 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000583 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700584}
585
586static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
587 struct mmc_command *cmd)
588{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000589 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700590}
591
592static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
593 struct mmc_request *mrq, struct mmc_command *cmd, u32 opc)
594{
595 u32 tmp = 0;
596
597 /* Response Type check */
598 switch (mmc_resp_type(cmd)) {
599 case MMC_RSP_NONE:
600 tmp |= CMD_SET_RTYP_NO;
601 break;
602 case MMC_RSP_R1:
603 case MMC_RSP_R1B:
604 case MMC_RSP_R3:
605 tmp |= CMD_SET_RTYP_6B;
606 break;
607 case MMC_RSP_R2:
608 tmp |= CMD_SET_RTYP_17B;
609 break;
610 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000611 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700612 break;
613 }
614 switch (opc) {
615 /* RBSY */
616 case MMC_SWITCH:
617 case MMC_STOP_TRANSMISSION:
618 case MMC_SET_WRITE_PROT:
619 case MMC_CLR_WRITE_PROT:
620 case MMC_ERASE:
621 case MMC_GEN_CMD:
622 tmp |= CMD_SET_RBSY;
623 break;
624 }
625 /* WDAT / DATW */
626 if (host->data) {
627 tmp |= CMD_SET_WDAT;
628 switch (host->bus_width) {
629 case MMC_BUS_WIDTH_1:
630 tmp |= CMD_SET_DATW_1;
631 break;
632 case MMC_BUS_WIDTH_4:
633 tmp |= CMD_SET_DATW_4;
634 break;
635 case MMC_BUS_WIDTH_8:
636 tmp |= CMD_SET_DATW_8;
637 break;
638 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000639 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700640 break;
641 }
642 }
643 /* DWEN */
644 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
645 tmp |= CMD_SET_DWEN;
646 /* CMLTE/CMD12EN */
647 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
648 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
649 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
650 mrq->data->blocks << 16);
651 }
652 /* RIDXC[1:0] check bits */
653 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
654 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
655 tmp |= CMD_SET_RIDXC_BITS;
656 /* RCRC7C[1:0] check bits */
657 if (opc == MMC_SEND_OP_COND)
658 tmp |= CMD_SET_CRC7C_BITS;
659 /* RCRC7C[1:0] internal CRC7 */
660 if (opc == MMC_ALL_SEND_CID ||
661 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
662 tmp |= CMD_SET_CRC7C_INTERNAL;
663
664 return opc = ((opc << 24) | tmp);
665}
666
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000667static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700668 struct mmc_request *mrq, u32 opc)
669{
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000670 int ret;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700671
672 switch (opc) {
673 case MMC_READ_MULTIPLE_BLOCK:
674 ret = sh_mmcif_multi_read(host, mrq);
675 break;
676 case MMC_WRITE_MULTIPLE_BLOCK:
677 ret = sh_mmcif_multi_write(host, mrq);
678 break;
679 case MMC_WRITE_BLOCK:
680 ret = sh_mmcif_single_write(host, mrq);
681 break;
682 case MMC_READ_SINGLE_BLOCK:
683 case MMC_SEND_EXT_CSD:
684 ret = sh_mmcif_single_read(host, mrq);
685 break;
686 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000687 dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700688 ret = -EINVAL;
689 break;
690 }
691 return ret;
692}
693
694static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
695 struct mmc_request *mrq, struct mmc_command *cmd)
696{
697 long time;
698 int ret = 0, mask = 0;
699 u32 opc = cmd->opcode;
700
Yusuke Godafdc50a92010-05-26 14:41:59 -0700701 switch (opc) {
702 /* respons busy check */
703 case MMC_SWITCH:
704 case MMC_STOP_TRANSMISSION:
705 case MMC_SET_WRITE_PROT:
706 case MMC_CLR_WRITE_PROT:
707 case MMC_ERASE:
708 case MMC_GEN_CMD:
709 mask = MASK_MRBSYE;
710 break;
711 default:
712 mask = MASK_MCRSPE;
713 break;
714 }
715 mask |= MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR |
716 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR |
717 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO |
718 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO;
719
720 if (host->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000721 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
722 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
723 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700724 }
725 opc = sh_mmcif_set_cmd(host, mrq, cmd, opc);
726
Magnus Damm487d9fc2010-05-18 14:42:51 +0000727 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
728 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000730 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700731 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000732 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700733
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000734 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
735 host->timeout);
736 if (time <= 0) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700737 cmd->error = sh_mmcif_error_manage(host);
738 return;
739 }
740 if (host->sd_error) {
741 switch (cmd->opcode) {
742 case MMC_ALL_SEND_CID:
743 case MMC_SELECT_CARD:
744 case MMC_APP_CMD:
745 cmd->error = -ETIMEDOUT;
746 break;
747 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000748 dev_dbg(&host->pd->dev, "Cmd(d'%d) err\n",
749 cmd->opcode);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700750 cmd->error = sh_mmcif_error_manage(host);
751 break;
752 }
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000753 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700754 return;
755 }
756 if (!(cmd->flags & MMC_RSP_PRESENT)) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000757 cmd->error = 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700758 return;
759 }
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000760 sh_mmcif_get_response(host, cmd);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700761 if (host->data) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100762 if (!host->dma_active) {
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000763 ret = sh_mmcif_data_trans(host, mrq, cmd->opcode);
764 } else {
765 long time =
766 wait_for_completion_interruptible_timeout(&host->dma_complete,
767 host->timeout);
768 if (!time)
769 ret = -ETIMEDOUT;
770 else if (time < 0)
771 ret = time;
772 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
773 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
Linus Walleijf38f94c2011-02-10 16:09:50 +0100774 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000775 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700776 if (ret < 0)
777 mrq->data->bytes_xfered = 0;
778 else
779 mrq->data->bytes_xfered =
780 mrq->data->blocks * mrq->data->blksz;
781 }
782 cmd->error = ret;
783}
784
785static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
786 struct mmc_request *mrq, struct mmc_command *cmd)
787{
788 long time;
789
790 if (mrq->cmd->opcode == MMC_READ_MULTIPLE_BLOCK)
791 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
792 else if (mrq->cmd->opcode == MMC_WRITE_MULTIPLE_BLOCK)
793 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
794 else {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000795 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700796 cmd->error = sh_mmcif_error_manage(host);
797 return;
798 }
799
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000800 time = wait_for_completion_interruptible_timeout(&host->intr_wait,
801 host->timeout);
802 if (time <= 0 || host->sd_error) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700803 cmd->error = sh_mmcif_error_manage(host);
804 return;
805 }
806 sh_mmcif_get_cmd12response(host, cmd);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700807 cmd->error = 0;
808}
809
810static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
811{
812 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000813 unsigned long flags;
814
815 spin_lock_irqsave(&host->lock, flags);
816 if (host->state != STATE_IDLE) {
817 spin_unlock_irqrestore(&host->lock, flags);
818 mrq->cmd->error = -EAGAIN;
819 mmc_request_done(mmc, mrq);
820 return;
821 }
822
823 host->state = STATE_REQUEST;
824 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825
826 switch (mrq->cmd->opcode) {
827 /* MMCIF does not support SD/SDIO command */
828 case SD_IO_SEND_OP_COND:
829 case MMC_APP_CMD:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000830 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700831 mrq->cmd->error = -ETIMEDOUT;
832 mmc_request_done(mmc, mrq);
833 return;
834 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
835 if (!mrq->data) {
836 /* send_if_cond cmd (not support) */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000837 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700838 mrq->cmd->error = -ETIMEDOUT;
839 mmc_request_done(mmc, mrq);
840 return;
841 }
842 break;
843 default:
844 break;
845 }
846 host->data = mrq->data;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000847 if (mrq->data) {
848 if (mrq->data->flags & MMC_DATA_READ) {
849 if (host->chan_rx)
850 sh_mmcif_start_dma_rx(host);
851 } else {
852 if (host->chan_tx)
853 sh_mmcif_start_dma_tx(host);
854 }
855 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700856 sh_mmcif_start_cmd(host, mrq, mrq->cmd);
857 host->data = NULL;
858
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000859 if (!mrq->cmd->error && mrq->stop)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700860 sh_mmcif_stop_cmd(host, mrq, mrq->stop);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000861 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 mmc_request_done(mmc, mrq);
863}
864
865static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
866{
867 struct sh_mmcif_host *host = mmc_priv(mmc);
868 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000869 unsigned long flags;
870
871 spin_lock_irqsave(&host->lock, flags);
872 if (host->state != STATE_IDLE) {
873 spin_unlock_irqrestore(&host->lock, flags);
874 return;
875 }
876
877 host->state = STATE_IOS;
878 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700879
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100880 if (ios->power_mode == MMC_POWER_UP) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700881 if (p->set_pwr)
882 p->set_pwr(host->pd, ios->power_mode);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000883 if (!host->power) {
884 /* See if we also get DMA */
885 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
886 pm_runtime_get_sync(&host->pd->dev);
887 host->power = true;
888 }
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100889 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
890 /* clock stop */
891 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000892 if (ios->power_mode == MMC_POWER_OFF) {
893 if (host->power) {
894 pm_runtime_put(&host->pd->dev);
895 sh_mmcif_release_dma(host);
896 host->power = false;
897 }
898 if (p->down_pwr)
899 p->down_pwr(host->pd);
900 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000901 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100902 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700903 }
904
905 if (ios->clock)
906 sh_mmcif_clock_control(host, ios->clock);
907
908 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000909 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700910}
911
Arnd Hannemann777271d2010-08-24 17:27:01 +0200912static int sh_mmcif_get_cd(struct mmc_host *mmc)
913{
914 struct sh_mmcif_host *host = mmc_priv(mmc);
915 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
916
917 if (!p->get_cd)
918 return -ENOSYS;
919 else
920 return p->get_cd(host->pd);
921}
922
Yusuke Godafdc50a92010-05-26 14:41:59 -0700923static struct mmc_host_ops sh_mmcif_ops = {
924 .request = sh_mmcif_request,
925 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +0200926 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700927};
928
929static void sh_mmcif_detect(struct mmc_host *mmc)
930{
931 mmc_detect_change(mmc, 0);
932}
933
934static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
935{
936 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000937 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700938 int err = 0;
939
Magnus Damm487d9fc2010-05-18 14:42:51 +0000940 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941
942 if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000943 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
944 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700945 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
946 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000947 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700948 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
949 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000950 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700951 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
952 } else if (state & INT_BUFWEN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000953 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700954 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
955 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000956 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700957 ~(INT_CMD12DRE | INT_CMD12RBE |
958 INT_CMD12CRE | INT_BUFRE));
959 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
960 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000961 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700962 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
963 } else if (state & INT_DTRANE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000964 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_DTRANE);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700965 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
966 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000967 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700968 ~(INT_CMD12RBE | INT_CMD12CRE));
969 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
970 } else if (state & INT_ERR_STS) {
971 /* err interrupts */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000972 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700973 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
974 err = 1;
975 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000976 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000977 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700978 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
979 err = 1;
980 }
981 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000982 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000983 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700984 }
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000985 if (state & ~(INT_CMD12RBE | INT_CMD12CRE))
986 complete(&host->intr_wait);
987 else
988 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700989
990 return IRQ_HANDLED;
991}
992
993static int __devinit sh_mmcif_probe(struct platform_device *pdev)
994{
995 int ret = 0, irq[2];
996 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000997 struct sh_mmcif_host *host;
998 struct sh_mmcif_plat_data *pd;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700999 struct resource *res;
1000 void __iomem *reg;
1001 char clk_name[8];
1002
1003 irq[0] = platform_get_irq(pdev, 0);
1004 irq[1] = platform_get_irq(pdev, 1);
1005 if (irq[0] < 0 || irq[1] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001006 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001007 return -ENXIO;
1008 }
1009 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1010 if (!res) {
1011 dev_err(&pdev->dev, "platform_get_resource error.\n");
1012 return -ENXIO;
1013 }
1014 reg = ioremap(res->start, resource_size(res));
1015 if (!reg) {
1016 dev_err(&pdev->dev, "ioremap error.\n");
1017 return -ENOMEM;
1018 }
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001019 pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001020 if (!pd) {
1021 dev_err(&pdev->dev, "sh_mmcif plat data error.\n");
1022 ret = -ENXIO;
1023 goto clean_up;
1024 }
1025 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1026 if (!mmc) {
1027 ret = -ENOMEM;
1028 goto clean_up;
1029 }
1030 host = mmc_priv(mmc);
1031 host->mmc = mmc;
1032 host->addr = reg;
1033 host->timeout = 1000;
1034
1035 snprintf(clk_name, sizeof(clk_name), "mmc%d", pdev->id);
1036 host->hclk = clk_get(&pdev->dev, clk_name);
1037 if (IS_ERR(host->hclk)) {
1038 dev_err(&pdev->dev, "cannot get clock \"%s\"\n", clk_name);
1039 ret = PTR_ERR(host->hclk);
1040 goto clean_up1;
1041 }
1042 clk_enable(host->hclk);
1043 host->clk = clk_get_rate(host->hclk);
1044 host->pd = pdev;
1045
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001046 init_completion(&host->intr_wait);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001047 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001048
1049 mmc->ops = &sh_mmcif_ops;
1050 mmc->f_max = host->clk;
1051 /* close to 400KHz */
1052 if (mmc->f_max < 51200000)
1053 mmc->f_min = mmc->f_max / 128;
1054 else if (mmc->f_max < 102400000)
1055 mmc->f_min = mmc->f_max / 256;
1056 else
1057 mmc->f_min = mmc->f_max / 512;
1058 if (pd->ocr)
1059 mmc->ocr_avail = pd->ocr;
1060 mmc->caps = MMC_CAP_MMC_HIGHSPEED;
1061 if (pd->caps)
1062 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001063 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001064 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001065 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1066 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001067 mmc->max_seg_size = mmc->max_req_size;
1068
1069 sh_mmcif_sync_reset(host);
1070 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001071
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001072 pm_runtime_enable(&pdev->dev);
1073 host->power = false;
1074
1075 ret = pm_runtime_resume(&pdev->dev);
1076 if (ret < 0)
1077 goto clean_up2;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001078
Yusuke Godafdc50a92010-05-26 14:41:59 -07001079 mmc_add_host(mmc);
1080
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001081 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1082
Yusuke Godafdc50a92010-05-26 14:41:59 -07001083 ret = request_irq(irq[0], sh_mmcif_intr, 0, "sh_mmc:error", host);
1084 if (ret) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001085 dev_err(&pdev->dev, "request_irq error (sh_mmc:error)\n");
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001086 goto clean_up3;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001087 }
1088 ret = request_irq(irq[1], sh_mmcif_intr, 0, "sh_mmc:int", host);
1089 if (ret) {
1090 free_irq(irq[0], host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001091 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001092 goto clean_up3;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001093 }
1094
Yusuke Godafdc50a92010-05-26 14:41:59 -07001095 sh_mmcif_detect(host->mmc);
1096
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001097 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1098 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001099 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001100 return ret;
1101
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001102clean_up3:
1103 mmc_remove_host(mmc);
1104 pm_runtime_suspend(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001105clean_up2:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001106 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001107 clk_disable(host->hclk);
1108clean_up1:
1109 mmc_free_host(mmc);
1110clean_up:
1111 if (reg)
1112 iounmap(reg);
1113 return ret;
1114}
1115
1116static int __devexit sh_mmcif_remove(struct platform_device *pdev)
1117{
1118 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1119 int irq[2];
1120
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001121 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001122
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001123 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001124 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1125
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001126 if (host->addr)
1127 iounmap(host->addr);
1128
Yusuke Godafdc50a92010-05-26 14:41:59 -07001129 irq[0] = platform_get_irq(pdev, 0);
1130 irq[1] = platform_get_irq(pdev, 1);
1131
Yusuke Godafdc50a92010-05-26 14:41:59 -07001132 free_irq(irq[0], host);
1133 free_irq(irq[1], host);
1134
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001135 platform_set_drvdata(pdev, NULL);
1136
Yusuke Godafdc50a92010-05-26 14:41:59 -07001137 clk_disable(host->hclk);
1138 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001139 pm_runtime_put_sync(&pdev->dev);
1140 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001141
1142 return 0;
1143}
1144
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001145#ifdef CONFIG_PM
1146static int sh_mmcif_suspend(struct device *dev)
1147{
1148 struct platform_device *pdev = to_platform_device(dev);
1149 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1150 int ret = mmc_suspend_host(host->mmc);
1151
1152 if (!ret) {
1153 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1154 clk_disable(host->hclk);
1155 }
1156
1157 return ret;
1158}
1159
1160static int sh_mmcif_resume(struct device *dev)
1161{
1162 struct platform_device *pdev = to_platform_device(dev);
1163 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1164
1165 clk_enable(host->hclk);
1166
1167 return mmc_resume_host(host->mmc);
1168}
1169#else
1170#define sh_mmcif_suspend NULL
1171#define sh_mmcif_resume NULL
1172#endif /* CONFIG_PM */
1173
1174static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1175 .suspend = sh_mmcif_suspend,
1176 .resume = sh_mmcif_resume,
1177};
1178
Yusuke Godafdc50a92010-05-26 14:41:59 -07001179static struct platform_driver sh_mmcif_driver = {
1180 .probe = sh_mmcif_probe,
1181 .remove = sh_mmcif_remove,
1182 .driver = {
1183 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001184 .pm = &sh_mmcif_dev_pm_ops,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001185 },
1186};
1187
1188static int __init sh_mmcif_init(void)
1189{
1190 return platform_driver_register(&sh_mmcif_driver);
1191}
1192
1193static void __exit sh_mmcif_exit(void)
1194{
1195 platform_driver_unregister(&sh_mmcif_driver);
1196}
1197
1198module_init(sh_mmcif_init);
1199module_exit(sh_mmcif_exit);
1200
1201
1202MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1203MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001204MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001205MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");