blob: 15d71658b4f11fcaa9dd6e62da54ff503ef21dbe [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
24 * if we have HW ecc support.
25 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010045#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/interrupt.h>
47#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080048#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020049#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <linux/mtd/partitions.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020053static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .eccbytes = 3,
55 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020056 .oobfree = {
57 {.offset = 3,
58 .length = 2},
59 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020060 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070061};
62
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020063static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 .eccbytes = 6,
65 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020066 .oobfree = {
67 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020068 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070069};
70
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020071static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 .eccbytes = 24,
73 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010074 40, 41, 42, 43, 44, 45, 46, 47,
75 48, 49, 50, 51, 52, 53, 54, 55,
76 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020077 .oobfree = {
78 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020079 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
Thomas Gleixner81ec5362007-12-12 17:27:03 +010082static struct nand_ecclayout nand_oob_128 = {
83 .eccbytes = 48,
84 .eccpos = {
85 80, 81, 82, 83, 84, 85, 86, 87,
86 88, 89, 90, 91, 92, 93, 94, 95,
87 96, 97, 98, 99, 100, 101, 102, 103,
88 104, 105, 106, 107, 108, 109, 110, 111,
89 112, 113, 114, 115, 116, 117, 118, 119,
90 120, 121, 122, 123, 124, 125, 126, 127},
91 .oobfree = {
92 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020093 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010094};
95
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020096static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020097 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020099static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
100 struct mtd_oob_ops *ops);
101
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200102/*
Joe Perches8e87d782008-02-03 17:22:34 +0200103 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200104 * compiled away when LED support is disabled.
105 */
106DEFINE_LED_TRIGGER(nand_led_trigger);
107
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530108static int check_offs_len(struct mtd_info *mtd,
109 loff_t ofs, uint64_t len)
110{
111 struct nand_chip *chip = mtd->priv;
112 int ret = 0;
113
114 /* Start address must align on block boundary */
115 if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
116 DEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__);
117 ret = -EINVAL;
118 }
119
120 /* Length must align on block boundary */
121 if (len & ((1 << chip->phys_erase_shift) - 1)) {
122 DEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n",
123 __func__);
124 ret = -EINVAL;
125 }
126
127 /* Do not allow past end of device */
128 if (ofs + len > mtd->size) {
129 DEBUG(MTD_DEBUG_LEVEL0, "%s: Past end of device\n",
130 __func__);
131 ret = -EINVAL;
132 }
133
134 return ret;
135}
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/**
138 * nand_release_device - [GENERIC] release chip
139 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000140 *
141 * Deselect, release chip lock and wake up anyone waiting on the device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100143static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200145 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200148 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100149
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200150 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200151 spin_lock(&chip->controller->lock);
152 chip->controller->active = NULL;
153 chip->state = FL_READY;
154 wake_up(&chip->controller->wq);
155 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156}
157
158/**
159 * nand_read_byte - [DEFAULT] read one byte from the chip
160 * @mtd: MTD device structure
161 *
162 * Default read function for 8bit buswith
163 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200164static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200166 struct nand_chip *chip = mtd->priv;
167 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168}
169
170/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
172 * @mtd: MTD device structure
173 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000174 * Default read function for 16bit buswith with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 * endianess conversion
176 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200177static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200179 struct nand_chip *chip = mtd->priv;
180 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
183/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 * nand_read_word - [DEFAULT] read one word from the chip
185 * @mtd: MTD device structure
186 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000187 * Default read function for 16bit buswith without
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 * endianess conversion
189 */
190static u16 nand_read_word(struct mtd_info *mtd)
191{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200192 struct nand_chip *chip = mtd->priv;
193 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
196/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * nand_select_chip - [DEFAULT] control CE line
198 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700199 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 *
201 * Default select function for 1 chip devices.
202 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200203static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200205 struct nand_chip *chip = mtd->priv;
206
207 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200209 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 break;
211 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 break;
213
214 default:
215 BUG();
216 }
217}
218
219/**
220 * nand_write_buf - [DEFAULT] write buffer to chip
221 * @mtd: MTD device structure
222 * @buf: data buffer
223 * @len: number of bytes to write
224 *
225 * Default write function for 8bit buswith
226 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200227static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228{
229 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200230 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
David Woodhousee0c7d762006-05-13 18:07:53 +0100232 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200233 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234}
235
236/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000237 * nand_read_buf - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 * @mtd: MTD device structure
239 * @buf: buffer to store date
240 * @len: number of bytes to read
241 *
242 * Default read function for 8bit buswith
243 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200244static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200247 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
David Woodhousee0c7d762006-05-13 18:07:53 +0100249 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200250 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
253/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000254 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * @mtd: MTD device structure
256 * @buf: buffer containing the data to compare
257 * @len: number of bytes to compare
258 *
259 * Default verify function for 8bit buswith
260 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200261static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
263 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200264 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
David Woodhousee0c7d762006-05-13 18:07:53 +0100266 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200267 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 return 0;
270}
271
272/**
273 * nand_write_buf16 - [DEFAULT] write buffer to chip
274 * @mtd: MTD device structure
275 * @buf: data buffer
276 * @len: number of bytes to write
277 *
278 * Default write function for 16bit buswith
279 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200280static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281{
282 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200283 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 u16 *p = (u16 *) buf;
285 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000286
David Woodhousee0c7d762006-05-13 18:07:53 +0100287 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200288 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
292/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000293 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 * @mtd: MTD device structure
295 * @buf: buffer to store date
296 * @len: number of bytes to read
297 *
298 * Default read function for 16bit buswith
299 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200300static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301{
302 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200303 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 u16 *p = (u16 *) buf;
305 len >>= 1;
306
David Woodhousee0c7d762006-05-13 18:07:53 +0100307 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200308 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309}
310
311/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000312 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 * @mtd: MTD device structure
314 * @buf: buffer containing the data to compare
315 * @len: number of bytes to compare
316 *
317 * Default verify function for 16bit buswith
318 */
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200319static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200322 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 u16 *p = (u16 *) buf;
324 len >>= 1;
325
David Woodhousee0c7d762006-05-13 18:07:53 +0100326 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200327 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 return -EFAULT;
329
330 return 0;
331}
332
333/**
334 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
335 * @mtd: MTD device structure
336 * @ofs: offset from device start
337 * @getchip: 0, if the chip is already selected
338 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000339 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 */
341static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
342{
343 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200344 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 u16 bad;
346
Brian Norris30fe8112010-06-23 13:36:02 -0700347 if (chip->options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700348 ofs += mtd->erasesize - mtd->writesize;
349
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100350 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200353 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200355 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200358 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200361 if (chip->options & NAND_BUSWIDTH_16) {
362 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100363 page);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200364 bad = cpu_to_le16(chip->read_word(mtd));
365 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000366 bad >>= 8;
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200367 else
368 bad &= 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 } else {
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100370 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page);
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200371 bad = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000373
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200374 if (likely(chip->badblockbits == 8))
375 res = bad != 0xFF;
376 else
377 res = hweight8(bad) < chip->badblockbits;
378
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200379 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 return res;
383}
384
385/**
386 * nand_default_block_markbad - [DEFAULT] mark a block bad
387 * @mtd: MTD device structure
388 * @ofs: offset from device start
389 *
390 * This is the default implementation, which can be overridden by
391 * a hardware specific driver.
392*/
393static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
394{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200395 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f22006-05-23 11:52:35 +0200396 uint8_t buf[2] = { 0, 0 };
Brian Norris02ed70b2010-07-21 16:53:47 -0700397 int block, ret, i = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000398
Brian Norris30fe8112010-06-23 13:36:02 -0700399 if (chip->options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700400 ofs += mtd->erasesize - mtd->writesize;
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400403 block = (int)(ofs >> chip->bbt_erase_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200404 if (chip->bbt)
405 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* Do we have a flash based bad block table ? */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200408 if (chip->options & NAND_USE_FLASH_BBT)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200409 ret = nand_update_bbt(mtd, ofs);
410 else {
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300411 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000412
Brian Norris02ed70b2010-07-21 16:53:47 -0700413 /* Write to first two pages and to byte 1 and 6 if necessary.
414 * If we write to more than one location, the first error
415 * encountered quits the procedure. We write two bytes per
416 * location, so we dont have to mess with 16 bit access.
417 */
418 do {
419 chip->ops.len = chip->ops.ooblen = 2;
420 chip->ops.datbuf = NULL;
421 chip->ops.oobbuf = buf;
422 chip->ops.ooboffs = chip->badblockpos & ~0x01;
423
424 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
425
426 if (!ret && (chip->options & NAND_BBT_SCANBYTE1AND6)) {
427 chip->ops.ooboffs = NAND_SMALL_BADBLOCK_POS
428 & ~0x01;
429 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
430 }
431 i++;
432 ofs += mtd->writesize;
433 } while (!ret && (chip->options & NAND_BBT_SCAN2NDPAGE) &&
434 i < 2);
435
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300436 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200437 }
438 if (!ret)
439 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300440
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200441 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000444/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 * nand_check_wp - [GENERIC] check if the chip is write protected
446 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000447 * Check, if the device is write protected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000449 * The function expects, that the device is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100451static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200453 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200454
455 /* broken xD cards report WP despite being writable */
456 if (chip->options & NAND_BROKEN_XD)
457 return 0;
458
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200460 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
461 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462}
463
464/**
465 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
466 * @mtd: MTD device structure
467 * @ofs: offset from device start
468 * @getchip: 0, if the chip is already selected
469 * @allowbbt: 1, if its allowed to access the bbt area
470 *
471 * Check, if the block is bad. Either by reading the bad block table or
472 * calling of the scan function.
473 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200474static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
475 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200477 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000478
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200479 if (!chip->bbt)
480 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100483 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484}
485
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200486/**
487 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
488 * @mtd: MTD device structure
489 * @timeo: Timeout
490 *
491 * Helper function for nand_wait_ready used when needing to wait in interrupt
492 * context.
493 */
494static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
495{
496 struct nand_chip *chip = mtd->priv;
497 int i;
498
499 /* Wait for the device to get ready */
500 for (i = 0; i < timeo; i++) {
501 if (chip->dev_ready(mtd))
502 break;
503 touch_softlockup_watchdog();
504 mdelay(1);
505 }
506}
507
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000508/*
Thomas Gleixner3b887752005-02-22 21:56:49 +0000509 * Wait for the ready pin, after a command
510 * The timeout is catched later.
511 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100512void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000513{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200514 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100515 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000516
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200517 /* 400ms timeout */
518 if (in_interrupt() || oops_in_progress)
519 return panic_nand_wait_ready(mtd, 400);
520
Richard Purdie8fe833c2006-03-31 02:31:14 -0800521 led_trigger_event(nand_led_trigger, LED_FULL);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000522 /* wait until command is processed or timeout occures */
523 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200524 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800525 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700526 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000527 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800528 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000529}
David Woodhouse4b648b02006-09-25 17:05:24 +0100530EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532/**
533 * nand_command - [DEFAULT] Send command to NAND device
534 * @mtd: MTD device structure
535 * @command: the command to be sent
536 * @column: the column address for this command, -1 if none
537 * @page_addr: the page address for this command, -1 if none
538 *
539 * Send command to NAND device. This function is used for small page
540 * devices (256/512 Bytes per page)
541 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200542static void nand_command(struct mtd_info *mtd, unsigned int command,
543 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200545 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200546 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 /*
549 * Write out the command to the device.
550 */
551 if (command == NAND_CMD_SEQIN) {
552 int readcmd;
553
Joern Engel28318772006-05-22 23:18:05 +0200554 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200556 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 readcmd = NAND_CMD_READOOB;
558 } else if (column < 256) {
559 /* First 256 bytes --> READ0 */
560 readcmd = NAND_CMD_READ0;
561 } else {
562 column -= 256;
563 readcmd = NAND_CMD_READ1;
564 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200565 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200566 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200568 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200570 /*
571 * Address cycle, when necessary
572 */
573 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
574 /* Serially input address */
575 if (column != -1) {
576 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200577 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200578 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200579 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200580 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200582 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200583 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200584 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200585 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200586 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200587 if (chip->chipsize > (32 << 20))
588 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200589 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200590 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000591
592 /*
593 * program and erase have their own busy handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 * status and sequential in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100595 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 case NAND_CMD_PAGEPROG:
599 case NAND_CMD_ERASE1:
600 case NAND_CMD_ERASE2:
601 case NAND_CMD_SEQIN:
602 case NAND_CMD_STATUS:
603 return;
604
605 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200606 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200608 udelay(chip->chip_delay);
609 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200610 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200611 chip->cmd_ctrl(mtd,
612 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200613 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
614 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 return;
616
David Woodhousee0c7d762006-05-13 18:07:53 +0100617 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000619 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 * If we don't have access to the busy pin, we apply the given
621 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100622 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200623 if (!chip->dev_ready) {
624 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 /* Apply this short delay always to ensure that we do wait tWB in
629 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100630 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000631
632 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/**
636 * nand_command_lp - [DEFAULT] Send command to NAND large page device
637 * @mtd: MTD device structure
638 * @command: the command to be sent
639 * @column: the column address for this command, -1 if none
640 * @page_addr: the page address for this command, -1 if none
641 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200642 * Send command to NAND device. This is the version for the new large page
643 * devices We dont have the separate regions as we have in the small page
644 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200646static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
647 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200649 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 /* Emulate NAND_CMD_READOOB */
652 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200653 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 command = NAND_CMD_READ0;
655 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000656
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200657 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200658 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200659 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200662 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 /* Serially input address */
665 if (column != -1) {
666 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200667 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200669 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200670 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200671 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000672 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200674 chip->cmd_ctrl(mtd, page_addr, ctrl);
675 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200676 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200678 if (chip->chipsize > (128 << 20))
679 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200680 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200683 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000684
685 /*
686 * program and erase have their own busy handlers
David A. Marlin30f464b2005-01-17 18:35:25 +0000687 * status, sequential in, and deplete1 need no delay
688 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 case NAND_CMD_CACHEDPROG:
692 case NAND_CMD_PAGEPROG:
693 case NAND_CMD_ERASE1:
694 case NAND_CMD_ERASE2:
695 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200696 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000698 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 return;
700
David Woodhousee0c7d762006-05-13 18:07:53 +0100701 /*
702 * read error status commands require only a short delay
703 */
David A. Marlin30f464b2005-01-17 18:35:25 +0000704 case NAND_CMD_STATUS_ERROR:
705 case NAND_CMD_STATUS_ERROR0:
706 case NAND_CMD_STATUS_ERROR1:
707 case NAND_CMD_STATUS_ERROR2:
708 case NAND_CMD_STATUS_ERROR3:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200709 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000710 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200713 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200715 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200716 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
717 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
718 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
719 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200720 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
721 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return;
723
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200724 case NAND_CMD_RNDOUT:
725 /* No ready / busy check necessary */
726 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
727 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
728 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
729 NAND_NCE | NAND_CTRL_CHANGE);
730 return;
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200733 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
734 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
735 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
736 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000737
David Woodhousee0c7d762006-05-13 18:07:53 +0100738 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000740 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * If we don't have access to the busy pin, we apply the given
742 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100743 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200744 if (!chip->dev_ready) {
745 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* Apply this short delay always to ensure that we do wait tWB in
751 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100752 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000753
754 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755}
756
757/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200758 * panic_nand_get_device - [GENERIC] Get chip for selected access
759 * @chip: the nand chip descriptor
760 * @mtd: MTD device structure
761 * @new_state: the state which is requested
762 *
763 * Used when in panic, no locks are taken.
764 */
765static void panic_nand_get_device(struct nand_chip *chip,
766 struct mtd_info *mtd, int new_state)
767{
768 /* Hardware controller shared among independend devices */
769 chip->controller->active = chip;
770 chip->state = new_state;
771}
772
773/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 * nand_get_device - [GENERIC] Get chip for selected access
Randy Dunlap844d3b42006-06-28 21:48:27 -0700775 * @chip: the nand chip descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000777 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 *
779 * Get the device and lock it for exclusive access
780 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200781static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200782nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200784 spinlock_t *lock = &chip->controller->lock;
785 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100786 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200787retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100788 spin_lock(lock);
789
vimal singhb8b3ee92009-07-09 20:41:22 +0530790 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200791 if (!chip->controller->active)
792 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200793
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200794 if (chip->controller->active == chip && chip->state == FL_READY) {
795 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100796 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100797 return 0;
798 }
799 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800800 if (chip->controller->active->state == FL_PM_SUSPENDED) {
801 chip->state = FL_PM_SUSPENDED;
802 spin_unlock(lock);
803 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800804 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100805 }
806 set_current_state(TASK_UNINTERRUPTIBLE);
807 add_wait_queue(wq, &wait);
808 spin_unlock(lock);
809 schedule();
810 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 goto retry;
812}
813
814/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200815 * panic_nand_wait - [GENERIC] wait until the command is done
816 * @mtd: MTD device structure
817 * @chip: NAND chip structure
818 * @timeo: Timeout
819 *
820 * Wait for command done. This is a helper function for nand_wait used when
821 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400822 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200823 */
824static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
825 unsigned long timeo)
826{
827 int i;
828 for (i = 0; i < timeo; i++) {
829 if (chip->dev_ready) {
830 if (chip->dev_ready(mtd))
831 break;
832 } else {
833 if (chip->read_byte(mtd) & NAND_STATUS_READY)
834 break;
835 }
836 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200837 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200838}
839
840/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 * nand_wait - [DEFAULT] wait until the command is done
842 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700843 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 *
845 * Wait for command done. This applies to erase and program only
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000846 * Erase can take up to 400ms and program up to 20ms according to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 * general NAND and SmartMedia specs
Randy Dunlap844d3b42006-06-28 21:48:27 -0700848 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200849static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
851
David Woodhousee0c7d762006-05-13 18:07:53 +0100852 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200853 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100856 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100858 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Richard Purdie8fe833c2006-03-31 02:31:14 -0800860 led_trigger_event(nand_led_trigger, LED_FULL);
861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 /* Apply this short delay always to ensure that we do wait tWB in
863 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100864 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200866 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
867 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000868 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200869 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200871 if (in_interrupt() || oops_in_progress)
872 panic_nand_wait(mtd, chip, timeo);
873 else {
874 while (time_before(jiffies, timeo)) {
875 if (chip->dev_ready) {
876 if (chip->dev_ready(mtd))
877 break;
878 } else {
879 if (chip->read_byte(mtd) & NAND_STATUS_READY)
880 break;
881 }
882 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800885 led_trigger_event(nand_led_trigger, LED_OFF);
886
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200887 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 return status;
889}
890
891/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700892 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Vimal Singh7d70f332010-02-08 15:50:49 +0530893 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700894 * @mtd: mtd info
895 * @ofs: offset to start unlock from
896 * @len: length to unlock
897 * @invert: when = 0, unlock the range of blocks within the lower and
Vimal Singh7d70f332010-02-08 15:50:49 +0530898 * upper boundary address
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700899 * when = 1, unlock the range of blocks outside the boundaries
Vimal Singh7d70f332010-02-08 15:50:49 +0530900 * of the lower and upper boundary address
901 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700902 * return - unlock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530903 */
904static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
905 uint64_t len, int invert)
906{
907 int ret = 0;
908 int status, page;
909 struct nand_chip *chip = mtd->priv;
910
911 /* Submit address of first page to unlock */
912 page = ofs >> chip->page_shift;
913 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
914
915 /* Submit address of last page to unlock */
916 page = (ofs + len) >> chip->page_shift;
917 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
918 (page | invert) & chip->pagemask);
919
920 /* Call wait ready function */
921 status = chip->waitfunc(mtd, chip);
922 udelay(1000);
923 /* See if device thinks it succeeded */
924 if (status & 0x01) {
925 DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n",
926 __func__, status);
927 ret = -EIO;
928 }
929
930 return ret;
931}
932
933/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700934 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Vimal Singh7d70f332010-02-08 15:50:49 +0530935 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700936 * @mtd: mtd info
937 * @ofs: offset to start unlock from
938 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530939 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700940 * return - unlock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530941 */
942int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
943{
944 int ret = 0;
945 int chipnr;
946 struct nand_chip *chip = mtd->priv;
947
948 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
949 __func__, (unsigned long long)ofs, len);
950
951 if (check_offs_len(mtd, ofs, len))
952 ret = -EINVAL;
953
954 /* Align to last block address if size addresses end of the device */
955 if (ofs + len == mtd->size)
956 len -= mtd->erasesize;
957
958 nand_get_device(chip, mtd, FL_UNLOCKING);
959
960 /* Shift to get chip number */
961 chipnr = ofs >> chip->chip_shift;
962
963 chip->select_chip(mtd, chipnr);
964
965 /* Check, if it is write protected */
966 if (nand_check_wp(mtd)) {
967 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
968 __func__);
969 ret = -EIO;
970 goto out;
971 }
972
973 ret = __nand_unlock(mtd, ofs, len, 0);
974
975out:
Vimal Singh7d70f332010-02-08 15:50:49 +0530976 nand_release_device(mtd);
977
978 return ret;
979}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200980EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530981
982/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700983 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Vimal Singh7d70f332010-02-08 15:50:49 +0530984 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700985 * @mtd: mtd info
986 * @ofs: offset to start unlock from
987 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530988 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700989 * return - lock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530990 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700991 * This feature is not supported in many NAND parts. 'Micron' NAND parts
992 * do have this feature, but it allows only to lock all blocks, not for
Vimal Singh7d70f332010-02-08 15:50:49 +0530993 * specified range for block.
994 *
995 * Implementing 'lock' feature by making use of 'unlock', for now.
996 */
997int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
998{
999 int ret = 0;
1000 int chipnr, status, page;
1001 struct nand_chip *chip = mtd->priv;
1002
1003 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
1004 __func__, (unsigned long long)ofs, len);
1005
1006 if (check_offs_len(mtd, ofs, len))
1007 ret = -EINVAL;
1008
1009 nand_get_device(chip, mtd, FL_LOCKING);
1010
1011 /* Shift to get chip number */
1012 chipnr = ofs >> chip->chip_shift;
1013
1014 chip->select_chip(mtd, chipnr);
1015
1016 /* Check, if it is write protected */
1017 if (nand_check_wp(mtd)) {
1018 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
1019 __func__);
1020 status = MTD_ERASE_FAILED;
1021 ret = -EIO;
1022 goto out;
1023 }
1024
1025 /* Submit address of first page to lock */
1026 page = ofs >> chip->page_shift;
1027 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1028
1029 /* Call wait ready function */
1030 status = chip->waitfunc(mtd, chip);
1031 udelay(1000);
1032 /* See if device thinks it succeeded */
1033 if (status & 0x01) {
1034 DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n",
1035 __func__, status);
1036 ret = -EIO;
1037 goto out;
1038 }
1039
1040 ret = __nand_unlock(mtd, ofs, len, 0x1);
1041
1042out:
Vimal Singh7d70f332010-02-08 15:50:49 +05301043 nand_release_device(mtd);
1044
1045 return ret;
1046}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001047EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301048
1049/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001050 * nand_read_page_raw - [Intern] read raw page data without ecc
1051 * @mtd: mtd info structure
1052 * @chip: nand chip info structure
1053 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001054 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001055 *
1056 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001057 */
1058static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001059 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001060{
1061 chip->read_buf(mtd, buf, mtd->writesize);
1062 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1063 return 0;
1064}
1065
1066/**
David Brownell52ff49d2009-03-04 12:01:36 -08001067 * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc
1068 * @mtd: mtd info structure
1069 * @chip: nand chip info structure
1070 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001071 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001072 *
1073 * We need a special oob layout and handling even when OOB isn't used.
1074 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001075static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
1076 struct nand_chip *chip,
1077 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001078{
1079 int eccsize = chip->ecc.size;
1080 int eccbytes = chip->ecc.bytes;
1081 uint8_t *oob = chip->oob_poi;
1082 int steps, size;
1083
1084 for (steps = chip->ecc.steps; steps > 0; steps--) {
1085 chip->read_buf(mtd, buf, eccsize);
1086 buf += eccsize;
1087
1088 if (chip->ecc.prepad) {
1089 chip->read_buf(mtd, oob, chip->ecc.prepad);
1090 oob += chip->ecc.prepad;
1091 }
1092
1093 chip->read_buf(mtd, oob, eccbytes);
1094 oob += eccbytes;
1095
1096 if (chip->ecc.postpad) {
1097 chip->read_buf(mtd, oob, chip->ecc.postpad);
1098 oob += chip->ecc.postpad;
1099 }
1100 }
1101
1102 size = mtd->oobsize - (oob - chip->oob_poi);
1103 if (size)
1104 chip->read_buf(mtd, oob, size);
1105
1106 return 0;
1107}
1108
1109/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001110 * nand_read_page_swecc - [REPLACABLE] software ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001111 * @mtd: mtd info structure
1112 * @chip: nand chip info structure
1113 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001114 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001115 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001116static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001117 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001119 int i, eccsize = chip->ecc.size;
1120 int eccbytes = chip->ecc.bytes;
1121 int eccsteps = chip->ecc.steps;
1122 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001123 uint8_t *ecc_calc = chip->buffers->ecccalc;
1124 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001125 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001126
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001127 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001128
1129 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1130 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1131
1132 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001133 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001134
1135 eccsteps = chip->ecc.steps;
1136 p = buf;
1137
1138 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1139 int stat;
1140
1141 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001142 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001143 mtd->ecc_stats.failed++;
1144 else
1145 mtd->ecc_stats.corrected += stat;
1146 }
1147 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001148}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150/**
Alexey Korolev3d459552008-05-15 17:23:18 +01001151 * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function
1152 * @mtd: mtd info structure
1153 * @chip: nand chip info structure
Alexey Korolev17c1d2b2008-08-20 22:32:08 +01001154 * @data_offs: offset of requested data within the page
1155 * @readlen: data length
1156 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001157 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001158static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1159 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001160{
1161 int start_step, end_step, num_steps;
1162 uint32_t *eccpos = chip->ecc.layout->eccpos;
1163 uint8_t *p;
1164 int data_col_addr, i, gaps = 0;
1165 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1166 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001167 int index = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001168
1169 /* Column address wihin the page aligned to ECC size (256bytes). */
1170 start_step = data_offs / chip->ecc.size;
1171 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1172 num_steps = end_step - start_step + 1;
1173
1174 /* Data size aligned to ECC ecc.size*/
1175 datafrag_len = num_steps * chip->ecc.size;
1176 eccfrag_len = num_steps * chip->ecc.bytes;
1177
1178 data_col_addr = start_step * chip->ecc.size;
1179 /* If we read not a page aligned data */
1180 if (data_col_addr != 0)
1181 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1182
1183 p = bufpoi + data_col_addr;
1184 chip->read_buf(mtd, p, datafrag_len);
1185
1186 /* Calculate ECC */
1187 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1188 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1189
1190 /* The performance is faster if to position offsets
1191 according to ecc.pos. Let make sure here that
1192 there are no gaps in ecc positions */
1193 for (i = 0; i < eccfrag_len - 1; i++) {
1194 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1195 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1196 gaps = 1;
1197 break;
1198 }
1199 }
1200 if (gaps) {
1201 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1202 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1203 } else {
1204 /* send the command to read the particular ecc bytes */
1205 /* take care about buswidth alignment in read_buf */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001206 index = start_step * chip->ecc.bytes;
1207
1208 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001209 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001210 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001211 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001212 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001213 aligned_len++;
1214
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001215 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1216 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001217 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1218 }
1219
1220 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001221 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001222
1223 p = bufpoi + data_col_addr;
1224 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1225 int stat;
1226
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001227 stat = chip->ecc.correct(mtd, p,
1228 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Baruch Siach12c8eb92010-08-09 07:20:23 +03001229 if (stat < 0)
Alexey Korolev3d459552008-05-15 17:23:18 +01001230 mtd->ecc_stats.failed++;
1231 else
1232 mtd->ecc_stats.corrected += stat;
1233 }
1234 return 0;
1235}
1236
1237/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001238 * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001239 * @mtd: mtd info structure
1240 * @chip: nand chip info structure
1241 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001242 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001243 *
1244 * Not for syndrome calculating ecc controllers which need a special oob layout
1245 */
1246static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001247 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001248{
1249 int i, eccsize = chip->ecc.size;
1250 int eccbytes = chip->ecc.bytes;
1251 int eccsteps = chip->ecc.steps;
1252 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001253 uint8_t *ecc_calc = chip->buffers->ecccalc;
1254 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001255 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001256
1257 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1258 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1259 chip->read_buf(mtd, p, eccsize);
1260 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1261 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001262 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001263
1264 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001265 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001266
1267 eccsteps = chip->ecc.steps;
1268 p = buf;
1269
1270 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1271 int stat;
1272
1273 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001274 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001275 mtd->ecc_stats.failed++;
1276 else
1277 mtd->ecc_stats.corrected += stat;
1278 }
1279 return 0;
1280}
1281
1282/**
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001283 * nand_read_page_hwecc_oob_first - [REPLACABLE] hw ecc, read oob first
1284 * @mtd: mtd info structure
1285 * @chip: nand chip info structure
1286 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001287 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001288 *
1289 * Hardware ECC for large page chips, require OOB to be read first.
1290 * For this ECC mode, the write_page method is re-used from ECC_HW.
1291 * These methods read/write ECC from the OOB area, unlike the
1292 * ECC_HW_SYNDROME support with multiple ECC steps, follows the
1293 * "infix ECC" scheme and reads/writes ECC from the data area, by
1294 * overwriting the NAND manufacturer bad block markings.
1295 */
1296static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
1297 struct nand_chip *chip, uint8_t *buf, int page)
1298{
1299 int i, eccsize = chip->ecc.size;
1300 int eccbytes = chip->ecc.bytes;
1301 int eccsteps = chip->ecc.steps;
1302 uint8_t *p = buf;
1303 uint8_t *ecc_code = chip->buffers->ecccode;
1304 uint32_t *eccpos = chip->ecc.layout->eccpos;
1305 uint8_t *ecc_calc = chip->buffers->ecccalc;
1306
1307 /* Read the OOB area first */
1308 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1309 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1310 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1311
1312 for (i = 0; i < chip->ecc.total; i++)
1313 ecc_code[i] = chip->oob_poi[eccpos[i]];
1314
1315 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1316 int stat;
1317
1318 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1319 chip->read_buf(mtd, p, eccsize);
1320 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1321
1322 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
1323 if (stat < 0)
1324 mtd->ecc_stats.failed++;
1325 else
1326 mtd->ecc_stats.corrected += stat;
1327 }
1328 return 0;
1329}
1330
1331/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001332 * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001333 * @mtd: mtd info structure
1334 * @chip: nand chip info structure
1335 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001336 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001337 *
1338 * The hw generator calculates the error syndrome automatically. Therefor
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001339 * we need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001340 */
1341static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001342 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001343{
1344 int i, eccsize = chip->ecc.size;
1345 int eccbytes = chip->ecc.bytes;
1346 int eccsteps = chip->ecc.steps;
1347 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001348 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001349
1350 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1351 int stat;
1352
1353 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1354 chip->read_buf(mtd, p, eccsize);
1355
1356 if (chip->ecc.prepad) {
1357 chip->read_buf(mtd, oob, chip->ecc.prepad);
1358 oob += chip->ecc.prepad;
1359 }
1360
1361 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1362 chip->read_buf(mtd, oob, eccbytes);
1363 stat = chip->ecc.correct(mtd, p, oob, NULL);
1364
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001365 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001366 mtd->ecc_stats.failed++;
1367 else
1368 mtd->ecc_stats.corrected += stat;
1369
1370 oob += eccbytes;
1371
1372 if (chip->ecc.postpad) {
1373 chip->read_buf(mtd, oob, chip->ecc.postpad);
1374 oob += chip->ecc.postpad;
1375 }
1376 }
1377
1378 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001379 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001380 if (i)
1381 chip->read_buf(mtd, oob, i);
1382
1383 return 0;
1384}
1385
1386/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001387 * nand_transfer_oob - [Internal] Transfer oob to client buffer
1388 * @chip: nand chip structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07001389 * @oob: oob destination address
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001390 * @ops: oob ops structure
Vitaly Wool70145682006-11-03 18:20:38 +03001391 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001392 */
1393static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001394 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001395{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001396 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001397
1398 case MTD_OOB_PLACE:
1399 case MTD_OOB_RAW:
1400 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1401 return oob + len;
1402
1403 case MTD_OOB_AUTO: {
1404 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001405 uint32_t boffs = 0, roffs = ops->ooboffs;
1406 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001407
Florian Fainellif8ac0412010-09-07 13:23:43 +02001408 for (; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001409 /* Read request not from offset 0 ? */
1410 if (unlikely(roffs)) {
1411 if (roffs >= free->length) {
1412 roffs -= free->length;
1413 continue;
1414 }
1415 boffs = free->offset + roffs;
1416 bytes = min_t(size_t, len,
1417 (free->length - roffs));
1418 roffs = 0;
1419 } else {
1420 bytes = min_t(size_t, len, free->length);
1421 boffs = free->offset;
1422 }
1423 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001424 oob += bytes;
1425 }
1426 return oob;
1427 }
1428 default:
1429 BUG();
1430 }
1431 return NULL;
1432}
1433
1434/**
1435 * nand_do_read_ops - [Internal] Read data with ECC
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001436 *
David A. Marlin068e3c02005-01-24 03:07:46 +00001437 * @mtd: MTD device structure
1438 * @from: offset to read from
Randy Dunlap844d3b42006-06-28 21:48:27 -07001439 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001440 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001441 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001442 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001443static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1444 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001445{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001446 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001447 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001448 struct mtd_ecc_stats stats;
1449 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1450 int sndcmd = 1;
1451 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001452 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001453 uint32_t oobreadlen = ops->ooblen;
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001454 uint32_t max_oobsize = ops->mode == MTD_OOB_AUTO ?
1455 mtd->oobavail : mtd->oobsize;
1456
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001457 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001459 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001461 chipnr = (int)(from >> chip->chip_shift);
1462 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001464 realpage = (int)(from >> chip->page_shift);
1465 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001467 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001469 buf = ops->datbuf;
1470 oob = ops->oobbuf;
1471
Florian Fainellif8ac0412010-09-07 13:23:43 +02001472 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001473 bytes = min(mtd->writesize - col, readlen);
1474 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001475
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001476 /* Is the current page in the buffer ? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001477 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001478 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001480 if (likely(sndcmd)) {
1481 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1482 sndcmd = 0;
1483 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001485 /* Now read the page into the buffer */
David Woodhouse956e9442006-09-25 17:12:39 +01001486 if (unlikely(ops->mode == MTD_OOB_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001487 ret = chip->ecc.read_page_raw(mtd, chip,
1488 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001489 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001490 ret = chip->ecc.read_subpage(mtd, chip,
1491 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001492 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001493 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1494 page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001495 if (ret < 0)
David Woodhousee0c7d762006-05-13 18:07:53 +01001496 break;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001497
1498 /* Transfer not aligned data */
1499 if (!aligned) {
Artem Bityutskiyc1194c72010-09-03 22:01:16 +03001500 if (!NAND_SUBPAGE_READ(chip) && !oob &&
1501 !(mtd->ecc_stats.failed - stats.failed))
Alexey Korolev3d459552008-05-15 17:23:18 +01001502 chip->pagebuf = realpage;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001503 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001505
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001506 buf += bytes;
1507
1508 if (unlikely(oob)) {
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001509
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001510 int toread = min(oobreadlen, max_oobsize);
1511
1512 if (toread) {
1513 oob = nand_transfer_oob(chip,
1514 oob, ops, toread);
1515 oobreadlen -= toread;
1516 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001517 }
1518
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001519 if (!(chip->options & NAND_NO_READRDY)) {
1520 /*
1521 * Apply delay or wait for ready/busy pin. Do
1522 * this before the AUTOINCR check, so no
1523 * problems arise if a chip which does auto
1524 * increment is marked as NOAUTOINCR by the
1525 * board driver.
1526 */
1527 if (!chip->dev_ready)
1528 udelay(chip->chip_delay);
1529 else
1530 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001532 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001533 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001534 buf += bytes;
1535 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001537 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001538
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001539 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001540 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 /* For subsequent reads align to page boundary. */
1543 col = 0;
1544 /* Increment page address */
1545 realpage++;
1546
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001547 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 /* Check, if we cross a chip boundary */
1549 if (!page) {
1550 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001551 chip->select_chip(mtd, -1);
1552 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001554
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001555 /* Check, if the chip supports auto page increment
1556 * or if we have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001557 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001558 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001559 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 }
1561
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001562 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001563 if (oob)
1564 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001566 if (ret)
1567 return ret;
1568
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001569 if (mtd->ecc_stats.failed - stats.failed)
1570 return -EBADMSG;
1571
1572 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001573}
1574
1575/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001576 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001577 * @mtd: MTD device structure
1578 * @from: offset to read from
1579 * @len: number of bytes to read
1580 * @retlen: pointer to variable to store the number of read bytes
1581 * @buf: the databuffer to put data
1582 *
1583 * Get hold of the chip and call nand_do_read
1584 */
1585static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1586 size_t *retlen, uint8_t *buf)
1587{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001588 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001589 int ret;
1590
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001591 /* Do not allow reads past end of device */
1592 if ((from + len) > mtd->size)
1593 return -EINVAL;
1594 if (!len)
1595 return 0;
1596
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001597 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001598
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001599 chip->ops.len = len;
1600 chip->ops.datbuf = buf;
1601 chip->ops.oobbuf = NULL;
1602
1603 ret = nand_do_read_ops(mtd, from, &chip->ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001604
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001605 *retlen = chip->ops.retlen;
1606
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001607 nand_release_device(mtd);
1608
1609 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610}
1611
1612/**
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001613 * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
1614 * @mtd: mtd info structure
1615 * @chip: nand chip info structure
1616 * @page: page number to read
1617 * @sndcmd: flag whether to issue read command or not
1618 */
1619static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1620 int page, int sndcmd)
1621{
1622 if (sndcmd) {
1623 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1624 sndcmd = 0;
1625 }
1626 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1627 return sndcmd;
1628}
1629
1630/**
1631 * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
1632 * with syndromes
1633 * @mtd: mtd info structure
1634 * @chip: nand chip info structure
1635 * @page: page number to read
1636 * @sndcmd: flag whether to issue read command or not
1637 */
1638static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1639 int page, int sndcmd)
1640{
1641 uint8_t *buf = chip->oob_poi;
1642 int length = mtd->oobsize;
1643 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1644 int eccsize = chip->ecc.size;
1645 uint8_t *bufpoi = buf;
1646 int i, toread, sndrnd = 0, pos;
1647
1648 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1649 for (i = 0; i < chip->ecc.steps; i++) {
1650 if (sndrnd) {
1651 pos = eccsize + i * (eccsize + chunk);
1652 if (mtd->writesize > 512)
1653 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1654 else
1655 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1656 } else
1657 sndrnd = 1;
1658 toread = min_t(int, length, chunk);
1659 chip->read_buf(mtd, bufpoi, toread);
1660 bufpoi += toread;
1661 length -= toread;
1662 }
1663 if (length > 0)
1664 chip->read_buf(mtd, bufpoi, length);
1665
1666 return 1;
1667}
1668
1669/**
1670 * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
1671 * @mtd: mtd info structure
1672 * @chip: nand chip info structure
1673 * @page: page number to write
1674 */
1675static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1676 int page)
1677{
1678 int status = 0;
1679 const uint8_t *buf = chip->oob_poi;
1680 int length = mtd->oobsize;
1681
1682 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1683 chip->write_buf(mtd, buf, length);
1684 /* Send command to program the OOB data */
1685 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1686
1687 status = chip->waitfunc(mtd, chip);
1688
Savin Zlobec0d420f92006-06-21 11:51:20 +02001689 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001690}
1691
1692/**
1693 * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
1694 * with syndrome - only for large page flash !
1695 * @mtd: mtd info structure
1696 * @chip: nand chip info structure
1697 * @page: page number to write
1698 */
1699static int nand_write_oob_syndrome(struct mtd_info *mtd,
1700 struct nand_chip *chip, int page)
1701{
1702 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1703 int eccsize = chip->ecc.size, length = mtd->oobsize;
1704 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1705 const uint8_t *bufpoi = chip->oob_poi;
1706
1707 /*
1708 * data-ecc-data-ecc ... ecc-oob
1709 * or
1710 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1711 */
1712 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1713 pos = steps * (eccsize + chunk);
1714 steps = 0;
1715 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001716 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001717
1718 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1719 for (i = 0; i < steps; i++) {
1720 if (sndcmd) {
1721 if (mtd->writesize <= 512) {
1722 uint32_t fill = 0xFFFFFFFF;
1723
1724 len = eccsize;
1725 while (len > 0) {
1726 int num = min_t(int, len, 4);
1727 chip->write_buf(mtd, (uint8_t *)&fill,
1728 num);
1729 len -= num;
1730 }
1731 } else {
1732 pos = eccsize + i * (eccsize + chunk);
1733 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1734 }
1735 } else
1736 sndcmd = 1;
1737 len = min_t(int, length, chunk);
1738 chip->write_buf(mtd, bufpoi, len);
1739 bufpoi += len;
1740 length -= len;
1741 }
1742 if (length > 0)
1743 chip->write_buf(mtd, bufpoi, length);
1744
1745 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1746 status = chip->waitfunc(mtd, chip);
1747
1748 return status & NAND_STATUS_FAIL ? -EIO : 0;
1749}
1750
1751/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001752 * nand_do_read_oob - [Intern] NAND read out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 * @mtd: MTD device structure
1754 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001755 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 *
1757 * NAND read out-of-band data from the spare area
1758 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001759static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1760 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001762 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001763 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001764 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001765 int readlen = ops->ooblen;
1766 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001767 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768
vimal singh20d8e242009-07-07 15:49:49 +05301769 DEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n",
1770 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
Adrian Hunter03736152007-01-31 17:58:29 +02001772 if (ops->mode == MTD_OOB_AUTO)
Vitaly Wool70145682006-11-03 18:20:38 +03001773 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001774 else
1775 len = mtd->oobsize;
1776
1777 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301778 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read "
1779 "outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001780 return -EINVAL;
1781 }
1782
1783 /* Do not allow reads past end of device */
1784 if (unlikely(from >= mtd->size ||
1785 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1786 (from >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301787 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end "
1788 "of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001789 return -EINVAL;
1790 }
Vitaly Wool70145682006-11-03 18:20:38 +03001791
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001792 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001793 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001795 /* Shift to get page */
1796 realpage = (int)(from >> chip->page_shift);
1797 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Florian Fainellif8ac0412010-09-07 13:23:43 +02001799 while (1) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001800 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001801
1802 len = min(len, readlen);
1803 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001804
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001805 if (!(chip->options & NAND_NO_READRDY)) {
1806 /*
1807 * Apply delay or wait for ready/busy pin. Do this
1808 * before the AUTOINCR check, so no problems arise if a
1809 * chip which does auto increment is marked as
1810 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001811 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001812 if (!chip->dev_ready)
1813 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001814 else
1815 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001817
Vitaly Wool70145682006-11-03 18:20:38 +03001818 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001819 if (!readlen)
1820 break;
1821
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001822 /* Increment page address */
1823 realpage++;
1824
1825 page = realpage & chip->pagemask;
1826 /* Check, if we cross a chip boundary */
1827 if (!page) {
1828 chipnr++;
1829 chip->select_chip(mtd, -1);
1830 chip->select_chip(mtd, chipnr);
1831 }
1832
1833 /* Check, if the chip supports auto page increment
1834 * or if we have hit a block boundary.
1835 */
1836 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1837 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 }
1839
Vitaly Wool70145682006-11-03 18:20:38 +03001840 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 return 0;
1842}
1843
1844/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001845 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001848 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001850 * NAND read data and/or out-of-band data
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001852static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1853 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001855 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001856 int ret = -ENOTSUPP;
1857
1858 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859
1860 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001861 if (ops->datbuf && (from + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05301862 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read "
1863 "beyond end of device\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 return -EINVAL;
1865 }
1866
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001867 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Florian Fainellif8ac0412010-09-07 13:23:43 +02001869 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001870 case MTD_OOB_PLACE:
1871 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001872 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001873 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001874
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001875 default:
1876 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 }
1878
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001879 if (!ops->datbuf)
1880 ret = nand_do_read_oob(mtd, from, ops);
1881 else
1882 ret = nand_do_read_ops(mtd, from, ops);
1883
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001884out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001886 return ret;
1887}
1888
1889
1890/**
1891 * nand_write_page_raw - [Intern] raw page write function
1892 * @mtd: mtd info structure
1893 * @chip: nand chip info structure
1894 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001895 *
1896 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001897 */
1898static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1899 const uint8_t *buf)
1900{
1901 chip->write_buf(mtd, buf, mtd->writesize);
1902 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903}
1904
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001905/**
David Brownell52ff49d2009-03-04 12:01:36 -08001906 * nand_write_page_raw_syndrome - [Intern] raw page write function
1907 * @mtd: mtd info structure
1908 * @chip: nand chip info structure
1909 * @buf: data buffer
1910 *
1911 * We need a special oob layout and handling even when ECC isn't checked.
1912 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001913static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
1914 struct nand_chip *chip,
1915 const uint8_t *buf)
David Brownell52ff49d2009-03-04 12:01:36 -08001916{
1917 int eccsize = chip->ecc.size;
1918 int eccbytes = chip->ecc.bytes;
1919 uint8_t *oob = chip->oob_poi;
1920 int steps, size;
1921
1922 for (steps = chip->ecc.steps; steps > 0; steps--) {
1923 chip->write_buf(mtd, buf, eccsize);
1924 buf += eccsize;
1925
1926 if (chip->ecc.prepad) {
1927 chip->write_buf(mtd, oob, chip->ecc.prepad);
1928 oob += chip->ecc.prepad;
1929 }
1930
1931 chip->read_buf(mtd, oob, eccbytes);
1932 oob += eccbytes;
1933
1934 if (chip->ecc.postpad) {
1935 chip->write_buf(mtd, oob, chip->ecc.postpad);
1936 oob += chip->ecc.postpad;
1937 }
1938 }
1939
1940 size = mtd->oobsize - (oob - chip->oob_poi);
1941 if (size)
1942 chip->write_buf(mtd, oob, size);
1943}
1944/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001945 * nand_write_page_swecc - [REPLACABLE] software ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001946 * @mtd: mtd info structure
1947 * @chip: nand chip info structure
1948 * @buf: data buffer
1949 */
1950static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1951 const uint8_t *buf)
1952{
1953 int i, eccsize = chip->ecc.size;
1954 int eccbytes = chip->ecc.bytes;
1955 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001956 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001957 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001958 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001959
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001960 /* Software ecc calculation */
1961 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1962 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001963
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001964 for (i = 0; i < chip->ecc.total; i++)
1965 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001966
Thomas Gleixner90424de2007-04-05 11:44:05 +02001967 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001968}
1969
1970/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001971 * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001972 * @mtd: mtd info structure
1973 * @chip: nand chip info structure
1974 * @buf: data buffer
1975 */
1976static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1977 const uint8_t *buf)
1978{
1979 int i, eccsize = chip->ecc.size;
1980 int eccbytes = chip->ecc.bytes;
1981 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001982 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001983 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001984 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001985
1986 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1987 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001988 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001989 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1990 }
1991
1992 for (i = 0; i < chip->ecc.total; i++)
1993 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1994
1995 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1996}
1997
1998/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001999 * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002000 * @mtd: mtd info structure
2001 * @chip: nand chip info structure
2002 * @buf: data buffer
2003 *
2004 * The hw generator calculates the error syndrome automatically. Therefor
2005 * we need a special oob layout and handling.
2006 */
2007static void nand_write_page_syndrome(struct mtd_info *mtd,
2008 struct nand_chip *chip, const uint8_t *buf)
2009{
2010 int i, eccsize = chip->ecc.size;
2011 int eccbytes = chip->ecc.bytes;
2012 int eccsteps = chip->ecc.steps;
2013 const uint8_t *p = buf;
2014 uint8_t *oob = chip->oob_poi;
2015
2016 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2017
2018 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2019 chip->write_buf(mtd, p, eccsize);
2020
2021 if (chip->ecc.prepad) {
2022 chip->write_buf(mtd, oob, chip->ecc.prepad);
2023 oob += chip->ecc.prepad;
2024 }
2025
2026 chip->ecc.calculate(mtd, p, oob);
2027 chip->write_buf(mtd, oob, eccbytes);
2028 oob += eccbytes;
2029
2030 if (chip->ecc.postpad) {
2031 chip->write_buf(mtd, oob, chip->ecc.postpad);
2032 oob += chip->ecc.postpad;
2033 }
2034 }
2035
2036 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002037 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002038 if (i)
2039 chip->write_buf(mtd, oob, i);
2040}
2041
2042/**
David Woodhouse956e9442006-09-25 17:12:39 +01002043 * nand_write_page - [REPLACEABLE] write one page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002044 * @mtd: MTD device structure
2045 * @chip: NAND chip descriptor
2046 * @buf: the data to write
2047 * @page: page number to write
2048 * @cached: cached programming
Jesper Juhlefbfe96c2006-10-27 23:24:47 +02002049 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002050 */
2051static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01002052 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002053{
2054 int status;
2055
2056 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2057
David Woodhouse956e9442006-09-25 17:12:39 +01002058 if (unlikely(raw))
2059 chip->ecc.write_page_raw(mtd, chip, buf);
2060 else
2061 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002062
2063 /*
2064 * Cached progamming disabled for now, Not sure if its worth the
2065 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
2066 */
2067 cached = 0;
2068
2069 if (!cached || !(chip->options & NAND_CACHEPRG)) {
2070
2071 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002072 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002073 /*
2074 * See if operation failed and additional status checks are
2075 * available
2076 */
2077 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2078 status = chip->errstat(mtd, chip, FL_WRITING, status,
2079 page);
2080
2081 if (status & NAND_STATUS_FAIL)
2082 return -EIO;
2083 } else {
2084 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002085 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002086 }
2087
2088#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
2089 /* Send command to read back the data */
2090 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
2091
2092 if (chip->verify_buf(mtd, buf, mtd->writesize))
2093 return -EIO;
2094#endif
2095 return 0;
2096}
2097
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002098/**
2099 * nand_fill_oob - [Internal] Transfer client buffer to oob
THOMSON, Adam (Adam)02376e52011-06-14 16:52:38 +02002100 * @mtd: MTD device structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002101 * @oob: oob data buffer
Randy Dunlapb6d676d2010-08-10 18:02:50 -07002102 * @len: oob data write length
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002103 * @ops: oob ops structure
2104 */
THOMSON, Adam (Adam)02376e52011-06-14 16:52:38 +02002105static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2106 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002107{
THOMSON, Adam (Adam)02376e52011-06-14 16:52:38 +02002108 struct nand_chip *chip = mtd->priv;
2109
2110 /*
2111 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2112 * data from a previous OOB read.
2113 */
2114 memset(chip->oob_poi, 0xff, mtd->oobsize);
2115
Florian Fainellif8ac0412010-09-07 13:23:43 +02002116 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002117
2118 case MTD_OOB_PLACE:
2119 case MTD_OOB_RAW:
2120 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2121 return oob + len;
2122
2123 case MTD_OOB_AUTO: {
2124 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002125 uint32_t boffs = 0, woffs = ops->ooboffs;
2126 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002127
Florian Fainellif8ac0412010-09-07 13:23:43 +02002128 for (; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002129 /* Write request not from offset 0 ? */
2130 if (unlikely(woffs)) {
2131 if (woffs >= free->length) {
2132 woffs -= free->length;
2133 continue;
2134 }
2135 boffs = free->offset + woffs;
2136 bytes = min_t(size_t, len,
2137 (free->length - woffs));
2138 woffs = 0;
2139 } else {
2140 bytes = min_t(size_t, len, free->length);
2141 boffs = free->offset;
2142 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002143 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002144 oob += bytes;
2145 }
2146 return oob;
2147 }
2148 default:
2149 BUG();
2150 }
2151 return NULL;
2152}
2153
Florian Fainellif8ac0412010-09-07 13:23:43 +02002154#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002155
2156/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002157 * nand_do_write_ops - [Internal] NAND write with ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002158 * @mtd: MTD device structure
2159 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002160 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002161 *
2162 * NAND write with ECC
2163 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002164static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2165 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002166{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002167 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002168 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002169 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002170
2171 uint32_t oobwritelen = ops->ooblen;
2172 uint32_t oobmaxlen = ops->mode == MTD_OOB_AUTO ?
2173 mtd->oobavail : mtd->oobsize;
2174
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002175 uint8_t *oob = ops->oobbuf;
2176 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002177 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002178
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002179 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002180 if (!writelen)
2181 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002182
2183 /* reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002184 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302185 printk(KERN_NOTICE "%s: Attempt to write not "
2186 "page aligned data\n", __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002187 return -EINVAL;
2188 }
2189
Thomas Gleixner29072b92006-09-28 15:38:36 +02002190 column = to & (mtd->writesize - 1);
2191 subpage = column || (writelen & (mtd->writesize - 1));
2192
2193 if (subpage && oob)
2194 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002195
Thomas Gleixner6a930962006-06-28 00:11:45 +02002196 chipnr = (int)(to >> chip->chip_shift);
2197 chip->select_chip(mtd, chipnr);
2198
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002199 /* Check, if it is write protected */
2200 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002201 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002202
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002203 realpage = (int)(to >> chip->page_shift);
2204 page = realpage & chip->pagemask;
2205 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2206
2207 /* Invalidate the page cache, when we write to the cached page */
2208 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002209 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002210 chip->pagebuf = -1;
2211
Maxim Levitsky782ce792010-02-22 20:39:36 +02002212 /* Don't allow multipage oob writes with offset */
Jon Poveycdcf12b2010-09-30 20:41:34 +09002213 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
Maxim Levitsky782ce792010-02-22 20:39:36 +02002214 return -EINVAL;
2215
Florian Fainellif8ac0412010-09-07 13:23:43 +02002216 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002217 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002218 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002219 uint8_t *wbuf = buf;
2220
2221 /* Partial page write ? */
2222 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2223 cached = 0;
2224 bytes = min_t(int, bytes - column, (int) writelen);
2225 chip->pagebuf = -1;
2226 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2227 memcpy(&chip->buffers->databuf[column], buf, bytes);
2228 wbuf = chip->buffers->databuf;
2229 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002230
Maxim Levitsky782ce792010-02-22 20:39:36 +02002231 if (unlikely(oob)) {
2232 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)02376e52011-06-14 16:52:38 +02002233 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002234 oobwritelen -= len;
THOMSON, Adam (Adam)02376e52011-06-14 16:52:38 +02002235 } else {
2236 /* We still need to erase leftover OOB data */
2237 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002238 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002239
Thomas Gleixner29072b92006-09-28 15:38:36 +02002240 ret = chip->write_page(mtd, chip, wbuf, page, cached,
David Woodhouse956e9442006-09-25 17:12:39 +01002241 (ops->mode == MTD_OOB_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002242 if (ret)
2243 break;
2244
2245 writelen -= bytes;
2246 if (!writelen)
2247 break;
2248
Thomas Gleixner29072b92006-09-28 15:38:36 +02002249 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002250 buf += bytes;
2251 realpage++;
2252
2253 page = realpage & chip->pagemask;
2254 /* Check, if we cross a chip boundary */
2255 if (!page) {
2256 chipnr++;
2257 chip->select_chip(mtd, -1);
2258 chip->select_chip(mtd, chipnr);
2259 }
2260 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002261
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002262 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002263 if (unlikely(oob))
2264 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002265 return ret;
2266}
2267
2268/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002269 * panic_nand_write - [MTD Interface] NAND write with ECC
2270 * @mtd: MTD device structure
2271 * @to: offset to write to
2272 * @len: number of bytes to write
2273 * @retlen: pointer to variable to store the number of written bytes
2274 * @buf: the data to write
2275 *
2276 * NAND write with ECC. Used when performing writes in interrupt context, this
2277 * may for example be called by mtdoops when writing an oops while in panic.
2278 */
2279static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2280 size_t *retlen, const uint8_t *buf)
2281{
2282 struct nand_chip *chip = mtd->priv;
2283 int ret;
2284
2285 /* Do not allow reads past end of device */
2286 if ((to + len) > mtd->size)
2287 return -EINVAL;
2288 if (!len)
2289 return 0;
2290
2291 /* Wait for the device to get ready. */
2292 panic_nand_wait(mtd, chip, 400);
2293
2294 /* Grab the device. */
2295 panic_nand_get_device(chip, mtd, FL_WRITING);
2296
2297 chip->ops.len = len;
2298 chip->ops.datbuf = (uint8_t *)buf;
2299 chip->ops.oobbuf = NULL;
2300
2301 ret = nand_do_write_ops(mtd, to, &chip->ops);
2302
2303 *retlen = chip->ops.retlen;
2304 return ret;
2305}
2306
2307/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002308 * nand_write - [MTD Interface] NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 * @mtd: MTD device structure
2310 * @to: offset to write to
2311 * @len: number of bytes to write
2312 * @retlen: pointer to variable to store the number of written bytes
2313 * @buf: the data to write
2314 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002315 * NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002317static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002318 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002320 struct nand_chip *chip = mtd->priv;
2321 int ret;
2322
2323 /* Do not allow reads past end of device */
2324 if ((to + len) > mtd->size)
2325 return -EINVAL;
2326 if (!len)
2327 return 0;
2328
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002329 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002330
2331 chip->ops.len = len;
2332 chip->ops.datbuf = (uint8_t *)buf;
2333 chip->ops.oobbuf = NULL;
2334
2335 ret = nand_do_write_ops(mtd, to, &chip->ops);
2336
Richard Purdie7fd5aec2006-08-27 01:23:33 -07002337 *retlen = chip->ops.retlen;
2338
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002339 nand_release_device(mtd);
2340
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002341 return ret;
2342}
2343
2344/**
2345 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
2346 * @mtd: MTD device structure
2347 * @to: offset to write to
2348 * @ops: oob operation description structure
2349 *
2350 * NAND write out-of-band
2351 */
2352static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2353 struct mtd_oob_ops *ops)
2354{
Adrian Hunter03736152007-01-31 17:58:29 +02002355 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002356 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357
vimal singh20d8e242009-07-07 15:49:49 +05302358 DEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n",
2359 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
Adrian Hunter03736152007-01-31 17:58:29 +02002361 if (ops->mode == MTD_OOB_AUTO)
2362 len = chip->ecc.layout->oobavail;
2363 else
2364 len = mtd->oobsize;
2365
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002367 if ((ops->ooboffs + ops->ooblen) > len) {
vimal singh20d8e242009-07-07 15:49:49 +05302368 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write "
2369 "past end of page\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 return -EINVAL;
2371 }
2372
Adrian Hunter03736152007-01-31 17:58:29 +02002373 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302374 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start "
2375 "write outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002376 return -EINVAL;
2377 }
2378
Jason Liu775adc32011-02-25 13:06:18 +08002379 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002380 if (unlikely(to >= mtd->size ||
2381 ops->ooboffs + ops->ooblen >
2382 ((mtd->size >> chip->page_shift) -
2383 (to >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302384 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2385 "end of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002386 return -EINVAL;
2387 }
2388
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002389 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002390 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002392 /* Shift to get page */
2393 page = (int)(to >> chip->page_shift);
2394
2395 /*
2396 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2397 * of my DiskOnChip 2000 test units) will clear the whole data page too
2398 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2399 * it in the doc2000 driver in August 1999. dwmw2.
2400 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002401 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402
2403 /* Check, if it is write protected */
2404 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002405 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002406
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002408 if (page == chip->pagebuf)
2409 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410
THOMSON, Adam (Adam)02376e52011-06-14 16:52:38 +02002411 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002412 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002413
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002414 if (status)
2415 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
Vitaly Wool70145682006-11-03 18:20:38 +03002417 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002419 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002420}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002422/**
2423 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
2424 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002425 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002426 * @ops: oob operation description structure
2427 */
2428static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2429 struct mtd_oob_ops *ops)
2430{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002431 struct nand_chip *chip = mtd->priv;
2432 int ret = -ENOTSUPP;
2433
2434 ops->retlen = 0;
2435
2436 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002437 if (ops->datbuf && (to + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05302438 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2439 "end of device\n", __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002440 return -EINVAL;
2441 }
2442
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002443 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002444
Florian Fainellif8ac0412010-09-07 13:23:43 +02002445 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002446 case MTD_OOB_PLACE:
2447 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002448 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002449 break;
2450
2451 default:
2452 goto out;
2453 }
2454
2455 if (!ops->datbuf)
2456 ret = nand_do_write_oob(mtd, to, ops);
2457 else
2458 ret = nand_do_write_ops(mtd, to, ops);
2459
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002460out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002461 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 return ret;
2463}
2464
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 * single_erease_cmd - [GENERIC] NAND standard block erase command function
2467 * @mtd: MTD device structure
2468 * @page: the page address of the block which will be erased
2469 *
2470 * Standard erase command for NAND chips
2471 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002472static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002474 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002476 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2477 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478}
2479
2480/**
2481 * multi_erease_cmd - [GENERIC] AND specific block erase command function
2482 * @mtd: MTD device structure
2483 * @page: the page address of the block which will be erased
2484 *
2485 * AND multi block erase command function
2486 * Erase 4 consecutive blocks
2487 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002488static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002490 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002492 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2493 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2494 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2495 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2496 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497}
2498
2499/**
2500 * nand_erase - [MTD Interface] erase block(s)
2501 * @mtd: MTD device structure
2502 * @instr: erase instruction
2503 *
2504 * Erase one ore more blocks
2505 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002506static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507{
David Woodhousee0c7d762006-05-13 18:07:53 +01002508 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002510
David A. Marlin30f464b2005-01-17 18:35:25 +00002511#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002513 * nand_erase_nand - [Internal] erase block(s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 * @mtd: MTD device structure
2515 * @instr: erase instruction
2516 * @allowbbt: allow erasing the bbt area
2517 *
2518 * Erase one ore more blocks
2519 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002520int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2521 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522{
Adrian Hunter69423d92008-12-10 13:37:21 +00002523 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002524 struct nand_chip *chip = mtd->priv;
Florian Fainellif8ac0412010-09-07 13:23:43 +02002525 loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002526 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002527 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528
vimal singh20d8e242009-07-07 15:49:49 +05302529 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
2530 __func__, (unsigned long long)instr->addr,
2531 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302533 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535
Adrian Hunterbb0eb212008-08-12 12:40:50 +03002536 instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537
2538 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002539 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
2541 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002542 page = (int)(instr->addr >> chip->page_shift);
2543 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544
2545 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002546 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
2548 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002549 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 /* Check, if it is write protected */
2552 if (nand_check_wp(mtd)) {
vimal singh20d8e242009-07-07 15:49:49 +05302553 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
2554 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 instr->state = MTD_ERASE_FAILED;
2556 goto erase_exit;
2557 }
2558
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002559 /*
2560 * If BBT requires refresh, set the BBT page mask to see if the BBT
2561 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2562 * can not be matched. This is also done when the bbt is actually
2563 * erased to avoid recusrsive updates
2564 */
2565 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2566 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002567
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568 /* Loop through the pages */
2569 len = instr->len;
2570
2571 instr->state = MTD_ERASING;
2572
2573 while (len) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002574 /*
2575 * heck if we have a bad block, we do not erase bad blocks !
2576 */
2577 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2578 chip->page_shift, 0, allowbbt)) {
vimal singh20d8e242009-07-07 15:49:49 +05302579 printk(KERN_WARNING "%s: attempt to erase a bad block "
2580 "at page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 instr->state = MTD_ERASE_FAILED;
2582 goto erase_exit;
2583 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002584
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002585 /*
2586 * Invalidate the page cache, if we erase the block which
2587 * contains the current cached page
2588 */
2589 if (page <= chip->pagebuf && chip->pagebuf <
2590 (page + pages_per_block))
2591 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002593 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002594
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002595 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002597 /*
2598 * See if operation failed and additional status checks are
2599 * available
2600 */
2601 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2602 status = chip->errstat(mtd, chip, FL_ERASING,
2603 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002604
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002606 if (status & NAND_STATUS_FAIL) {
vimal singh20d8e242009-07-07 15:49:49 +05302607 DEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, "
2608 "page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002610 instr->fail_addr =
2611 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 goto erase_exit;
2613 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002614
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002615 /*
2616 * If BBT requires refresh, set the BBT rewrite flag to the
2617 * page being erased
2618 */
2619 if (bbt_masked_page != 0xffffffff &&
2620 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002621 rewrite_bbt[chipnr] =
2622 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002623
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002625 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626 page += pages_per_block;
2627
2628 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002629 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002631 chip->select_chip(mtd, -1);
2632 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002633
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002634 /*
2635 * If BBT requires refresh and BBT-PERCHIP, set the BBT
2636 * page mask to see if this BBT should be rewritten
2637 */
2638 if (bbt_masked_page != 0xffffffff &&
2639 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2640 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2641 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 }
2643 }
2644 instr->state = MTD_ERASE_DONE;
2645
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002646erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647
2648 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649
2650 /* Deselect and wake up anyone waiting on the device */
2651 nand_release_device(mtd);
2652
David Woodhouse49defc02007-10-06 15:01:59 -04002653 /* Do call back function */
2654 if (!ret)
2655 mtd_erase_callback(instr);
2656
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002657 /*
2658 * If BBT requires refresh and erase was successful, rewrite any
2659 * selected bad block tables
2660 */
2661 if (bbt_masked_page == 0xffffffff || ret)
2662 return ret;
2663
2664 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2665 if (!rewrite_bbt[chipnr])
2666 continue;
2667 /* update the BBT for chip */
vimal singh20d8e242009-07-07 15:49:49 +05302668 DEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt "
2669 "(%d:0x%0llx 0x%0x)\n", __func__, chipnr,
2670 rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002671 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002672 }
2673
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674 /* Return more or less happy */
2675 return ret;
2676}
2677
2678/**
2679 * nand_sync - [MTD Interface] sync
2680 * @mtd: MTD device structure
2681 *
2682 * Sync is actually a wait for chip ready function
2683 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002684static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002686 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687
vimal singh20d8e242009-07-07 15:49:49 +05302688 DEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689
2690 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002691 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002693 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694}
2695
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002697 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002699 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002701static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702{
2703 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002704 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002706
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002707 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708}
2709
2710/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002711 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 * @mtd: MTD device structure
2713 * @ofs: offset relative to mtd start
2714 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002715static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002717 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718 int ret;
2719
Florian Fainellif8ac0412010-09-07 13:23:43 +02002720 ret = nand_block_isbad(mtd, ofs);
2721 if (ret) {
David Woodhousee0c7d762006-05-13 18:07:53 +01002722 /* If it was bad already, return success and do nothing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723 if (ret > 0)
2724 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002725 return ret;
2726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002728 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729}
2730
2731/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002732 * nand_suspend - [MTD Interface] Suspend the NAND flash
2733 * @mtd: MTD device structure
2734 */
2735static int nand_suspend(struct mtd_info *mtd)
2736{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002737 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002738
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002739 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002740}
2741
2742/**
2743 * nand_resume - [MTD Interface] Resume the NAND flash
2744 * @mtd: MTD device structure
2745 */
2746static void nand_resume(struct mtd_info *mtd)
2747{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002748 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002749
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002750 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002751 nand_release_device(mtd);
2752 else
vimal singh20d8e242009-07-07 15:49:49 +05302753 printk(KERN_ERR "%s called for a chip which is not "
2754 "in suspended state\n", __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002755}
2756
Thomas Gleixnera36ed292006-05-23 11:37:03 +02002757/*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002758 * Set default functions
2759 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002760static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002761{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002763 if (!chip->chip_delay)
2764 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765
2766 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002767 if (chip->cmdfunc == NULL)
2768 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769
2770 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002771 if (chip->waitfunc == NULL)
2772 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002774 if (!chip->select_chip)
2775 chip->select_chip = nand_select_chip;
2776 if (!chip->read_byte)
2777 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2778 if (!chip->read_word)
2779 chip->read_word = nand_read_word;
2780 if (!chip->block_bad)
2781 chip->block_bad = nand_block_bad;
2782 if (!chip->block_markbad)
2783 chip->block_markbad = nand_default_block_markbad;
2784 if (!chip->write_buf)
2785 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2786 if (!chip->read_buf)
2787 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2788 if (!chip->verify_buf)
2789 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2790 if (!chip->scan_bbt)
2791 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002792
2793 if (!chip->controller) {
2794 chip->controller = &chip->hwcontrol;
2795 spin_lock_init(&chip->controller->lock);
2796 init_waitqueue_head(&chip->controller->wq);
2797 }
2798
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002799}
2800
2801/*
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002802 * sanitize ONFI strings so we can safely print them
2803 */
2804static void sanitize_string(uint8_t *s, size_t len)
2805{
2806 ssize_t i;
2807
2808 /* null terminate */
2809 s[len - 1] = 0;
2810
2811 /* remove non printable chars */
2812 for (i = 0; i < len - 1; i++) {
2813 if (s[i] < ' ' || s[i] > 127)
2814 s[i] = '?';
2815 }
2816
2817 /* remove trailing spaces */
2818 strim(s);
2819}
2820
2821static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2822{
2823 int i;
2824 while (len--) {
2825 crc ^= *p++ << 8;
2826 for (i = 0; i < 8; i++)
2827 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2828 }
2829
2830 return crc;
2831}
2832
2833/*
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002834 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise
2835 */
2836static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
2837 int busw)
2838{
2839 struct nand_onfi_params *p = &chip->onfi_params;
2840 int i;
2841 int val;
2842
2843 /* try ONFI for unknow chip or LP */
2844 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2845 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2846 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2847 return 0;
2848
2849 printk(KERN_INFO "ONFI flash detected\n");
2850 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2851 for (i = 0; i < 3; i++) {
2852 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2853 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2854 le16_to_cpu(p->crc)) {
2855 printk(KERN_INFO "ONFI param page %d valid\n", i);
2856 break;
2857 }
2858 }
2859
2860 if (i == 3)
2861 return 0;
2862
2863 /* check version */
2864 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002865 if (val & (1 << 5))
2866 chip->onfi_version = 23;
2867 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002868 chip->onfi_version = 22;
2869 else if (val & (1 << 3))
2870 chip->onfi_version = 21;
2871 else if (val & (1 << 2))
2872 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002873 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002874 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002875 else
2876 chip->onfi_version = 0;
2877
2878 if (!chip->onfi_version) {
2879 printk(KERN_INFO "%s: unsupported ONFI version: %d\n",
2880 __func__, val);
2881 return 0;
2882 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002883
2884 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2885 sanitize_string(p->model, sizeof(p->model));
2886 if (!mtd->name)
2887 mtd->name = p->model;
2888 mtd->writesize = le32_to_cpu(p->byte_per_page);
2889 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2890 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
David Woodhouse4ccb3b42010-12-03 16:36:34 +00002891 chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002892 busw = 0;
2893 if (le16_to_cpu(p->features) & 1)
2894 busw = NAND_BUSWIDTH_16;
2895
2896 chip->options &= ~NAND_CHIPOPTIONS_MSK;
2897 chip->options |= (NAND_NO_READRDY |
2898 NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
2899
2900 return 1;
2901}
2902
2903/*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002904 * Get the flash and manufacturer id and lookup if the type is supported
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002905 */
2906static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002907 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002908 int busw,
2909 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00002910 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002911{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002912 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07002913 u8 id_data[8];
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002914 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
2916 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002917 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918
Karl Beldanef89a882008-09-15 14:37:29 +02002919 /*
2920 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
2921 * after power-up
2922 */
2923 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2924
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002926 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927
2928 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002929 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002930 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931
Ben Dooksed8165c2008-04-14 14:58:58 +01002932 /* Try again to make sure, as some systems the bus-hold or other
2933 * interface concerns can cause random data which looks like a
2934 * possibly credible NAND flash to appear. If the two results do
2935 * not match, ignore the device completely.
2936 */
2937
2938 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2939
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002940 for (i = 0; i < 2; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002941 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01002942
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002943 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Ben Dooksed8165c2008-04-14 14:58:58 +01002944 printk(KERN_INFO "%s: second ID read did not match "
2945 "%02x,%02x against %02x,%02x\n", __func__,
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002946 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01002947 return ERR_PTR(-ENODEV);
2948 }
2949
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002950 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00002951 type = nand_flash_ids;
2952
2953 for (; type->name != NULL; type++)
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002954 if (*dev_id == type->id)
Florian Fainellif8ac0412010-09-07 13:23:43 +02002955 break;
David Woodhouse5e81e882010-02-26 18:32:56 +00002956
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002957 chip->onfi_version = 0;
2958 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002959 /* Check is chip is ONFI compliant */
2960 ret = nand_flash_detect_onfi(mtd, chip, busw);
2961 if (ret)
2962 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002963 }
2964
2965 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2966
2967 /* Read entire ID string */
2968
2969 for (i = 0; i < 8; i++)
2970 id_data[i] = chip->read_byte(mtd);
2971
David Woodhouse5e81e882010-02-26 18:32:56 +00002972 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002973 return ERR_PTR(-ENODEV);
2974
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002975 if (!mtd->name)
2976 mtd->name = type->name;
2977
Adrian Hunter69423d92008-12-10 13:37:21 +00002978 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002979
Huang Shijie12a40a52010-09-27 10:43:53 +08002980 if (!type->pagesize && chip->init_size) {
2981 /* set the pagesize, oobsize, erasesize by the driver*/
2982 busw = chip->init_size(mtd, chip, id_data);
2983 } else if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002984 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002985 /* The 3rd id byte holds MLC / multichip data */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002986 chip->cellinfo = id_data[2];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002987 /* The 4th id byte is the important one */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002988 extid = id_data[3];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002989
Kevin Cernekee426c4572010-05-04 20:58:03 -07002990 /*
2991 * Field definitions are in the following datasheets:
2992 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norris34c5bf62010-08-20 10:50:43 -07002993 * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002994 *
2995 * Check for wraparound + Samsung ID + nonzero 6th byte
2996 * to decide what to do.
2997 */
2998 if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
2999 id_data[0] == NAND_MFR_SAMSUNG &&
Tilman Sauerbeckcfe3fda2010-08-20 14:01:47 -07003000 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Kevin Cernekee426c4572010-05-04 20:58:03 -07003001 id_data[5] != 0x00) {
3002 /* Calc pagesize */
3003 mtd->writesize = 2048 << (extid & 0x03);
3004 extid >>= 2;
3005 /* Calc oobsize */
Brian Norris34c5bf62010-08-20 10:50:43 -07003006 switch (extid & 0x03) {
3007 case 1:
3008 mtd->oobsize = 128;
3009 break;
3010 case 2:
3011 mtd->oobsize = 218;
3012 break;
3013 case 3:
3014 mtd->oobsize = 400;
3015 break;
3016 default:
3017 mtd->oobsize = 436;
3018 break;
3019 }
Kevin Cernekee426c4572010-05-04 20:58:03 -07003020 extid >>= 2;
3021 /* Calc blocksize */
3022 mtd->erasesize = (128 * 1024) <<
3023 (((extid >> 1) & 0x04) | (extid & 0x03));
3024 busw = 0;
3025 } else {
3026 /* Calc pagesize */
3027 mtd->writesize = 1024 << (extid & 0x03);
3028 extid >>= 2;
3029 /* Calc oobsize */
3030 mtd->oobsize = (8 << (extid & 0x01)) *
3031 (mtd->writesize >> 9);
3032 extid >>= 2;
3033 /* Calc blocksize. Blocksize is multiples of 64KiB */
3034 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3035 extid >>= 2;
3036 /* Get buswidth information */
3037 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
3038 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003039 } else {
3040 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003041 * Old devices have chip data hardcoded in the device id table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003042 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003043 mtd->erasesize = type->erasesize;
3044 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02003045 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003046 busw = type->options & NAND_BUSWIDTH_16;
Brian Norris2173bae2010-08-19 08:11:02 -07003047
3048 /*
3049 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3050 * some Spansion chips have erasesize that conflicts with size
3051 * listed in nand_ids table
3052 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3053 */
3054 if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
3055 id_data[5] == 0x00 && id_data[6] == 0x00 &&
3056 id_data[7] == 0x00 && mtd->writesize == 512) {
3057 mtd->erasesize = 128 * 1024;
3058 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3059 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003060 }
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003061 /* Get chip options, preserve non chip based options */
3062 chip->options &= ~NAND_CHIPOPTIONS_MSK;
3063 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
3064
3065 /* Check if chip is a not a samsung device. Do not clear the
3066 * options for chips which are not having an extended id.
3067 */
3068 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3069 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3070ident_done:
3071
3072 /*
3073 * Set chip as a default. Board drivers can override it, if necessary
3074 */
3075 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003076
3077 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003078 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003079 if (nand_manuf_ids[maf_idx].id == *maf_id)
3080 break;
3081 }
3082
3083 /*
3084 * Check, if buswidth is correct. Hardware drivers should set
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003085 * chip correct !
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003086 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003087 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003088 printk(KERN_INFO "NAND device: Manufacturer ID:"
3089 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003090 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003091 printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003092 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003093 busw ? 16 : 8);
3094 return ERR_PTR(-EINVAL);
3095 }
3096
3097 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003098 chip->page_shift = ffs(mtd->writesize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003099 /* Convert chipsize to number of pages per chip -1. */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003100 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003101
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003102 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003103 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003104 if (chip->chipsize & 0xffffffff)
3105 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003106 else {
3107 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3108 chip->chip_shift += 32 - 1;
3109 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003110
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003111 chip->badblockbits = 8;
3112
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003113 /* Set the bad block position */
Brian Norris065a1ed2010-08-18 11:25:04 -07003114 if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
Brian Norrisc7b28e22010-07-13 15:13:00 -07003115 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
Brian Norris065a1ed2010-08-18 11:25:04 -07003116 else
3117 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003118
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003119 /*
3120 * Bad block marker is stored in the last page of each block
Brian Norrisc7b28e22010-07-13 15:13:00 -07003121 * on Samsung and Hynix MLC devices; stored in first two pages
3122 * of each block on Micron devices with 2KiB pages and on
Brian Norris13ed7ae2010-08-20 12:36:12 -07003123 * SLC Samsung, Hynix, Toshiba and AMD/Spansion. All others scan
3124 * only the first page.
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003125 */
3126 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3127 (*maf_id == NAND_MFR_SAMSUNG ||
3128 *maf_id == NAND_MFR_HYNIX))
Brian Norris30fe8112010-06-23 13:36:02 -07003129 chip->options |= NAND_BBT_SCANLASTPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003130 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3131 (*maf_id == NAND_MFR_SAMSUNG ||
3132 *maf_id == NAND_MFR_HYNIX ||
Brian Norris13ed7ae2010-08-20 12:36:12 -07003133 *maf_id == NAND_MFR_TOSHIBA ||
Brian Norrisc7b28e22010-07-13 15:13:00 -07003134 *maf_id == NAND_MFR_AMD)) ||
3135 (mtd->writesize == 2048 &&
3136 *maf_id == NAND_MFR_MICRON))
3137 chip->options |= NAND_BBT_SCAN2NDPAGE;
3138
Brian Norris58373ff2010-07-15 12:15:44 -07003139 /*
3140 * Numonyx/ST 2K pages, x8 bus use BOTH byte 1 and 6
3141 */
3142 if (!(busw & NAND_BUSWIDTH_16) &&
3143 *maf_id == NAND_MFR_STMICRO &&
3144 mtd->writesize == 2048) {
3145 chip->options |= NAND_BBT_SCANBYTE1AND6;
3146 chip->badblockpos = 0;
3147 }
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003148
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003149 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003150 if (chip->options & NAND_4PAGE_ARRAY)
3151 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003152 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003153 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003154
3155 /* Do not replace user supplied command function ! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003156 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3157 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003158
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003159 /* TODO onfi flash name */
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003160 printk(KERN_INFO "NAND device: Manufacturer ID:"
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003161 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id,
3162 nand_manuf_ids[maf_idx].name,
Brian Norris0b524fb2010-12-12 00:23:32 -08003163 chip->onfi_version ? chip->onfi_params.model : type->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003164
3165 return type;
3166}
3167
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003168/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003169 * nand_scan_ident - [NAND Interface] Scan for the NAND device
3170 * @mtd: MTD device structure
3171 * @maxchips: Number of chips to scan for
David Woodhouse5e81e882010-02-26 18:32:56 +00003172 * @table: Alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003173 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003174 * This is the first phase of the normal nand_scan() function. It
3175 * reads the flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003176 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003177 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003178 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003179int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3180 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003181{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003182 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003183 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003184 struct nand_flash_dev *type;
3185
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003186 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003187 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003188 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003189 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003190
3191 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003192 type = nand_get_flash_type(mtd, chip, busw,
3193 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003194
3195 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003196 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
3197 printk(KERN_WARNING "No NAND device found.\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003198 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003199 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 }
3201
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003202 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003203 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003204 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003205 /* See comment in nand_get_flash_type for reset */
3206 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003208 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003210 if (nand_maf_id != chip->read_byte(mtd) ||
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003211 nand_dev_id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003212 break;
3213 }
3214 if (i > 1)
3215 printk(KERN_INFO "%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003216
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003218 chip->numchips = i;
3219 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220
David Woodhouse3b85c322006-09-25 17:06:53 +01003221 return 0;
3222}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003223EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003224
San Mehatb571c832009-08-20 10:50:45 -07003225static void nand_panic_wait(struct mtd_info *mtd)
3226{
3227 struct nand_chip *chip = mtd->priv;
3228 int i;
3229
3230 if (chip->state != FL_READY)
3231 for (i = 0; i < 40; i++) {
3232 if (chip->dev_ready(mtd))
3233 break;
3234 mdelay(10);
3235 }
3236 chip->state = FL_READY;
3237}
3238
3239static int nand_panic_write(struct mtd_info *mtd, loff_t to, size_t len,
3240 size_t *retlen, const u_char *buf)
3241{
3242 struct nand_chip *chip = mtd->priv;
3243 int ret;
3244
3245 /* Do not allow reads past end of device */
3246 if ((to + len) > mtd->size)
3247 return -EINVAL;
3248 if (!len)
3249 return 0;
3250
3251 nand_panic_wait(mtd);
3252
3253 chip->ops.len = len;
3254 chip->ops.datbuf = (uint8_t *)buf;
3255 chip->ops.oobbuf = NULL;
3256
3257 ret = nand_do_write_ops(mtd, to, &chip->ops);
3258
3259 *retlen = chip->ops.retlen;
3260 return ret;
3261}
3262
David Woodhouse3b85c322006-09-25 17:06:53 +01003263
3264/**
3265 * nand_scan_tail - [NAND Interface] Scan for the NAND device
3266 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003267 *
3268 * This is the second phase of the normal nand_scan() function. It
3269 * fills out all the uninitialized function pointers with the defaults
3270 * and scans for a bad block table if appropriate.
3271 */
3272int nand_scan_tail(struct mtd_info *mtd)
3273{
3274 int i;
3275 struct nand_chip *chip = mtd->priv;
3276
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003277 if (!(chip->options & NAND_OWN_BUFFERS))
3278 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3279 if (!chip->buffers)
3280 return -ENOMEM;
3281
David Woodhouse7dcdcbe2006-10-21 17:09:53 +01003282 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003283 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003284
3285 /*
3286 * If no default placement scheme is given, select an appropriate one
3287 */
Ivan Djelic193bd402011-03-11 11:05:33 +01003288 if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003289 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003291 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003292 break;
3293 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003294 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295 break;
3296 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003297 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003299 case 128:
3300 chip->ecc.layout = &nand_oob_128;
3301 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003302 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003303 printk(KERN_WARNING "No oob scheme defined for "
3304 "oobsize %d\n", mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 BUG();
3306 }
3307 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003308
David Woodhouse956e9442006-09-25 17:12:39 +01003309 if (!chip->write_page)
3310 chip->write_page = nand_write_page;
3311
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003312 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003313 * check ECC mode, default to software if 3byte/512byte hardware ECC is
3314 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003315 */
David Woodhouse956e9442006-09-25 17:12:39 +01003316
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003317 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003318 case NAND_ECC_HW_OOB_FIRST:
3319 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3320 if (!chip->ecc.calculate || !chip->ecc.correct ||
3321 !chip->ecc.hwctl) {
3322 printk(KERN_WARNING "No ECC functions supplied; "
3323 "Hardware ECC not possible\n");
3324 BUG();
3325 }
3326 if (!chip->ecc.read_page)
3327 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3328
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003329 case NAND_ECC_HW:
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003330 /* Use standard hwecc read page function ? */
3331 if (!chip->ecc.read_page)
3332 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003333 if (!chip->ecc.write_page)
3334 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003335 if (!chip->ecc.read_page_raw)
3336 chip->ecc.read_page_raw = nand_read_page_raw;
3337 if (!chip->ecc.write_page_raw)
3338 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003339 if (!chip->ecc.read_oob)
3340 chip->ecc.read_oob = nand_read_oob_std;
3341 if (!chip->ecc.write_oob)
3342 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003343
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003344 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003345 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3346 !chip->ecc.hwctl) &&
3347 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003348 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003349 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003350 chip->ecc.write_page == nand_write_page_hwecc)) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003351 printk(KERN_WARNING "No ECC functions supplied; "
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003352 "Hardware ECC not possible\n");
3353 BUG();
3354 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003355 /* Use standard syndrome read/write page function ? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003356 if (!chip->ecc.read_page)
3357 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003358 if (!chip->ecc.write_page)
3359 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003360 if (!chip->ecc.read_page_raw)
3361 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3362 if (!chip->ecc.write_page_raw)
3363 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003364 if (!chip->ecc.read_oob)
3365 chip->ecc.read_oob = nand_read_oob_syndrome;
3366 if (!chip->ecc.write_oob)
3367 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003368
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003369 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003370 break;
3371 printk(KERN_WARNING "%d byte HW ECC not possible on "
3372 "%d byte page size, fallback to SW ECC\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003373 chip->ecc.size, mtd->writesize);
3374 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003376 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003377 chip->ecc.calculate = nand_calculate_ecc;
3378 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003379 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003380 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003381 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003382 chip->ecc.read_page_raw = nand_read_page_raw;
3383 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003384 chip->ecc.read_oob = nand_read_oob_std;
3385 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003386 if (!chip->ecc.size)
3387 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003388 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003390
Ivan Djelic193bd402011-03-11 11:05:33 +01003391 case NAND_ECC_SOFT_BCH:
3392 if (!mtd_nand_has_bch()) {
3393 printk(KERN_WARNING "CONFIG_MTD_ECC_BCH not enabled\n");
3394 BUG();
3395 }
3396 chip->ecc.calculate = nand_bch_calculate_ecc;
3397 chip->ecc.correct = nand_bch_correct_data;
3398 chip->ecc.read_page = nand_read_page_swecc;
3399 chip->ecc.read_subpage = nand_read_subpage;
3400 chip->ecc.write_page = nand_write_page_swecc;
3401 chip->ecc.read_page_raw = nand_read_page_raw;
3402 chip->ecc.write_page_raw = nand_write_page_raw;
3403 chip->ecc.read_oob = nand_read_oob_std;
3404 chip->ecc.write_oob = nand_write_oob_std;
3405 /*
3406 * Board driver should supply ecc.size and ecc.bytes values to
3407 * select how many bits are correctable; see nand_bch_init()
3408 * for details.
3409 * Otherwise, default to 4 bits for large page devices
3410 */
3411 if (!chip->ecc.size && (mtd->oobsize >= 64)) {
3412 chip->ecc.size = 512;
3413 chip->ecc.bytes = 7;
3414 }
3415 chip->ecc.priv = nand_bch_init(mtd,
3416 chip->ecc.size,
3417 chip->ecc.bytes,
3418 &chip->ecc.layout);
3419 if (!chip->ecc.priv) {
3420 printk(KERN_WARNING "BCH ECC initialization failed!\n");
3421 BUG();
3422 }
3423 break;
3424
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003425 case NAND_ECC_NONE:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003426 printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
3427 "This is not recommended !!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003428 chip->ecc.read_page = nand_read_page_raw;
3429 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003430 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003431 chip->ecc.read_page_raw = nand_read_page_raw;
3432 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003433 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003434 chip->ecc.size = mtd->writesize;
3435 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003436 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003437
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003439 printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003440 chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003441 BUG();
3442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003444 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003445 * The number of bytes available for a client to place data into
3446 * the out of band area
3447 */
3448 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003449 for (i = 0; chip->ecc.layout->oobfree[i].length
3450 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003451 chip->ecc.layout->oobavail +=
3452 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003453 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003454
3455 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003456 * Set the number of read / write steps for one page depending on ECC
3457 * mode
3458 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003459 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003460 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003461 printk(KERN_WARNING "Invalid ecc parameters\n");
3462 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003463 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003464 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003465
Thomas Gleixner29072b92006-09-28 15:38:36 +02003466 /*
3467 * Allow subpage writes up to ecc.steps. Not possible for MLC
3468 * FLASH.
3469 */
3470 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3471 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003472 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003473 case 2:
3474 mtd->subpage_sft = 1;
3475 break;
3476 case 4:
3477 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003478 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003479 mtd->subpage_sft = 2;
3480 break;
3481 }
3482 }
3483 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3484
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003485 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003486 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487
3488 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003489 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490
3491 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003492 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003493
3494 /* Fill in remaining MTD driver data */
3495 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003496 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3497 MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498 mtd->erase = nand_erase;
3499 mtd->point = NULL;
3500 mtd->unpoint = NULL;
3501 mtd->read = nand_read;
3502 mtd->write = nand_write;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02003503 mtd->panic_write = panic_nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003504 mtd->read_oob = nand_read_oob;
3505 mtd->write_oob = nand_write_oob;
San Mehatb571c832009-08-20 10:50:45 -07003506 mtd->panic_write = nand_panic_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507 mtd->sync = nand_sync;
3508 mtd->lock = NULL;
3509 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01003510 mtd->suspend = nand_suspend;
3511 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512 mtd->block_isbad = nand_block_isbad;
3513 mtd->block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01003514 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003515
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003516 /* propagate ecc.layout to mtd_info */
3517 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003519 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003520 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003521 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522
3523 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003524 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003526EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527
Rusty Russella6e6abd2009-03-31 13:05:31 -06003528/* is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003529 * test if this is a module _anyway_ -- they'd have to try _really_ hard
3530 * to call us from in-kernel code if the core NAND support is modular. */
David Woodhouse3b85c322006-09-25 17:06:53 +01003531#ifdef MODULE
3532#define caller_is_module() (1)
3533#else
3534#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003535 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003536#endif
3537
3538/**
3539 * nand_scan - [NAND Interface] Scan for the NAND device
3540 * @mtd: MTD device structure
3541 * @maxchips: Number of chips to scan for
3542 *
3543 * This fills out all the uninitialized function pointers
3544 * with the defaults.
3545 * The flash ID is read and the mtd/chip structures are
3546 * filled with the appropriate values.
3547 * The mtd->owner field must be set to the module of the caller
3548 *
3549 */
3550int nand_scan(struct mtd_info *mtd, int maxchips)
3551{
3552 int ret;
3553
3554 /* Many callers got this wrong, so check for it for a while... */
3555 if (!mtd->owner && caller_is_module()) {
vimal singh20d8e242009-07-07 15:49:49 +05303556 printk(KERN_CRIT "%s called with NULL mtd->owner!\n",
3557 __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003558 BUG();
3559 }
3560
David Woodhouse5e81e882010-02-26 18:32:56 +00003561 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003562 if (!ret)
3563 ret = nand_scan_tail(mtd);
3564 return ret;
3565}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003566EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003567
Linus Torvalds1da177e2005-04-16 15:20:36 -07003568/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003569 * nand_release - [NAND Interface] Free resources held by the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -07003570 * @mtd: MTD device structure
3571*/
David Woodhousee0c7d762006-05-13 18:07:53 +01003572void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003574 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575
Ivan Djelic193bd402011-03-11 11:05:33 +01003576 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
3577 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
3578
Jamie Iles5ffcaf32011-05-23 10:22:46 +01003579 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580
Jesper Juhlfa671642005-11-07 01:01:27 -08003581 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003582 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003583 if (!(chip->options & NAND_OWN_BUFFERS))
3584 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003585
3586 /* Free bad block descriptor memory */
3587 if (chip->badblock_pattern && chip->badblock_pattern->options
3588 & NAND_BBT_DYNAMICSTRUCT)
3589 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003590}
David Woodhousee0c7d762006-05-13 18:07:53 +01003591EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003592
3593static int __init nand_base_init(void)
3594{
3595 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3596 return 0;
3597}
3598
3599static void __exit nand_base_exit(void)
3600{
3601 led_trigger_unregister_simple(nand_led_trigger);
3602}
3603
3604module_init(nand_base_init);
3605module_exit(nand_base_exit);
3606
David Woodhousee0c7d762006-05-13 18:07:53 +01003607MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003608MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3609MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003610MODULE_DESCRIPTION("Generic NAND flash driver code");