blob: e2554f585a6d654d10824564bdd93805551861f7 [file] [log] [blame]
Kenneth Heitke84245ed2012-01-12 13:58:58 -07001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 * Copyright (c) 2010, Google Inc.
3 *
4 * Original authors: Code Aurora Forum
5 *
6 * Author: Dima Zavin <dima@android.com>
7 * - Largely rewritten from original to not be an i2c driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 and
11 * only version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#define pr_fmt(fmt) "%s: " fmt, __func__
20
21#include <linux/delay.h>
22#include <linux/err.h>
23#include <linux/io.h>
24#include <linux/kernel.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
27#include <linux/msm_ssbi.h>
Kenneth Heitke84245ed2012-01-12 13:58:58 -070028#include <linux/remote_spinlock.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
30/* SSBI 2.0 controller registers */
31#define SSBI2_CMD 0x0008
32#define SSBI2_RD 0x0010
33#define SSBI2_STATUS 0x0014
34#define SSBI2_MODE2 0x001C
35
36/* SSBI_CMD fields */
37#define SSBI_CMD_RDWRN (1 << 24)
38
39/* SSBI_STATUS fields */
40#define SSBI_STATUS_RD_READY (1 << 2)
41#define SSBI_STATUS_READY (1 << 1)
42#define SSBI_STATUS_MCHN_BUSY (1 << 0)
43
44/* SSBI_MODE2 fields */
45#define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
46#define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
47
48#define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
49 (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
50 SSBI_MODE2_REG_ADDR_15_8_MASK))
51
52/* SSBI PMIC Arbiter command registers */
53#define SSBI_PA_CMD 0x0000
54#define SSBI_PA_RD_STATUS 0x0004
55
56/* SSBI_PA_CMD fields */
57#define SSBI_PA_CMD_RDWRN (1 << 24)
58#define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
59
60/* SSBI_PA_RD_STATUS fields */
61#define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
62#define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
63
64#define SSBI_TIMEOUT_US 100
65
Anirudh Ghayalb65f5322011-10-09 23:12:06 -040066/* SSBI_FSM Read and Write commands for the FSM9xxx SSBI implementation */
67#define SSBI_FSM_CMD_REG_ADDR_SHFT (0x08)
68
69#define SSBI_FSM_CMD_READ(AD) \
70 (SSBI_CMD_RDWRN | (((AD) & 0xFFFF) << SSBI_FSM_CMD_REG_ADDR_SHFT))
71
72#define SSBI_FSM_CMD_WRITE(AD, DT) \
73 ((((AD) & 0xFFFF) << SSBI_FSM_CMD_REG_ADDR_SHFT) | ((DT) & 0xFF))
74
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075struct msm_ssbi {
76 struct device *dev;
77 struct device *slave;
78 void __iomem *base;
Kenneth Heitke84245ed2012-01-12 13:58:58 -070079 bool use_rlock;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080 spinlock_t lock;
Kenneth Heitke84245ed2012-01-12 13:58:58 -070081 remote_spinlock_t rspin_lock;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070082 enum msm_ssbi_controller_type controller_type;
83 int (*read)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
84 int (*write)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
85};
86
87#define to_msm_ssbi(dev) platform_get_drvdata(to_platform_device(dev))
88
89static inline u32 ssbi_readl(struct msm_ssbi *ssbi, u32 reg)
90{
91 return readl(ssbi->base + reg);
92}
93
94static inline void ssbi_writel(struct msm_ssbi *ssbi, u32 val, u32 reg)
95{
96 writel(val, ssbi->base + reg);
97}
98
99static int ssbi_wait_mask(struct msm_ssbi *ssbi, u32 set_mask, u32 clr_mask)
100{
101 u32 timeout = SSBI_TIMEOUT_US;
102 u32 val;
103
104 while (timeout--) {
105 val = ssbi_readl(ssbi, SSBI2_STATUS);
106 if (((val & set_mask) == set_mask) && ((val & clr_mask) == 0))
107 return 0;
108 udelay(1);
109 }
110
111 dev_err(ssbi->dev, "%s: timeout (status %x set_mask %x clr_mask %x)\n",
112 __func__, ssbi_readl(ssbi, SSBI2_STATUS), set_mask, clr_mask);
113 return -ETIMEDOUT;
114}
115
116static int
117msm_ssbi_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
118{
119 u32 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
120 int ret = 0;
121
122 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
123 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
124 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
125 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
126 }
127
Anirudh Ghayalb65f5322011-10-09 23:12:06 -0400128 if (ssbi->controller_type == FSM_SBI_CTRL_SSBI)
129 cmd = SSBI_FSM_CMD_READ(addr);
130 else
131 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133 while (len) {
134 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
135 if (ret)
136 goto err;
137
138 ssbi_writel(ssbi, cmd, SSBI2_CMD);
139 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_RD_READY, 0);
140 if (ret)
141 goto err;
142 *buf++ = ssbi_readl(ssbi, SSBI2_RD) & 0xff;
143 len--;
144 }
145
146err:
147 return ret;
148}
149
150static int
151msm_ssbi_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
152{
153 int ret = 0;
154
155 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
156 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
157 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
158 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
159 }
160
161 while (len) {
162 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
163 if (ret)
164 goto err;
165
Anirudh Ghayalb65f5322011-10-09 23:12:06 -0400166 if (ssbi->controller_type == FSM_SBI_CTRL_SSBI)
167 ssbi_writel(ssbi, SSBI_FSM_CMD_WRITE(addr, *buf),
168 SSBI2_CMD);
169 else
170 ssbi_writel(ssbi, ((addr & 0xff) << 16) | *buf,
171 SSBI2_CMD);
172
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173 ret = ssbi_wait_mask(ssbi, 0, SSBI_STATUS_MCHN_BUSY);
174 if (ret)
175 goto err;
176 buf++;
177 len--;
178 }
179
180err:
181 return ret;
182}
183
184static inline int
185msm_ssbi_pa_transfer(struct msm_ssbi *ssbi, u32 cmd, u8 *data)
186{
187 u32 timeout = SSBI_TIMEOUT_US;
188 u32 rd_status = 0;
189
190 ssbi_writel(ssbi, cmd, SSBI_PA_CMD);
191
192 while (timeout--) {
193 rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
194
195 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED) {
196 dev_err(ssbi->dev, "%s: transaction denied (0x%x)\n",
197 __func__, rd_status);
198 return -EPERM;
199 }
200
201 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DONE) {
202 if (data)
203 *data = rd_status & 0xff;
204 return 0;
205 }
206 udelay(1);
207 }
208
209 dev_err(ssbi->dev, "%s: timeout, status 0x%x\n", __func__, rd_status);
210 return -ETIMEDOUT;
211}
212
213static int
214msm_ssbi_pa_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
215{
216 u32 cmd;
217 int ret = 0;
218
219 cmd = SSBI_PA_CMD_RDWRN | (addr & SSBI_PA_CMD_ADDR_MASK) << 8;
220
221 while (len) {
222 ret = msm_ssbi_pa_transfer(ssbi, cmd, buf);
223 if (ret)
224 goto err;
225 buf++;
226 len--;
227 }
228
229err:
230 return ret;
231}
232
233static int
234msm_ssbi_pa_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
235{
236 u32 cmd;
237 int ret = 0;
238
239 while (len) {
240 cmd = (addr & SSBI_PA_CMD_ADDR_MASK) << 8 | *buf;
241 ret = msm_ssbi_pa_transfer(ssbi, cmd, NULL);
242 if (ret)
243 goto err;
244 buf++;
245 len--;
246 }
247
248err:
249 return ret;
250}
251
252int msm_ssbi_read(struct device *dev, u16 addr, u8 *buf, int len)
253{
254 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
255 unsigned long flags;
256 int ret;
257
258 if (ssbi->dev != dev)
259 return -ENXIO;
260
Kenneth Heitke84245ed2012-01-12 13:58:58 -0700261 if (ssbi->use_rlock) {
262 remote_spin_lock_irqsave(&ssbi->rspin_lock, flags);
263 ret = ssbi->read(ssbi, addr, buf, len);
264 remote_spin_unlock_irqrestore(&ssbi->rspin_lock, flags);
265 } else {
266 spin_lock_irqsave(&ssbi->lock, flags);
267 ret = ssbi->read(ssbi, addr, buf, len);
268 spin_unlock_irqrestore(&ssbi->lock, flags);
269 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700270
271 return ret;
272}
273EXPORT_SYMBOL(msm_ssbi_read);
274
275int msm_ssbi_write(struct device *dev, u16 addr, u8 *buf, int len)
276{
277 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
278 unsigned long flags;
279 int ret;
280
281 if (ssbi->dev != dev)
282 return -ENXIO;
283
Kenneth Heitke84245ed2012-01-12 13:58:58 -0700284 if (ssbi->use_rlock) {
285 remote_spin_lock_irqsave(&ssbi->rspin_lock, flags);
286 ret = ssbi->write(ssbi, addr, buf, len);
287 remote_spin_unlock_irqrestore(&ssbi->rspin_lock, flags);
288 } else {
289 spin_lock_irqsave(&ssbi->lock, flags);
290 ret = ssbi->write(ssbi, addr, buf, len);
291 spin_unlock_irqrestore(&ssbi->lock, flags);
292 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700293
294 return ret;
295}
296EXPORT_SYMBOL(msm_ssbi_write);
297
298static int __devinit msm_ssbi_add_slave(struct msm_ssbi *ssbi,
299 const struct msm_ssbi_slave_info *slave)
300{
301 struct platform_device *slave_pdev;
302 int ret;
303
304 if (ssbi->slave) {
305 pr_err("slave already attached??\n");
306 return -EBUSY;
307 }
308
309 slave_pdev = platform_device_alloc(slave->name, -1);
310 if (!slave_pdev) {
311 pr_err("cannot allocate pdev for slave '%s'", slave->name);
312 ret = -ENOMEM;
313 goto err;
314 }
315
316 slave_pdev->dev.parent = ssbi->dev;
317 slave_pdev->dev.platform_data = slave->platform_data;
318
319 ret = platform_device_add(slave_pdev);
320 if (ret) {
321 pr_err("cannot add slave platform device for '%s'\n",
322 slave->name);
323 goto err;
324 }
325
326 ssbi->slave = &slave_pdev->dev;
327 return 0;
328
329err:
330 if (slave_pdev)
331 platform_device_put(slave_pdev);
332 return ret;
333}
334
335static int __devinit msm_ssbi_probe(struct platform_device *pdev)
336{
337 const struct msm_ssbi_platform_data *pdata = pdev->dev.platform_data;
338 struct resource *mem_res;
339 struct msm_ssbi *ssbi;
340 int ret = 0;
341
342 if (!pdata) {
343 pr_err("missing platform data\n");
344 return -EINVAL;
345 }
346
347 pr_debug("%s\n", pdata->slave.name);
348
349 ssbi = kzalloc(sizeof(struct msm_ssbi), GFP_KERNEL);
350 if (!ssbi) {
351 pr_err("can not allocate ssbi_data\n");
352 return -ENOMEM;
353 }
354
355 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
356 if (!mem_res) {
357 pr_err("missing mem resource\n");
358 ret = -EINVAL;
359 goto err_get_mem_res;
360 }
361
362 ssbi->base = ioremap(mem_res->start, resource_size(mem_res));
363 if (!ssbi->base) {
364 pr_err("ioremap of 0x%p failed\n", (void *)mem_res->start);
365 ret = -EINVAL;
366 goto err_ioremap;
367 }
368 ssbi->dev = &pdev->dev;
369 platform_set_drvdata(pdev, ssbi);
370
371 ssbi->controller_type = pdata->controller_type;
372 if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
373 ssbi->read = msm_ssbi_pa_read_bytes;
374 ssbi->write = msm_ssbi_pa_write_bytes;
375 } else {
376 ssbi->read = msm_ssbi_read_bytes;
377 ssbi->write = msm_ssbi_write_bytes;
378 }
379
Kenneth Heitke84245ed2012-01-12 13:58:58 -0700380 if (pdata->rsl_id) {
381 ret = remote_spin_lock_init(&ssbi->rspin_lock, pdata->rsl_id);
382 if (ret) {
383 dev_err(&pdev->dev, "remote spinlock init failed\n");
384 goto err_ssbi_add_slave;
385 }
386 ssbi->use_rlock = 1;
387 }
388
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700389 spin_lock_init(&ssbi->lock);
390
391 ret = msm_ssbi_add_slave(ssbi, &pdata->slave);
392 if (ret)
393 goto err_ssbi_add_slave;
394
395 return 0;
396
397err_ssbi_add_slave:
398 platform_set_drvdata(pdev, NULL);
399 iounmap(ssbi->base);
400err_ioremap:
401err_get_mem_res:
402 kfree(ssbi);
403 return ret;
404}
405
406static int __devexit msm_ssbi_remove(struct platform_device *pdev)
407{
408 struct msm_ssbi *ssbi = platform_get_drvdata(pdev);
409
410 platform_set_drvdata(pdev, NULL);
411 iounmap(ssbi->base);
412 kfree(ssbi);
413 return 0;
414}
415
416static struct platform_driver msm_ssbi_driver = {
417 .probe = msm_ssbi_probe,
418 .remove = __exit_p(msm_ssbi_remove),
419 .driver = {
420 .name = "msm_ssbi",
421 .owner = THIS_MODULE,
422 },
423};
424
425static int __init msm_ssbi_init(void)
426{
427 return platform_driver_register(&msm_ssbi_driver);
428}
429postcore_initcall(msm_ssbi_init);
430
431static void __exit msm_ssbi_exit(void)
432{
433 platform_driver_unregister(&msm_ssbi_driver);
434}
435module_exit(msm_ssbi_exit)
436
437MODULE_LICENSE("GPL v2");
438MODULE_VERSION("1.0");
439MODULE_ALIAS("platform:msm_ssbi");
440MODULE_AUTHOR("Dima Zavin <dima@android.com>");