blob: ef46d8323377b44f799b4c56a351e84afaa000b8 [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
Dan Williamsac668c62011-06-07 18:50:55 -070055#include <linux/circ_buf.h>
Dan Williamscc9203b2011-05-08 17:34:44 -070056#include <linux/device.h>
57#include <scsi/sas.h>
58#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070059#include "isci.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070060#include "port.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070061#include "host.h"
Dan Williamsd044af12011-03-08 09:52:49 -080062#include "probe_roms.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070063#include "remote_device.h"
64#include "request.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070065#include "scu_completion_codes.h"
66#include "scu_event_codes.h"
Dan Williams63a3a152011-05-08 21:36:46 -070067#include "registers.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070068#include "scu_remote_node_context.h"
69#include "scu_task_context.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070070
Dan Williamscc9203b2011-05-08 17:34:44 -070071#define SCU_CONTEXT_RAM_INIT_STALL_TIME 200
72
Dan Williams7c78da32011-06-01 16:00:01 -070073#define smu_max_ports(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070074 (\
75 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
76 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
77 )
78
Dan Williams7c78da32011-06-01 16:00:01 -070079#define smu_max_task_contexts(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070080 (\
81 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
82 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
83 )
84
Dan Williams7c78da32011-06-01 16:00:01 -070085#define smu_max_rncs(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070086 (\
87 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
88 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
89 )
90
Dan Williamscc9203b2011-05-08 17:34:44 -070091#define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100
92
93/**
94 *
95 *
96 * The number of milliseconds to wait while a given phy is consuming power
97 * before allowing another set of phys to consume power. Ultimately, this will
98 * be specified by OEM parameter.
99 */
100#define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
101
102/**
103 * NORMALIZE_PUT_POINTER() -
104 *
105 * This macro will normalize the completion queue put pointer so its value can
106 * be used as an array inde
107 */
108#define NORMALIZE_PUT_POINTER(x) \
109 ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
110
111
112/**
113 * NORMALIZE_EVENT_POINTER() -
114 *
115 * This macro will normalize the completion queue event entry so its value can
116 * be used as an index.
117 */
118#define NORMALIZE_EVENT_POINTER(x) \
119 (\
120 ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
121 >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \
122 )
123
124/**
Dan Williamscc9203b2011-05-08 17:34:44 -0700125 * NORMALIZE_GET_POINTER() -
126 *
127 * This macro will normalize the completion queue get pointer so its value can
128 * be used as an index into an array
129 */
130#define NORMALIZE_GET_POINTER(x) \
131 ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
132
133/**
134 * NORMALIZE_GET_POINTER_CYCLE_BIT() -
135 *
136 * This macro will normalize the completion queue cycle pointer so it matches
137 * the completion queue cycle bit
138 */
139#define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
140 ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
141
142/**
143 * COMPLETION_QUEUE_CYCLE_BIT() -
144 *
145 * This macro will return the cycle bit of the completion queue entry
146 */
147#define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
148
Edmund Nadolski12ef6542011-06-02 00:10:50 +0000149/* Init the state machine and call the state entry function (if any) */
150void sci_init_sm(struct sci_base_state_machine *sm,
151 const struct sci_base_state *state_table, u32 initial_state)
152{
153 sci_state_transition_t handler;
154
155 sm->initial_state_id = initial_state;
156 sm->previous_state_id = initial_state;
157 sm->current_state_id = initial_state;
158 sm->state_table = state_table;
159
160 handler = sm->state_table[initial_state].enter_state;
161 if (handler)
162 handler(sm);
163}
164
165/* Call the state exit fn, update the current state, call the state entry fn */
166void sci_change_state(struct sci_base_state_machine *sm, u32 next_state)
167{
168 sci_state_transition_t handler;
169
170 handler = sm->state_table[sm->current_state_id].exit_state;
171 if (handler)
172 handler(sm);
173
174 sm->previous_state_id = sm->current_state_id;
175 sm->current_state_id = next_state;
176
177 handler = sm->state_table[sm->current_state_id].enter_state;
178 if (handler)
179 handler(sm);
180}
181
Dan Williams89a73012011-06-30 19:14:33 -0700182static bool sci_controller_completion_queue_has_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700183{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700184 u32 get_value = ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700185 u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
186
187 if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700188 COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index]))
Dan Williamscc9203b2011-05-08 17:34:44 -0700189 return true;
190
191 return false;
192}
193
Dan Williams89a73012011-06-30 19:14:33 -0700194static bool sci_controller_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700195{
Dan Williams89a73012011-06-30 19:14:33 -0700196 if (sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700197 return true;
198 } else {
199 /*
200 * we have a spurious interrupt it could be that we have already
201 * emptied the completion queue from a previous interrupt */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700202 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700203
204 /*
205 * There is a race in the hardware that could cause us not to be notified
206 * of an interrupt completion if we do not take this step. We will mask
207 * then unmask the interrupts so if there is another interrupt pending
208 * the clearing of the interrupt source we get the next interrupt message. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700209 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
210 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700211 }
212
213 return false;
214}
215
Dan Williamsc7ef4032011-02-18 09:25:05 -0800216irqreturn_t isci_msix_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700217{
Dan Williamsc7ef4032011-02-18 09:25:05 -0800218 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700219
Dan Williams89a73012011-06-30 19:14:33 -0700220 if (sci_controller_isr(ihost))
Dan Williams0cf89d12011-02-18 09:25:07 -0800221 tasklet_schedule(&ihost->completion_tasklet);
Dan Williams6f231dd2011-07-02 22:56:22 -0700222
Dan Williamsc7ef4032011-02-18 09:25:05 -0800223 return IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700224}
225
Dan Williams89a73012011-06-30 19:14:33 -0700226static bool sci_controller_error_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700227{
228 u32 interrupt_status;
229
230 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700231 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700232 interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
233
234 if (interrupt_status != 0) {
235 /*
236 * There is an error interrupt pending so let it through and handle
237 * in the callback */
238 return true;
239 }
240
241 /*
242 * There is a race in the hardware that could cause us not to be notified
243 * of an interrupt completion if we do not take this step. We will mask
244 * then unmask the error interrupts so if there was another interrupt
245 * pending we will be notified.
246 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700247 writel(0xff, &ihost->smu_registers->interrupt_mask);
248 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700249
250 return false;
251}
252
Dan Williams89a73012011-06-30 19:14:33 -0700253static void sci_controller_task_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700254{
Dan Williams89a73012011-06-30 19:14:33 -0700255 u32 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamsdb056252011-06-17 14:18:39 -0700256 struct isci_request *ireq = ihost->reqs[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700257
258 /* Make sure that we really want to process this IO request */
Dan Williamsdb056252011-06-17 14:18:39 -0700259 if (test_bit(IREQ_ACTIVE, &ireq->flags) &&
Dan Williams5076a1a2011-06-27 14:57:03 -0700260 ireq->io_tag != SCI_CONTROLLER_INVALID_IO_TAG &&
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700261 ISCI_TAG_SEQ(ireq->io_tag) == ihost->io_request_sequence[index])
Dan Williams89a73012011-06-30 19:14:33 -0700262 /* Yep this is a valid io request pass it along to the
263 * io request handler
264 */
265 sci_io_request_tc_completion(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700266}
267
Dan Williams89a73012011-06-30 19:14:33 -0700268static void sci_controller_sdma_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700269{
270 u32 index;
Dan Williams5076a1a2011-06-27 14:57:03 -0700271 struct isci_request *ireq;
Dan Williams78a6f062011-06-30 16:31:37 -0700272 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700273
Dan Williams89a73012011-06-30 19:14:33 -0700274 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700275
Dan Williams89a73012011-06-30 19:14:33 -0700276 switch (scu_get_command_request_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700277 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
278 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700279 ireq = ihost->reqs[index];
280 dev_warn(&ihost->pdev->dev, "%s: %x for io request %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700281 __func__, ent, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -0700282 /* @todo For a post TC operation we need to fail the IO
283 * request
284 */
285 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700286 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
287 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
288 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700289 idev = ihost->device_table[index];
290 dev_warn(&ihost->pdev->dev, "%s: %x for device %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700291 __func__, ent, idev);
Dan Williamscc9203b2011-05-08 17:34:44 -0700292 /* @todo For a port RNC operation we need to fail the
293 * device
294 */
295 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700296 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700297 dev_warn(&ihost->pdev->dev, "%s: unknown completion type %x\n",
Dan Williams89a73012011-06-30 19:14:33 -0700298 __func__, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700299 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700300 }
301}
302
Dan Williams89a73012011-06-30 19:14:33 -0700303static void sci_controller_unsolicited_frame(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700304{
305 u32 index;
306 u32 frame_index;
307
Dan Williamscc9203b2011-05-08 17:34:44 -0700308 struct scu_unsolicited_frame_header *frame_header;
Dan Williams85280952011-06-28 15:05:53 -0700309 struct isci_phy *iphy;
Dan Williams78a6f062011-06-30 16:31:37 -0700310 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700311
312 enum sci_status result = SCI_FAILURE;
313
Dan Williams89a73012011-06-30 19:14:33 -0700314 frame_index = SCU_GET_FRAME_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700315
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700316 frame_header = ihost->uf_control.buffers.array[frame_index].header;
317 ihost->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
Dan Williamscc9203b2011-05-08 17:34:44 -0700318
Dan Williams89a73012011-06-30 19:14:33 -0700319 if (SCU_GET_FRAME_ERROR(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700320 /*
321 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
322 * / this cause a problem? We expect the phy initialization will
323 * / fail if there is an error in the frame. */
Dan Williams89a73012011-06-30 19:14:33 -0700324 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700325 return;
326 }
327
328 if (frame_header->is_address_frame) {
Dan Williams89a73012011-06-30 19:14:33 -0700329 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700330 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700331 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700332 } else {
333
Dan Williams89a73012011-06-30 19:14:33 -0700334 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700335
336 if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
337 /*
338 * This is a signature fis or a frame from a direct attached SATA
339 * device that has not yet been created. In either case forwared
340 * the frame to the PE and let it take care of the frame data. */
Dan Williams89a73012011-06-30 19:14:33 -0700341 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700342 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700343 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700344 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700345 if (index < ihost->remote_node_entries)
346 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700347 else
Dan Williams78a6f062011-06-30 16:31:37 -0700348 idev = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -0700349
Dan Williams78a6f062011-06-30 16:31:37 -0700350 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700351 result = sci_remote_device_frame_handler(idev, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700352 else
Dan Williams89a73012011-06-30 19:14:33 -0700353 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700354 }
355 }
356
357 if (result != SCI_SUCCESS) {
358 /*
359 * / @todo Is there any reason to report some additional error message
360 * / when we get this failure notifiction? */
361 }
362}
363
Dan Williams89a73012011-06-30 19:14:33 -0700364static void sci_controller_event_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700365{
Dan Williams78a6f062011-06-30 16:31:37 -0700366 struct isci_remote_device *idev;
Dan Williams5076a1a2011-06-27 14:57:03 -0700367 struct isci_request *ireq;
Dan Williams85280952011-06-28 15:05:53 -0700368 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700369 u32 index;
370
Dan Williams89a73012011-06-30 19:14:33 -0700371 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700372
Dan Williams89a73012011-06-30 19:14:33 -0700373 switch (scu_get_event_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700374 case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
375 /* / @todo The driver did something wrong and we need to fix the condtion. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700376 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700377 "%s: SCIC Controller 0x%p received SMU command error "
378 "0x%x\n",
379 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700380 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700381 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700382 break;
383
384 case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
385 case SCU_EVENT_TYPE_SMU_ERROR:
386 case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
387 /*
388 * / @todo This is a hardware failure and its likely that we want to
389 * / reset the controller. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700390 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700391 "%s: SCIC Controller 0x%p received fatal controller "
392 "event 0x%x\n",
393 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700394 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700395 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700396 break;
397
398 case SCU_EVENT_TYPE_TRANSPORT_ERROR:
Dan Williams5076a1a2011-06-27 14:57:03 -0700399 ireq = ihost->reqs[index];
Dan Williams89a73012011-06-30 19:14:33 -0700400 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700401 break;
402
403 case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700404 switch (scu_get_event_specifier(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700405 case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
406 case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
Dan Williams5076a1a2011-06-27 14:57:03 -0700407 ireq = ihost->reqs[index];
408 if (ireq != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700409 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700410 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700411 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700412 "%s: SCIC Controller 0x%p received "
413 "event 0x%x for io request object "
414 "that doesnt exist.\n",
415 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700416 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700417 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700418
419 break;
420
421 case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700422 idev = ihost->device_table[index];
Dan Williams78a6f062011-06-30 16:31:37 -0700423 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700424 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700425 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700426 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700427 "%s: SCIC Controller 0x%p received "
428 "event 0x%x for remote device object "
429 "that doesnt exist.\n",
430 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700431 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700432 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700433
434 break;
435 }
436 break;
437
438 case SCU_EVENT_TYPE_BROADCAST_CHANGE:
439 /*
440 * direct the broadcast change event to the phy first and then let
441 * the phy redirect the broadcast change to the port object */
442 case SCU_EVENT_TYPE_ERR_CNT_EVENT:
443 /*
444 * direct error counter event to the phy object since that is where
445 * we get the event notification. This is a type 4 event. */
446 case SCU_EVENT_TYPE_OSSP_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700447 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700448 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700449 sci_phy_event_handler(iphy, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700450 break;
451
452 case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
453 case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
454 case SCU_EVENT_TYPE_RNC_OPS_MISC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700455 if (index < ihost->remote_node_entries) {
456 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700457
Dan Williams78a6f062011-06-30 16:31:37 -0700458 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700459 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700460 } else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700461 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700462 "%s: SCIC Controller 0x%p received event 0x%x "
463 "for remote device object 0x%0x that doesnt "
464 "exist.\n",
465 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700466 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700467 ent,
Dan Williamscc9203b2011-05-08 17:34:44 -0700468 index);
469
470 break;
471
472 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700473 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700474 "%s: SCIC Controller received unknown event code %x\n",
475 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700476 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700477 break;
478 }
479}
480
Dan Williams89a73012011-06-30 19:14:33 -0700481static void sci_controller_process_completions(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700482{
483 u32 completion_count = 0;
Dan Williams89a73012011-06-30 19:14:33 -0700484 u32 ent;
Dan Williamscc9203b2011-05-08 17:34:44 -0700485 u32 get_index;
486 u32 get_cycle;
Dan Williams994a9302011-06-09 16:04:28 -0700487 u32 event_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700488 u32 event_cycle;
489
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700490 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700491 "%s: completion queue begining get:0x%08x\n",
492 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700493 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700494
495 /* Get the component parts of the completion queue */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700496 get_index = NORMALIZE_GET_POINTER(ihost->completion_queue_get);
497 get_cycle = SMU_CQGR_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700498
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700499 event_get = NORMALIZE_EVENT_POINTER(ihost->completion_queue_get);
500 event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700501
502 while (
503 NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700504 == COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index])
Dan Williamscc9203b2011-05-08 17:34:44 -0700505 ) {
506 completion_count++;
507
Dan Williams89a73012011-06-30 19:14:33 -0700508 ent = ihost->completion_queue[get_index];
Dan Williams994a9302011-06-09 16:04:28 -0700509
510 /* increment the get pointer and check for rollover to toggle the cycle bit */
511 get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) <<
512 (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT);
513 get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1);
Dan Williamscc9203b2011-05-08 17:34:44 -0700514
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700515 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700516 "%s: completion queue entry:0x%08x\n",
517 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700518 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700519
Dan Williams89a73012011-06-30 19:14:33 -0700520 switch (SCU_GET_COMPLETION_TYPE(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700521 case SCU_COMPLETION_TYPE_TASK:
Dan Williams89a73012011-06-30 19:14:33 -0700522 sci_controller_task_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700523 break;
524
525 case SCU_COMPLETION_TYPE_SDMA:
Dan Williams89a73012011-06-30 19:14:33 -0700526 sci_controller_sdma_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700527 break;
528
529 case SCU_COMPLETION_TYPE_UFI:
Dan Williams89a73012011-06-30 19:14:33 -0700530 sci_controller_unsolicited_frame(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700531 break;
532
533 case SCU_COMPLETION_TYPE_EVENT:
Dan Williams91855602011-07-29 17:17:16 -0700534 sci_controller_event_completion(ihost, ent);
535 break;
536
Dan Williams994a9302011-06-09 16:04:28 -0700537 case SCU_COMPLETION_TYPE_NOTIFY: {
538 event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) <<
539 (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT);
540 event_get = (event_get+1) & (SCU_MAX_EVENTS-1);
541
Dan Williams89a73012011-06-30 19:14:33 -0700542 sci_controller_event_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700543 break;
Dan Williams994a9302011-06-09 16:04:28 -0700544 }
Dan Williamscc9203b2011-05-08 17:34:44 -0700545 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700546 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700547 "%s: SCIC Controller received unknown "
548 "completion type %x\n",
549 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700550 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700551 break;
552 }
553 }
554
555 /* Update the get register if we completed one or more entries */
556 if (completion_count > 0) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700557 ihost->completion_queue_get =
Dan Williamscc9203b2011-05-08 17:34:44 -0700558 SMU_CQGR_GEN_BIT(ENABLE) |
559 SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
560 event_cycle |
Dan Williams994a9302011-06-09 16:04:28 -0700561 SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700562 get_cycle |
563 SMU_CQGR_GEN_VAL(POINTER, get_index);
564
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700565 writel(ihost->completion_queue_get,
566 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700567
568 }
569
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700570 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700571 "%s: completion queue ending get:0x%08x\n",
572 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700573 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700574
575}
576
Dan Williams89a73012011-06-30 19:14:33 -0700577static void sci_controller_error_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700578{
579 u32 interrupt_status;
580
581 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700582 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700583
584 if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
Dan Williams89a73012011-06-30 19:14:33 -0700585 sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700586
Dan Williams89a73012011-06-30 19:14:33 -0700587 sci_controller_process_completions(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700588 writel(SMU_ISR_QUEUE_SUSPEND, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700589 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700590 dev_err(&ihost->pdev->dev, "%s: status: %#x\n", __func__,
Dan Williamscc9203b2011-05-08 17:34:44 -0700591 interrupt_status);
592
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700593 sci_change_state(&ihost->sm, SCIC_FAILED);
Dan Williamscc9203b2011-05-08 17:34:44 -0700594
595 return;
596 }
597
598 /* If we dont process any completions I am not sure that we want to do this.
599 * We are in the middle of a hardware fault and should probably be reset.
600 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700601 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700602}
603
Dan Williamsc7ef4032011-02-18 09:25:05 -0800604irqreturn_t isci_intx_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700605{
Dan Williams6f231dd2011-07-02 22:56:22 -0700606 irqreturn_t ret = IRQ_NONE;
Dan Williams31e824e2011-04-19 12:32:51 -0700607 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700608
Dan Williams89a73012011-06-30 19:14:33 -0700609 if (sci_controller_isr(ihost)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700610 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williams31e824e2011-04-19 12:32:51 -0700611 tasklet_schedule(&ihost->completion_tasklet);
612 ret = IRQ_HANDLED;
Dan Williams89a73012011-06-30 19:14:33 -0700613 } else if (sci_controller_error_isr(ihost)) {
Dan Williams31e824e2011-04-19 12:32:51 -0700614 spin_lock(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -0700615 sci_controller_error_handler(ihost);
Dan Williams31e824e2011-04-19 12:32:51 -0700616 spin_unlock(&ihost->scic_lock);
617 ret = IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700618 }
Dan Williams92f4f0f2011-02-18 09:25:11 -0800619
Dan Williams6f231dd2011-07-02 22:56:22 -0700620 return ret;
621}
622
Dan Williams92f4f0f2011-02-18 09:25:11 -0800623irqreturn_t isci_error_isr(int vec, void *data)
624{
625 struct isci_host *ihost = data;
Dan Williams92f4f0f2011-02-18 09:25:11 -0800626
Dan Williams89a73012011-06-30 19:14:33 -0700627 if (sci_controller_error_isr(ihost))
628 sci_controller_error_handler(ihost);
Dan Williams92f4f0f2011-02-18 09:25:11 -0800629
630 return IRQ_HANDLED;
631}
Dan Williams6f231dd2011-07-02 22:56:22 -0700632
633/**
634 * isci_host_start_complete() - This function is called by the core library,
635 * through the ISCI Module, to indicate controller start status.
636 * @isci_host: This parameter specifies the ISCI host object
637 * @completion_status: This parameter specifies the completion status from the
638 * core library.
639 *
640 */
Dan Williamscc9203b2011-05-08 17:34:44 -0700641static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -0700642{
Dan Williams0cf89d12011-02-18 09:25:07 -0800643 if (completion_status != SCI_SUCCESS)
644 dev_info(&ihost->pdev->dev,
645 "controller start timed out, continuing...\n");
646 isci_host_change_state(ihost, isci_ready);
647 clear_bit(IHOST_START_PENDING, &ihost->flags);
648 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -0700649}
650
Dan Williamsc7ef4032011-02-18 09:25:05 -0800651int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
Dan Williams6f231dd2011-07-02 22:56:22 -0700652{
Dan Williams4393aa42011-03-31 13:10:44 -0700653 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams6f231dd2011-07-02 22:56:22 -0700654
Edmund Nadolski77950f52011-02-18 09:25:09 -0800655 if (test_bit(IHOST_START_PENDING, &ihost->flags))
Dan Williams6f231dd2011-07-02 22:56:22 -0700656 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -0700657
Edmund Nadolski77950f52011-02-18 09:25:09 -0800658 /* todo: use sas_flush_discovery once it is upstream */
659 scsi_flush_work(shost);
660
661 scsi_flush_work(shost);
Dan Williams6f231dd2011-07-02 22:56:22 -0700662
Dan Williams0cf89d12011-02-18 09:25:07 -0800663 dev_dbg(&ihost->pdev->dev,
664 "%s: ihost->status = %d, time = %ld\n",
665 __func__, isci_host_get_state(ihost), time);
Dan Williams6f231dd2011-07-02 22:56:22 -0700666
Dan Williams6f231dd2011-07-02 22:56:22 -0700667 return 1;
668
669}
670
Dan Williamscc9203b2011-05-08 17:34:44 -0700671/**
Dan Williams89a73012011-06-30 19:14:33 -0700672 * sci_controller_get_suggested_start_timeout() - This method returns the
673 * suggested sci_controller_start() timeout amount. The user is free to
Dan Williamscc9203b2011-05-08 17:34:44 -0700674 * use any timeout value, but this method provides the suggested minimum
675 * start timeout value. The returned value is based upon empirical
676 * information determined as a result of interoperability testing.
677 * @controller: the handle to the controller object for which to return the
678 * suggested start timeout.
679 *
680 * This method returns the number of milliseconds for the suggested start
681 * operation timeout.
682 */
Dan Williams89a73012011-06-30 19:14:33 -0700683static u32 sci_controller_get_suggested_start_timeout(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700684{
685 /* Validate the user supplied parameters. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700686 if (!ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700687 return 0;
688
689 /*
690 * The suggested minimum timeout value for a controller start operation:
691 *
692 * Signature FIS Timeout
693 * + Phy Start Timeout
694 * + Number of Phy Spin Up Intervals
695 * ---------------------------------
696 * Number of milliseconds for the controller start operation.
697 *
698 * NOTE: The number of phy spin up intervals will be equivalent
699 * to the number of phys divided by the number phys allowed
700 * per interval - 1 (once OEM parameters are supported).
701 * Currently we assume only 1 phy per interval. */
702
703 return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
704 + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
705 + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
706}
707
Dan Williams89a73012011-06-30 19:14:33 -0700708static void sci_controller_enable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700709{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700710 BUG_ON(ihost->smu_registers == NULL);
711 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700712}
713
Dan Williams89a73012011-06-30 19:14:33 -0700714void sci_controller_disable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700715{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700716 BUG_ON(ihost->smu_registers == NULL);
717 writel(0xffffffff, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700718}
719
Dan Williams89a73012011-06-30 19:14:33 -0700720static void sci_controller_enable_port_task_scheduler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700721{
722 u32 port_task_scheduler_value;
723
724 port_task_scheduler_value =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700725 readl(&ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700726 port_task_scheduler_value |=
727 (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
728 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
729 writel(port_task_scheduler_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700730 &ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700731}
732
Dan Williams89a73012011-06-30 19:14:33 -0700733static void sci_controller_assign_task_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700734{
735 u32 task_assignment;
736
737 /*
738 * Assign all the TCs to function 0
739 * TODO: Do we actually need to read this register to write it back?
740 */
741
742 task_assignment =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700743 readl(&ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700744
745 task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700746 (SMU_TCA_GEN_VAL(ENDING, ihost->task_context_entries - 1)) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700747 (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
748
749 writel(task_assignment,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700750 &ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700751
752}
753
Dan Williams89a73012011-06-30 19:14:33 -0700754static void sci_controller_initialize_completion_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700755{
756 u32 index;
757 u32 completion_queue_control_value;
758 u32 completion_queue_get_value;
759 u32 completion_queue_put_value;
760
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700761 ihost->completion_queue_get = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -0700762
Dan Williams7c78da32011-06-01 16:00:01 -0700763 completion_queue_control_value =
764 (SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) |
765 SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1));
Dan Williamscc9203b2011-05-08 17:34:44 -0700766
767 writel(completion_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700768 &ihost->smu_registers->completion_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700769
770
771 /* Set the completion queue get pointer and enable the queue */
772 completion_queue_get_value = (
773 (SMU_CQGR_GEN_VAL(POINTER, 0))
774 | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
775 | (SMU_CQGR_GEN_BIT(ENABLE))
776 | (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
777 );
778
779 writel(completion_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700780 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700781
782 /* Set the completion queue put pointer */
783 completion_queue_put_value = (
784 (SMU_CQPR_GEN_VAL(POINTER, 0))
785 | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
786 );
787
788 writel(completion_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700789 &ihost->smu_registers->completion_queue_put);
Dan Williamscc9203b2011-05-08 17:34:44 -0700790
791 /* Initialize the cycle bit of the completion queue entries */
Dan Williams7c78da32011-06-01 16:00:01 -0700792 for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700793 /*
794 * If get.cycle_bit != completion_queue.cycle_bit
795 * its not a valid completion queue entry
796 * so at system start all entries are invalid */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700797 ihost->completion_queue[index] = 0x80000000;
Dan Williamscc9203b2011-05-08 17:34:44 -0700798 }
799}
800
Dan Williams89a73012011-06-30 19:14:33 -0700801static void sci_controller_initialize_unsolicited_frame_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700802{
803 u32 frame_queue_control_value;
804 u32 frame_queue_get_value;
805 u32 frame_queue_put_value;
806
807 /* Write the queue size */
808 frame_queue_control_value =
Dan Williams7c78da32011-06-01 16:00:01 -0700809 SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES);
Dan Williamscc9203b2011-05-08 17:34:44 -0700810
811 writel(frame_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700812 &ihost->scu_registers->sdma.unsolicited_frame_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700813
814 /* Setup the get pointer for the unsolicited frame queue */
815 frame_queue_get_value = (
816 SCU_UFQGP_GEN_VAL(POINTER, 0)
817 | SCU_UFQGP_GEN_BIT(ENABLE_BIT)
818 );
819
820 writel(frame_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700821 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700822 /* Setup the put pointer for the unsolicited frame queue */
823 frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
824 writel(frame_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700825 &ihost->scu_registers->sdma.unsolicited_frame_put_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700826}
827
Dan Williams89a73012011-06-30 19:14:33 -0700828static void sci_controller_transition_to_ready(struct isci_host *ihost, enum sci_status status)
Dan Williamscc9203b2011-05-08 17:34:44 -0700829{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700830 if (ihost->sm.current_state_id == SCIC_STARTING) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700831 /*
832 * We move into the ready state, because some of the phys/ports
833 * may be up and operational.
834 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700835 sci_change_state(&ihost->sm, SCIC_READY);
Dan Williamscc9203b2011-05-08 17:34:44 -0700836
837 isci_host_start_complete(ihost, status);
838 }
839}
840
Dan Williams85280952011-06-28 15:05:53 -0700841static bool is_phy_starting(struct isci_phy *iphy)
Adam Gruchala4a33c522011-05-10 23:54:23 +0000842{
Dan Williams89a73012011-06-30 19:14:33 -0700843 enum sci_phy_states state;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000844
Dan Williams85280952011-06-28 15:05:53 -0700845 state = iphy->sm.current_state_id;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000846 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000847 case SCI_PHY_STARTING:
848 case SCI_PHY_SUB_INITIAL:
849 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
850 case SCI_PHY_SUB_AWAIT_IAF_UF:
851 case SCI_PHY_SUB_AWAIT_SAS_POWER:
852 case SCI_PHY_SUB_AWAIT_SATA_POWER:
853 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
854 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
855 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
856 case SCI_PHY_SUB_FINAL:
Adam Gruchala4a33c522011-05-10 23:54:23 +0000857 return true;
858 default:
859 return false;
860 }
861}
862
Dan Williamscc9203b2011-05-08 17:34:44 -0700863/**
Dan Williams89a73012011-06-30 19:14:33 -0700864 * sci_controller_start_next_phy - start phy
Dan Williamscc9203b2011-05-08 17:34:44 -0700865 * @scic: controller
866 *
867 * If all the phys have been started, then attempt to transition the
868 * controller to the READY state and inform the user
Dan Williams89a73012011-06-30 19:14:33 -0700869 * (sci_cb_controller_start_complete()).
Dan Williamscc9203b2011-05-08 17:34:44 -0700870 */
Dan Williams89a73012011-06-30 19:14:33 -0700871static enum sci_status sci_controller_start_next_phy(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700872{
Dan Williams89a73012011-06-30 19:14:33 -0700873 struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williams85280952011-06-28 15:05:53 -0700874 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700875 enum sci_status status;
876
877 status = SCI_SUCCESS;
878
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700879 if (ihost->phy_startup_timer_pending)
Dan Williamscc9203b2011-05-08 17:34:44 -0700880 return status;
881
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700882 if (ihost->next_phy_to_start >= SCI_MAX_PHYS) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700883 bool is_controller_start_complete = true;
884 u32 state;
885 u8 index;
886
887 for (index = 0; index < SCI_MAX_PHYS; index++) {
Dan Williams85280952011-06-28 15:05:53 -0700888 iphy = &ihost->phys[index];
889 state = iphy->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -0700890
Dan Williams85280952011-06-28 15:05:53 -0700891 if (!phy_get_non_dummy_port(iphy))
Dan Williamscc9203b2011-05-08 17:34:44 -0700892 continue;
893
894 /* The controller start operation is complete iff:
895 * - all links have been given an opportunity to start
896 * - have no indication of a connected device
897 * - have an indication of a connected device and it has
898 * finished the link training process.
899 */
Dan Williams85280952011-06-28 15:05:53 -0700900 if ((iphy->is_in_link_training == false && state == SCI_PHY_INITIAL) ||
901 (iphy->is_in_link_training == false && state == SCI_PHY_STOPPED) ||
902 (iphy->is_in_link_training == true && is_phy_starting(iphy))) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700903 is_controller_start_complete = false;
904 break;
905 }
906 }
907
908 /*
909 * The controller has successfully finished the start process.
910 * Inform the SCI Core user and transition to the READY state. */
911 if (is_controller_start_complete == true) {
Dan Williams89a73012011-06-30 19:14:33 -0700912 sci_controller_transition_to_ready(ihost, SCI_SUCCESS);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700913 sci_del_timer(&ihost->phy_timer);
914 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -0700915 }
916 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700917 iphy = &ihost->phys[ihost->next_phy_to_start];
Dan Williamscc9203b2011-05-08 17:34:44 -0700918
919 if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
Dan Williams85280952011-06-28 15:05:53 -0700920 if (phy_get_non_dummy_port(iphy) == NULL) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700921 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700922
923 /* Caution recursion ahead be forwarned
924 *
925 * The PHY was never added to a PORT in MPC mode
926 * so start the next phy in sequence This phy
927 * will never go link up and will not draw power
928 * the OEM parameters either configured the phy
929 * incorrectly for the PORT or it was never
930 * assigned to a PORT
931 */
Dan Williams89a73012011-06-30 19:14:33 -0700932 return sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -0700933 }
934 }
935
Dan Williams89a73012011-06-30 19:14:33 -0700936 status = sci_phy_start(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -0700937
938 if (status == SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700939 sci_mod_timer(&ihost->phy_timer,
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700940 SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700941 ihost->phy_startup_timer_pending = true;
Dan Williamscc9203b2011-05-08 17:34:44 -0700942 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700943 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700944 "%s: Controller stop operation failed "
945 "to stop phy %d because of status "
946 "%d.\n",
947 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700948 ihost->phys[ihost->next_phy_to_start].phy_index,
Dan Williamscc9203b2011-05-08 17:34:44 -0700949 status);
950 }
951
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700952 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700953 }
954
955 return status;
956}
957
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700958static void phy_startup_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -0700959{
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700960 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700961 struct isci_host *ihost = container_of(tmr, typeof(*ihost), phy_timer);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700962 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -0700963 enum sci_status status;
964
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700965 spin_lock_irqsave(&ihost->scic_lock, flags);
966
967 if (tmr->cancel)
968 goto done;
969
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700970 ihost->phy_startup_timer_pending = false;
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700971
972 do {
Dan Williams89a73012011-06-30 19:14:33 -0700973 status = sci_controller_start_next_phy(ihost);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700974 } while (status != SCI_SUCCESS);
975
976done:
977 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -0700978}
979
Dan Williamsac668c62011-06-07 18:50:55 -0700980static u16 isci_tci_active(struct isci_host *ihost)
981{
982 return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
983}
984
Dan Williams89a73012011-06-30 19:14:33 -0700985static enum sci_status sci_controller_start(struct isci_host *ihost,
Dan Williamscc9203b2011-05-08 17:34:44 -0700986 u32 timeout)
987{
Dan Williamscc9203b2011-05-08 17:34:44 -0700988 enum sci_status result;
989 u16 index;
990
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700991 if (ihost->sm.current_state_id != SCIC_INITIALIZED) {
992 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700993 "SCIC Controller start operation requested in "
994 "invalid state\n");
995 return SCI_FAILURE_INVALID_STATE;
996 }
997
998 /* Build the TCi free pool */
Dan Williamsac668c62011-06-07 18:50:55 -0700999 BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8);
1000 ihost->tci_head = 0;
1001 ihost->tci_tail = 0;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001002 for (index = 0; index < ihost->task_context_entries; index++)
Dan Williamsac668c62011-06-07 18:50:55 -07001003 isci_tci_free(ihost, index);
Dan Williamscc9203b2011-05-08 17:34:44 -07001004
1005 /* Build the RNi free pool */
Dan Williams89a73012011-06-30 19:14:33 -07001006 sci_remote_node_table_initialize(&ihost->available_remote_nodes,
1007 ihost->remote_node_entries);
Dan Williamscc9203b2011-05-08 17:34:44 -07001008
1009 /*
1010 * Before anything else lets make sure we will not be
1011 * interrupted by the hardware.
1012 */
Dan Williams89a73012011-06-30 19:14:33 -07001013 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001014
1015 /* Enable the port task scheduler */
Dan Williams89a73012011-06-30 19:14:33 -07001016 sci_controller_enable_port_task_scheduler(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001017
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001018 /* Assign all the task entries to ihost physical function */
Dan Williams89a73012011-06-30 19:14:33 -07001019 sci_controller_assign_task_entries(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001020
1021 /* Now initialize the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001022 sci_controller_initialize_completion_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001023
1024 /* Initialize the unsolicited frame queue for use */
Dan Williams89a73012011-06-30 19:14:33 -07001025 sci_controller_initialize_unsolicited_frame_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001026
1027 /* Start all of the ports on this controller */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001028 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001029 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001030
Dan Williams89a73012011-06-30 19:14:33 -07001031 result = sci_port_start(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001032 if (result)
1033 return result;
1034 }
1035
Dan Williams89a73012011-06-30 19:14:33 -07001036 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001037
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001038 sci_mod_timer(&ihost->timer, timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07001039
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001040 sci_change_state(&ihost->sm, SCIC_STARTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001041
1042 return SCI_SUCCESS;
1043}
1044
Dan Williams6f231dd2011-07-02 22:56:22 -07001045void isci_host_scan_start(struct Scsi_Host *shost)
1046{
Dan Williams4393aa42011-03-31 13:10:44 -07001047 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams89a73012011-06-30 19:14:33 -07001048 unsigned long tmo = sci_controller_get_suggested_start_timeout(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07001049
Dan Williams0cf89d12011-02-18 09:25:07 -08001050 set_bit(IHOST_START_PENDING, &ihost->flags);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001051
1052 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001053 sci_controller_start(ihost, tmo);
1054 sci_controller_enable_interrupts(ihost);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001055 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001056}
1057
Dan Williamscc9203b2011-05-08 17:34:44 -07001058static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -07001059{
Dan Williams0cf89d12011-02-18 09:25:07 -08001060 isci_host_change_state(ihost, isci_stopped);
Dan Williams89a73012011-06-30 19:14:33 -07001061 sci_controller_disable_interrupts(ihost);
Dan Williams0cf89d12011-02-18 09:25:07 -08001062 clear_bit(IHOST_STOP_PENDING, &ihost->flags);
1063 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07001064}
1065
Dan Williams89a73012011-06-30 19:14:33 -07001066static void sci_controller_completion_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001067{
1068 /* Empty out the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001069 if (sci_controller_completion_queue_has_entries(ihost))
1070 sci_controller_process_completions(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001071
1072 /* Clear the interrupt and enable all interrupts again */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001073 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001074 /* Could we write the value of SMU_ISR_COMPLETION? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001075 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
1076 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -07001077}
1078
Dan Williams6f231dd2011-07-02 22:56:22 -07001079/**
1080 * isci_host_completion_routine() - This function is the delayed service
1081 * routine that calls the sci core library's completion handler. It's
1082 * scheduled as a tasklet from the interrupt service routine when interrupts
1083 * in use, or set as the timeout function in polled mode.
1084 * @data: This parameter specifies the ISCI host object
1085 *
1086 */
1087static void isci_host_completion_routine(unsigned long data)
1088{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001089 struct isci_host *ihost = (struct isci_host *)data;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001090 struct list_head completed_request_list;
1091 struct list_head errored_request_list;
1092 struct list_head *current_position;
1093 struct list_head *next_position;
Dan Williams6f231dd2011-07-02 22:56:22 -07001094 struct isci_request *request;
1095 struct isci_request *next_request;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001096 struct sas_task *task;
Dan Williams6f231dd2011-07-02 22:56:22 -07001097
1098 INIT_LIST_HEAD(&completed_request_list);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001099 INIT_LIST_HEAD(&errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001100
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001101 spin_lock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001102
Dan Williams89a73012011-06-30 19:14:33 -07001103 sci_controller_completion_handler(ihost);
Dan Williamsc7ef4032011-02-18 09:25:05 -08001104
Dan Williams6f231dd2011-07-02 22:56:22 -07001105 /* Take the lists of completed I/Os from the host. */
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001106
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001107 list_splice_init(&ihost->requests_to_complete,
Dan Williams6f231dd2011-07-02 22:56:22 -07001108 &completed_request_list);
1109
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001110 /* Take the list of errored I/Os from the host. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001111 list_splice_init(&ihost->requests_to_errorback,
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001112 &errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001113
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001114 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001115
1116 /* Process any completions in the lists. */
1117 list_for_each_safe(current_position, next_position,
1118 &completed_request_list) {
1119
1120 request = list_entry(current_position, struct isci_request,
1121 completed_node);
1122 task = isci_request_access_task(request);
1123
1124 /* Normal notification (task_done) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001125 dev_dbg(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001126 "%s: Normal - request/task = %p/%p\n",
1127 __func__,
1128 request,
1129 task);
1130
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001131 /* Return the task to libsas */
1132 if (task != NULL) {
Dan Williams6f231dd2011-07-02 22:56:22 -07001133
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001134 task->lldd_task = NULL;
1135 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
1136
1137 /* If the task is already in the abort path,
1138 * the task_done callback cannot be called.
1139 */
1140 task->task_done(task);
1141 }
1142 }
Dan Williams312e0c22011-06-28 13:47:09 -07001143
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001144 spin_lock_irq(&ihost->scic_lock);
1145 isci_free_tag(ihost, request->io_tag);
1146 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001147 }
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001148 list_for_each_entry_safe(request, next_request, &errored_request_list,
Dan Williams6f231dd2011-07-02 22:56:22 -07001149 completed_node) {
1150
1151 task = isci_request_access_task(request);
1152
1153 /* Use sas_task_abort */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001154 dev_warn(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001155 "%s: Error - request/task = %p/%p\n",
1156 __func__,
1157 request,
1158 task);
1159
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001160 if (task != NULL) {
1161
1162 /* Put the task into the abort path if it's not there
1163 * already.
1164 */
1165 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
1166 sas_task_abort(task);
1167
1168 } else {
1169 /* This is a case where the request has completed with a
1170 * status such that it needed further target servicing,
1171 * but the sas_task reference has already been removed
1172 * from the request. Since it was errored, it was not
1173 * being aborted, so there is nothing to do except free
1174 * it.
1175 */
1176
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001177 spin_lock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001178 /* Remove the request from the remote device's list
1179 * of pending requests.
1180 */
1181 list_del_init(&request->dev_node);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001182 isci_free_tag(ihost, request->io_tag);
1183 spin_unlock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001184 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001185 }
1186
1187}
1188
Dan Williamscc9203b2011-05-08 17:34:44 -07001189/**
Dan Williams89a73012011-06-30 19:14:33 -07001190 * sci_controller_stop() - This method will stop an individual controller
Dan Williamscc9203b2011-05-08 17:34:44 -07001191 * object.This method will invoke the associated user callback upon
1192 * completion. The completion callback is called when the following
1193 * conditions are met: -# the method return status is SCI_SUCCESS. -# the
1194 * controller has been quiesced. This method will ensure that all IO
1195 * requests are quiesced, phys are stopped, and all additional operation by
1196 * the hardware is halted.
1197 * @controller: the handle to the controller object to stop.
1198 * @timeout: This parameter specifies the number of milliseconds in which the
1199 * stop operation should complete.
1200 *
1201 * The controller must be in the STARTED or STOPPED state. Indicate if the
1202 * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1203 * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1204 * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1205 * controller is not either in the STARTED or STOPPED states.
1206 */
Dan Williams89a73012011-06-30 19:14:33 -07001207static enum sci_status sci_controller_stop(struct isci_host *ihost, u32 timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001208{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001209 if (ihost->sm.current_state_id != SCIC_READY) {
1210 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001211 "SCIC Controller stop operation requested in "
1212 "invalid state\n");
1213 return SCI_FAILURE_INVALID_STATE;
1214 }
1215
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001216 sci_mod_timer(&ihost->timer, timeout);
1217 sci_change_state(&ihost->sm, SCIC_STOPPING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001218 return SCI_SUCCESS;
1219}
1220
1221/**
Dan Williams89a73012011-06-30 19:14:33 -07001222 * sci_controller_reset() - This method will reset the supplied core
Dan Williamscc9203b2011-05-08 17:34:44 -07001223 * controller regardless of the state of said controller. This operation is
1224 * considered destructive. In other words, all current operations are wiped
1225 * out. No IO completions for outstanding devices occur. Outstanding IO
1226 * requests are not aborted or completed at the actual remote device.
1227 * @controller: the handle to the controller object to reset.
1228 *
1229 * Indicate if the controller reset method succeeded or failed in some way.
1230 * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1231 * the controller reset operation is unable to complete.
1232 */
Dan Williams89a73012011-06-30 19:14:33 -07001233static enum sci_status sci_controller_reset(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001234{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001235 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001236 case SCIC_RESET:
1237 case SCIC_READY:
1238 case SCIC_STOPPED:
1239 case SCIC_FAILED:
Dan Williamscc9203b2011-05-08 17:34:44 -07001240 /*
1241 * The reset operation is not a graceful cleanup, just
1242 * perform the state transition.
1243 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001244 sci_change_state(&ihost->sm, SCIC_RESETTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001245 return SCI_SUCCESS;
1246 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001247 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001248 "SCIC Controller reset operation requested in "
1249 "invalid state\n");
1250 return SCI_FAILURE_INVALID_STATE;
1251 }
1252}
1253
Dan Williams0cf89d12011-02-18 09:25:07 -08001254void isci_host_deinit(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001255{
1256 int i;
1257
Dan Williams0cf89d12011-02-18 09:25:07 -08001258 isci_host_change_state(ihost, isci_stopping);
Dan Williams6f231dd2011-07-02 22:56:22 -07001259 for (i = 0; i < SCI_MAX_PORTS; i++) {
Dan Williamse5313812011-05-07 10:11:43 -07001260 struct isci_port *iport = &ihost->ports[i];
Dan Williams0cf89d12011-02-18 09:25:07 -08001261 struct isci_remote_device *idev, *d;
1262
Dan Williamse5313812011-05-07 10:11:43 -07001263 list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) {
Dan Williams209fae12011-06-13 17:39:44 -07001264 if (test_bit(IDEV_ALLOCATED, &idev->flags))
1265 isci_remote_device_stop(ihost, idev);
Dan Williams6f231dd2011-07-02 22:56:22 -07001266 }
1267 }
1268
Dan Williams0cf89d12011-02-18 09:25:07 -08001269 set_bit(IHOST_STOP_PENDING, &ihost->flags);
Dan Williams7c40a802011-03-02 11:49:26 -08001270
1271 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001272 sci_controller_stop(ihost, SCIC_CONTROLLER_STOP_TIMEOUT);
Dan Williams7c40a802011-03-02 11:49:26 -08001273 spin_unlock_irq(&ihost->scic_lock);
1274
Dan Williams0cf89d12011-02-18 09:25:07 -08001275 wait_for_stop(ihost);
Dan Williams89a73012011-06-30 19:14:33 -07001276 sci_controller_reset(ihost);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001277
1278 /* Cancel any/all outstanding port timers */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001279 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001280 struct isci_port *iport = &ihost->ports[i];
1281 del_timer_sync(&iport->timer.timer);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001282 }
1283
Edmund Nadolskia628d472011-05-19 11:59:36 +00001284 /* Cancel any/all outstanding phy timers */
1285 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams85280952011-06-28 15:05:53 -07001286 struct isci_phy *iphy = &ihost->phys[i];
1287 del_timer_sync(&iphy->sata_timer.timer);
Edmund Nadolskia628d472011-05-19 11:59:36 +00001288 }
1289
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001290 del_timer_sync(&ihost->port_agent.timer.timer);
Edmund Nadolskiac0eeb42011-05-19 20:00:51 -07001291
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001292 del_timer_sync(&ihost->power_control.timer.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001293
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001294 del_timer_sync(&ihost->timer.timer);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001295
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001296 del_timer_sync(&ihost->phy_timer.timer);
Dan Williams6f231dd2011-07-02 22:56:22 -07001297}
1298
Dan Williams6f231dd2011-07-02 22:56:22 -07001299static void __iomem *scu_base(struct isci_host *isci_host)
1300{
1301 struct pci_dev *pdev = isci_host->pdev;
1302 int id = isci_host->id;
1303
1304 return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
1305}
1306
1307static void __iomem *smu_base(struct isci_host *isci_host)
1308{
1309 struct pci_dev *pdev = isci_host->pdev;
1310 int id = isci_host->id;
1311
1312 return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
1313}
1314
Dan Williams89a73012011-06-30 19:14:33 -07001315static void isci_user_parameters_get(struct sci_user_parameters *u)
Dave Jiangb5f18a22011-03-16 14:57:23 -07001316{
Dave Jiangb5f18a22011-03-16 14:57:23 -07001317 int i;
1318
1319 for (i = 0; i < SCI_MAX_PHYS; i++) {
1320 struct sci_phy_user_params *u_phy = &u->phys[i];
1321
1322 u_phy->max_speed_generation = phy_gen;
1323
1324 /* we are not exporting these for now */
1325 u_phy->align_insertion_frequency = 0x7f;
1326 u_phy->in_connection_align_insertion_frequency = 0xff;
1327 u_phy->notify_enable_spin_up_insertion_frequency = 0x33;
1328 }
1329
1330 u->stp_inactivity_timeout = stp_inactive_to;
1331 u->ssp_inactivity_timeout = ssp_inactive_to;
1332 u->stp_max_occupancy_timeout = stp_max_occ_to;
1333 u->ssp_max_occupancy_timeout = ssp_max_occ_to;
1334 u->no_outbound_task_timeout = no_outbound_task_to;
1335 u->max_number_concurrent_device_spin_up = max_concurr_spinup;
1336}
1337
Dan Williams89a73012011-06-30 19:14:33 -07001338static void sci_controller_initial_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001339{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001340 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001341
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001342 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001343}
1344
Dan Williams89a73012011-06-30 19:14:33 -07001345static inline void sci_controller_starting_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001346{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001347 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001348
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001349 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001350}
1351
1352#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1353#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1354#define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000
1355#define INTERRUPT_COALESCE_NUMBER_MAX 256
1356#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7
1357#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28
1358
1359/**
Dan Williams89a73012011-06-30 19:14:33 -07001360 * sci_controller_set_interrupt_coalescence() - This method allows the user to
Dan Williamscc9203b2011-05-08 17:34:44 -07001361 * configure the interrupt coalescence.
1362 * @controller: This parameter represents the handle to the controller object
1363 * for which its interrupt coalesce register is overridden.
1364 * @coalesce_number: Used to control the number of entries in the Completion
1365 * Queue before an interrupt is generated. If the number of entries exceed
1366 * this number, an interrupt will be generated. The valid range of the input
1367 * is [0, 256]. A setting of 0 results in coalescing being disabled.
1368 * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1369 * input is [0, 2700000] . A setting of 0 is allowed and results in no
1370 * interrupt coalescing timeout.
1371 *
1372 * Indicate if the user successfully set the interrupt coalesce parameters.
1373 * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1374 * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1375 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001376static enum sci_status
Dan Williams89a73012011-06-30 19:14:33 -07001377sci_controller_set_interrupt_coalescence(struct isci_host *ihost,
1378 u32 coalesce_number,
1379 u32 coalesce_timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001380{
1381 u8 timeout_encode = 0;
1382 u32 min = 0;
1383 u32 max = 0;
1384
1385 /* Check if the input parameters fall in the range. */
1386 if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1387 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1388
1389 /*
1390 * Defined encoding for interrupt coalescing timeout:
1391 * Value Min Max Units
1392 * ----- --- --- -----
1393 * 0 - - Disabled
1394 * 1 13.3 20.0 ns
1395 * 2 26.7 40.0
1396 * 3 53.3 80.0
1397 * 4 106.7 160.0
1398 * 5 213.3 320.0
1399 * 6 426.7 640.0
1400 * 7 853.3 1280.0
1401 * 8 1.7 2.6 us
1402 * 9 3.4 5.1
1403 * 10 6.8 10.2
1404 * 11 13.7 20.5
1405 * 12 27.3 41.0
1406 * 13 54.6 81.9
1407 * 14 109.2 163.8
1408 * 15 218.5 327.7
1409 * 16 436.9 655.4
1410 * 17 873.8 1310.7
1411 * 18 1.7 2.6 ms
1412 * 19 3.5 5.2
1413 * 20 7.0 10.5
1414 * 21 14.0 21.0
1415 * 22 28.0 41.9
1416 * 23 55.9 83.9
1417 * 24 111.8 167.8
1418 * 25 223.7 335.5
1419 * 26 447.4 671.1
1420 * 27 894.8 1342.2
1421 * 28 1.8 2.7 s
1422 * Others Undefined */
1423
1424 /*
1425 * Use the table above to decide the encode of interrupt coalescing timeout
1426 * value for register writing. */
1427 if (coalesce_timeout == 0)
1428 timeout_encode = 0;
1429 else{
1430 /* make the timeout value in unit of (10 ns). */
1431 coalesce_timeout = coalesce_timeout * 100;
1432 min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1433 max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1434
1435 /* get the encode of timeout for register writing. */
1436 for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1437 timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1438 timeout_encode++) {
1439 if (min <= coalesce_timeout && max > coalesce_timeout)
1440 break;
1441 else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1442 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1443 if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1444 break;
1445 else{
1446 timeout_encode++;
1447 break;
1448 }
1449 } else {
1450 max = max * 2;
1451 min = min * 2;
1452 }
1453 }
1454
1455 if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1456 /* the value is out of range. */
1457 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1458 }
1459
1460 writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1461 SMU_ICC_GEN_VAL(TIMER, timeout_encode),
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001462 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001463
1464
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001465 ihost->interrupt_coalesce_number = (u16)coalesce_number;
1466 ihost->interrupt_coalesce_timeout = coalesce_timeout / 100;
Dan Williamscc9203b2011-05-08 17:34:44 -07001467
1468 return SCI_SUCCESS;
1469}
1470
1471
Dan Williams89a73012011-06-30 19:14:33 -07001472static void sci_controller_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001473{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001474 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001475
1476 /* set the default interrupt coalescence number and timeout value. */
Dan Williams89a73012011-06-30 19:14:33 -07001477 sci_controller_set_interrupt_coalescence(ihost, 0x10, 250);
Dan Williamscc9203b2011-05-08 17:34:44 -07001478}
1479
Dan Williams89a73012011-06-30 19:14:33 -07001480static void sci_controller_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001481{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001482 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001483
1484 /* disable interrupt coalescence. */
Dan Williams89a73012011-06-30 19:14:33 -07001485 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001486}
1487
Dan Williams89a73012011-06-30 19:14:33 -07001488static enum sci_status sci_controller_stop_phys(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001489{
1490 u32 index;
1491 enum sci_status status;
1492 enum sci_status phy_status;
Dan Williamscc9203b2011-05-08 17:34:44 -07001493
1494 status = SCI_SUCCESS;
1495
1496 for (index = 0; index < SCI_MAX_PHYS; index++) {
Dan Williams89a73012011-06-30 19:14:33 -07001497 phy_status = sci_phy_stop(&ihost->phys[index]);
Dan Williamscc9203b2011-05-08 17:34:44 -07001498
1499 if (phy_status != SCI_SUCCESS &&
1500 phy_status != SCI_FAILURE_INVALID_STATE) {
1501 status = SCI_FAILURE;
1502
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001503 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001504 "%s: Controller stop operation failed to stop "
1505 "phy %d because of status %d.\n",
1506 __func__,
Dan Williams85280952011-06-28 15:05:53 -07001507 ihost->phys[index].phy_index, phy_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001508 }
1509 }
1510
1511 return status;
1512}
1513
Dan Williams89a73012011-06-30 19:14:33 -07001514static enum sci_status sci_controller_stop_ports(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001515{
1516 u32 index;
1517 enum sci_status port_status;
1518 enum sci_status status = SCI_SUCCESS;
Dan Williamscc9203b2011-05-08 17:34:44 -07001519
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001520 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001521 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001522
Dan Williams89a73012011-06-30 19:14:33 -07001523 port_status = sci_port_stop(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001524
1525 if ((port_status != SCI_SUCCESS) &&
1526 (port_status != SCI_FAILURE_INVALID_STATE)) {
1527 status = SCI_FAILURE;
1528
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001529 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001530 "%s: Controller stop operation failed to "
1531 "stop port %d because of status %d.\n",
1532 __func__,
Dan Williamsffe191c2011-06-29 13:09:25 -07001533 iport->logical_port_index,
Dan Williamscc9203b2011-05-08 17:34:44 -07001534 port_status);
1535 }
1536 }
1537
1538 return status;
1539}
1540
Dan Williams89a73012011-06-30 19:14:33 -07001541static enum sci_status sci_controller_stop_devices(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001542{
1543 u32 index;
1544 enum sci_status status;
1545 enum sci_status device_status;
1546
1547 status = SCI_SUCCESS;
1548
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001549 for (index = 0; index < ihost->remote_node_entries; index++) {
1550 if (ihost->device_table[index] != NULL) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001551 /* / @todo What timeout value do we want to provide to this request? */
Dan Williams89a73012011-06-30 19:14:33 -07001552 device_status = sci_remote_device_stop(ihost->device_table[index], 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001553
1554 if ((device_status != SCI_SUCCESS) &&
1555 (device_status != SCI_FAILURE_INVALID_STATE)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001556 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001557 "%s: Controller stop operation failed "
1558 "to stop device 0x%p because of "
1559 "status %d.\n",
1560 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001561 ihost->device_table[index], device_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001562 }
1563 }
1564 }
1565
1566 return status;
1567}
1568
Dan Williams89a73012011-06-30 19:14:33 -07001569static void sci_controller_stopping_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001570{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001571 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001572
1573 /* Stop all of the components for this controller */
Dan Williams89a73012011-06-30 19:14:33 -07001574 sci_controller_stop_phys(ihost);
1575 sci_controller_stop_ports(ihost);
1576 sci_controller_stop_devices(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001577}
1578
Dan Williams89a73012011-06-30 19:14:33 -07001579static void sci_controller_stopping_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001580{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001581 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001582
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001583 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001584}
1585
Dan Williams89a73012011-06-30 19:14:33 -07001586static void sci_controller_reset_hardware(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001587{
1588 /* Disable interrupts so we dont take any spurious interrupts */
Dan Williams89a73012011-06-30 19:14:33 -07001589 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001590
1591 /* Reset the SCU */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001592 writel(0xFFFFFFFF, &ihost->smu_registers->soft_reset_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001593
1594 /* Delay for 1ms to before clearing the CQP and UFQPR. */
1595 udelay(1000);
1596
1597 /* The write to the CQGR clears the CQP */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001598 writel(0x00000000, &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -07001599
1600 /* The write to the UFQGP clears the UFQPR */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001601 writel(0, &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001602}
1603
Dan Williams89a73012011-06-30 19:14:33 -07001604static void sci_controller_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001605{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001606 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001607
Dan Williams89a73012011-06-30 19:14:33 -07001608 sci_controller_reset_hardware(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001609 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001610}
1611
Dan Williams89a73012011-06-30 19:14:33 -07001612static const struct sci_base_state sci_controller_state_table[] = {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001613 [SCIC_INITIAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001614 .enter_state = sci_controller_initial_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001615 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001616 [SCIC_RESET] = {},
1617 [SCIC_INITIALIZING] = {},
1618 [SCIC_INITIALIZED] = {},
1619 [SCIC_STARTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001620 .exit_state = sci_controller_starting_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001621 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001622 [SCIC_READY] = {
Dan Williams89a73012011-06-30 19:14:33 -07001623 .enter_state = sci_controller_ready_state_enter,
1624 .exit_state = sci_controller_ready_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001625 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001626 [SCIC_RESETTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001627 .enter_state = sci_controller_resetting_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001628 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001629 [SCIC_STOPPING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001630 .enter_state = sci_controller_stopping_state_enter,
1631 .exit_state = sci_controller_stopping_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001632 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001633 [SCIC_STOPPED] = {},
1634 [SCIC_FAILED] = {}
Dan Williamscc9203b2011-05-08 17:34:44 -07001635};
1636
Dan Williams89a73012011-06-30 19:14:33 -07001637static void sci_controller_set_default_config_parameters(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001638{
1639 /* these defaults are overridden by the platform / firmware */
Dan Williamscc9203b2011-05-08 17:34:44 -07001640 u16 index;
1641
1642 /* Default to APC mode. */
Dan Williams89a73012011-06-30 19:14:33 -07001643 ihost->oem_parameters.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE;
Dan Williamscc9203b2011-05-08 17:34:44 -07001644
1645 /* Default to APC mode. */
Dan Williams89a73012011-06-30 19:14:33 -07001646 ihost->oem_parameters.controller.max_concurrent_dev_spin_up = 1;
Dan Williamscc9203b2011-05-08 17:34:44 -07001647
1648 /* Default to no SSC operation. */
Dan Williams89a73012011-06-30 19:14:33 -07001649 ihost->oem_parameters.controller.do_enable_ssc = false;
Dan Williamscc9203b2011-05-08 17:34:44 -07001650
1651 /* Initialize all of the port parameter information to narrow ports. */
1652 for (index = 0; index < SCI_MAX_PORTS; index++) {
Dan Williams89a73012011-06-30 19:14:33 -07001653 ihost->oem_parameters.ports[index].phy_mask = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001654 }
1655
1656 /* Initialize all of the phy parameter information. */
1657 for (index = 0; index < SCI_MAX_PHYS; index++) {
1658 /* Default to 6G (i.e. Gen 3) for now. */
Dan Williams89a73012011-06-30 19:14:33 -07001659 ihost->user_parameters.phys[index].max_speed_generation = 3;
Dan Williamscc9203b2011-05-08 17:34:44 -07001660
1661 /* the frequencies cannot be 0 */
Dan Williams89a73012011-06-30 19:14:33 -07001662 ihost->user_parameters.phys[index].align_insertion_frequency = 0x7f;
1663 ihost->user_parameters.phys[index].in_connection_align_insertion_frequency = 0xff;
1664 ihost->user_parameters.phys[index].notify_enable_spin_up_insertion_frequency = 0x33;
Dan Williamscc9203b2011-05-08 17:34:44 -07001665
1666 /*
1667 * Previous Vitesse based expanders had a arbitration issue that
1668 * is worked around by having the upper 32-bits of SAS address
1669 * with a value greater then the Vitesse company identifier.
1670 * Hence, usage of 0x5FCFFFFF. */
Dan Williams89a73012011-06-30 19:14:33 -07001671 ihost->oem_parameters.phys[index].sas_address.low = 0x1 + ihost->id;
1672 ihost->oem_parameters.phys[index].sas_address.high = 0x5FCFFFFF;
Dan Williamscc9203b2011-05-08 17:34:44 -07001673 }
1674
Dan Williams89a73012011-06-30 19:14:33 -07001675 ihost->user_parameters.stp_inactivity_timeout = 5;
1676 ihost->user_parameters.ssp_inactivity_timeout = 5;
1677 ihost->user_parameters.stp_max_occupancy_timeout = 5;
1678 ihost->user_parameters.ssp_max_occupancy_timeout = 20;
1679 ihost->user_parameters.no_outbound_task_timeout = 20;
Dan Williamscc9203b2011-05-08 17:34:44 -07001680}
1681
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001682static void controller_timeout(unsigned long data)
1683{
1684 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001685 struct isci_host *ihost = container_of(tmr, typeof(*ihost), timer);
1686 struct sci_base_state_machine *sm = &ihost->sm;
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001687 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -07001688
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001689 spin_lock_irqsave(&ihost->scic_lock, flags);
1690
1691 if (tmr->cancel)
1692 goto done;
1693
Edmund Nadolskie3013702011-06-02 00:10:43 +00001694 if (sm->current_state_id == SCIC_STARTING)
Dan Williams89a73012011-06-30 19:14:33 -07001695 sci_controller_transition_to_ready(ihost, SCI_FAILURE_TIMEOUT);
Edmund Nadolskie3013702011-06-02 00:10:43 +00001696 else if (sm->current_state_id == SCIC_STOPPING) {
1697 sci_change_state(sm, SCIC_FAILED);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001698 isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT);
1699 } else /* / @todo Now what do we want to do in this case? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001700 dev_err(&ihost->pdev->dev,
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001701 "%s: Controller timer fired when controller was not "
1702 "in a state being timed.\n",
1703 __func__);
1704
1705done:
1706 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1707}
Dan Williamscc9203b2011-05-08 17:34:44 -07001708
Dan Williams89a73012011-06-30 19:14:33 -07001709static enum sci_status sci_controller_construct(struct isci_host *ihost,
1710 void __iomem *scu_base,
1711 void __iomem *smu_base)
Dan Williamscc9203b2011-05-08 17:34:44 -07001712{
Dan Williamscc9203b2011-05-08 17:34:44 -07001713 u8 i;
1714
Dan Williams89a73012011-06-30 19:14:33 -07001715 sci_init_sm(&ihost->sm, sci_controller_state_table, SCIC_INITIAL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001716
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001717 ihost->scu_registers = scu_base;
1718 ihost->smu_registers = smu_base;
Dan Williamscc9203b2011-05-08 17:34:44 -07001719
Dan Williams89a73012011-06-30 19:14:33 -07001720 sci_port_configuration_agent_construct(&ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07001721
1722 /* Construct the ports for this controller */
1723 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williams89a73012011-06-30 19:14:33 -07001724 sci_port_construct(&ihost->ports[i], i, ihost);
1725 sci_port_construct(&ihost->ports[i], SCIC_SDS_DUMMY_PORT, ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001726
1727 /* Construct the phys for this controller */
1728 for (i = 0; i < SCI_MAX_PHYS; i++) {
1729 /* Add all the PHYs to the dummy port */
Dan Williams89a73012011-06-30 19:14:33 -07001730 sci_phy_construct(&ihost->phys[i],
1731 &ihost->ports[SCI_MAX_PORTS], i);
Dan Williamscc9203b2011-05-08 17:34:44 -07001732 }
1733
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001734 ihost->invalid_phy_mask = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001735
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001736 sci_init_timer(&ihost->timer, controller_timeout);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001737
Dan Williamscc9203b2011-05-08 17:34:44 -07001738 /* Initialize the User and OEM parameters to default values. */
Dan Williams89a73012011-06-30 19:14:33 -07001739 sci_controller_set_default_config_parameters(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001740
Dan Williams89a73012011-06-30 19:14:33 -07001741 return sci_controller_reset(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001742}
1743
Dan Williams89a73012011-06-30 19:14:33 -07001744int sci_oem_parameters_validate(struct sci_oem_params *oem)
Dan Williamscc9203b2011-05-08 17:34:44 -07001745{
1746 int i;
1747
1748 for (i = 0; i < SCI_MAX_PORTS; i++)
1749 if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1750 return -EINVAL;
1751
1752 for (i = 0; i < SCI_MAX_PHYS; i++)
1753 if (oem->phys[i].sas_address.high == 0 &&
1754 oem->phys[i].sas_address.low == 0)
1755 return -EINVAL;
1756
1757 if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1758 for (i = 0; i < SCI_MAX_PHYS; i++)
1759 if (oem->ports[i].phy_mask != 0)
1760 return -EINVAL;
1761 } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1762 u8 phy_mask = 0;
1763
1764 for (i = 0; i < SCI_MAX_PHYS; i++)
1765 phy_mask |= oem->ports[i].phy_mask;
1766
1767 if (phy_mask == 0)
1768 return -EINVAL;
1769 } else
1770 return -EINVAL;
1771
1772 if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT)
1773 return -EINVAL;
1774
1775 return 0;
1776}
1777
Dan Williams89a73012011-06-30 19:14:33 -07001778static enum sci_status sci_oem_parameters_set(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001779{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001780 u32 state = ihost->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -07001781
Edmund Nadolskie3013702011-06-02 00:10:43 +00001782 if (state == SCIC_RESET ||
1783 state == SCIC_INITIALIZING ||
1784 state == SCIC_INITIALIZED) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001785
Dan Williams89a73012011-06-30 19:14:33 -07001786 if (sci_oem_parameters_validate(&ihost->oem_parameters))
Dan Williamscc9203b2011-05-08 17:34:44 -07001787 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
Dan Williamscc9203b2011-05-08 17:34:44 -07001788
1789 return SCI_SUCCESS;
1790 }
1791
1792 return SCI_FAILURE_INVALID_STATE;
1793}
1794
Edmund Nadolski04736612011-05-19 20:17:47 -07001795static void power_control_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -07001796{
Edmund Nadolski04736612011-05-19 20:17:47 -07001797 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001798 struct isci_host *ihost = container_of(tmr, typeof(*ihost), power_control.timer);
Dan Williams85280952011-06-28 15:05:53 -07001799 struct isci_phy *iphy;
Edmund Nadolski04736612011-05-19 20:17:47 -07001800 unsigned long flags;
1801 u8 i;
Dan Williamscc9203b2011-05-08 17:34:44 -07001802
Edmund Nadolski04736612011-05-19 20:17:47 -07001803 spin_lock_irqsave(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001804
Edmund Nadolski04736612011-05-19 20:17:47 -07001805 if (tmr->cancel)
1806 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001807
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001808 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001809
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001810 if (ihost->power_control.phys_waiting == 0) {
1811 ihost->power_control.timer_started = false;
Edmund Nadolski04736612011-05-19 20:17:47 -07001812 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001813 }
Edmund Nadolski04736612011-05-19 20:17:47 -07001814
1815 for (i = 0; i < SCI_MAX_PHYS; i++) {
1816
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001817 if (ihost->power_control.phys_waiting == 0)
Edmund Nadolski04736612011-05-19 20:17:47 -07001818 break;
1819
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001820 iphy = ihost->power_control.requesters[i];
Dan Williams85280952011-06-28 15:05:53 -07001821 if (iphy == NULL)
Edmund Nadolski04736612011-05-19 20:17:47 -07001822 continue;
1823
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001824 if (ihost->power_control.phys_granted_power >=
Dan Williams89a73012011-06-30 19:14:33 -07001825 ihost->oem_parameters.controller.max_concurrent_dev_spin_up)
Edmund Nadolski04736612011-05-19 20:17:47 -07001826 break;
1827
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001828 ihost->power_control.requesters[i] = NULL;
1829 ihost->power_control.phys_waiting--;
1830 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001831 sci_phy_consume_power_handler(iphy);
Edmund Nadolski04736612011-05-19 20:17:47 -07001832 }
1833
1834 /*
1835 * It doesn't matter if the power list is empty, we need to start the
1836 * timer in case another phy becomes ready.
1837 */
1838 sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001839 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001840
1841done:
1842 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001843}
1844
Dan Williams89a73012011-06-30 19:14:33 -07001845void sci_controller_power_control_queue_insert(struct isci_host *ihost,
1846 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001847{
Dan Williams85280952011-06-28 15:05:53 -07001848 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001849
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001850 if (ihost->power_control.phys_granted_power <
Dan Williams89a73012011-06-30 19:14:33 -07001851 ihost->oem_parameters.controller.max_concurrent_dev_spin_up) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001852 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001853 sci_phy_consume_power_handler(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07001854
1855 /*
1856 * stop and start the power_control timer. When the timer fires, the
1857 * no_of_phys_granted_power will be set to 0
1858 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001859 if (ihost->power_control.timer_started)
1860 sci_del_timer(&ihost->power_control.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001861
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001862 sci_mod_timer(&ihost->power_control.timer,
Edmund Nadolski04736612011-05-19 20:17:47 -07001863 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001864 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001865
Dan Williamscc9203b2011-05-08 17:34:44 -07001866 } else {
1867 /* Add the phy in the waiting list */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001868 ihost->power_control.requesters[iphy->phy_index] = iphy;
1869 ihost->power_control.phys_waiting++;
Dan Williamscc9203b2011-05-08 17:34:44 -07001870 }
1871}
1872
Dan Williams89a73012011-06-30 19:14:33 -07001873void sci_controller_power_control_queue_remove(struct isci_host *ihost,
1874 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001875{
Dan Williams85280952011-06-28 15:05:53 -07001876 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001877
Dan Williams89a73012011-06-30 19:14:33 -07001878 if (ihost->power_control.requesters[iphy->phy_index])
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001879 ihost->power_control.phys_waiting--;
Dan Williamscc9203b2011-05-08 17:34:44 -07001880
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001881 ihost->power_control.requesters[iphy->phy_index] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07001882}
1883
1884#define AFE_REGISTER_WRITE_DELAY 10
1885
1886/* Initialize the AFE for this phy index. We need to read the AFE setup from
1887 * the OEM parameters
1888 */
Dan Williams89a73012011-06-30 19:14:33 -07001889static void sci_controller_afe_initialization(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001890{
Dan Williams89a73012011-06-30 19:14:33 -07001891 const struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001892 struct pci_dev *pdev = ihost->pdev;
Dan Williamscc9203b2011-05-08 17:34:44 -07001893 u32 afe_status;
1894 u32 phy_id;
1895
1896 /* Clear DFX Status registers */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001897 writel(0x0081000f, &ihost->scu_registers->afe.afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001898 udelay(AFE_REGISTER_WRITE_DELAY);
1899
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001900 if (is_b0(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001901 /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
1902 * Timer, PM Stagger Timer */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001903 writel(0x0007BFFF, &ihost->scu_registers->afe.afe_pmsn_master_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07001904 udelay(AFE_REGISTER_WRITE_DELAY);
1905 }
1906
1907 /* Configure bias currents to normal */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001908 if (is_a2(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001909 writel(0x00005A00, &ihost->scu_registers->afe.afe_bias_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001910 else if (is_b0(pdev) || is_c0(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001911 writel(0x00005F00, &ihost->scu_registers->afe.afe_bias_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001912
1913 udelay(AFE_REGISTER_WRITE_DELAY);
1914
1915 /* Enable PLL */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001916 if (is_b0(pdev) || is_c0(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001917 writel(0x80040A08, &ihost->scu_registers->afe.afe_pll_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001918 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001919 writel(0x80040908, &ihost->scu_registers->afe.afe_pll_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001920
1921 udelay(AFE_REGISTER_WRITE_DELAY);
1922
1923 /* Wait for the PLL to lock */
1924 do {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001925 afe_status = readl(&ihost->scu_registers->afe.afe_common_block_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001926 udelay(AFE_REGISTER_WRITE_DELAY);
1927 } while ((afe_status & 0x00001000) == 0);
1928
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001929 if (is_a2(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001930 /* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001931 writel(0x7bcc96ad, &ihost->scu_registers->afe.afe_pmsn_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001932 udelay(AFE_REGISTER_WRITE_DELAY);
1933 }
1934
1935 for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
1936 const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
1937
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001938 if (is_b0(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001939 /* Configure transmitter SSC parameters */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001940 writel(0x00030000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001941 udelay(AFE_REGISTER_WRITE_DELAY);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001942 } else if (is_c0(pdev)) {
Adam Gruchaladbb07432011-06-01 22:31:03 +00001943 /* Configure transmitter SSC parameters */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001944 writel(0x0003000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001945 udelay(AFE_REGISTER_WRITE_DELAY);
1946
1947 /*
1948 * All defaults, except the Receive Word Alignament/Comma Detect
1949 * Enable....(0xe800) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001950 writel(0x00004500, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001951 udelay(AFE_REGISTER_WRITE_DELAY);
Dan Williamscc9203b2011-05-08 17:34:44 -07001952 } else {
1953 /*
1954 * All defaults, except the Receive Word Alignament/Comma Detect
1955 * Enable....(0xe800) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001956 writel(0x00004512, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001957 udelay(AFE_REGISTER_WRITE_DELAY);
1958
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001959 writel(0x0050100F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07001960 udelay(AFE_REGISTER_WRITE_DELAY);
1961 }
1962
1963 /*
1964 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
1965 * & increase TX int & ext bias 20%....(0xe85c) */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001966 if (is_a2(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001967 writel(0x000003F0, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001968 else if (is_b0(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001969 /* Power down TX and RX (PWRDNTX and PWRDNRX) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001970 writel(0x000003D7, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001971 udelay(AFE_REGISTER_WRITE_DELAY);
1972
1973 /*
1974 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
1975 * & increase TX int & ext bias 20%....(0xe85c) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001976 writel(0x000003D4, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001977 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001978 writel(0x000001E7, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001979 udelay(AFE_REGISTER_WRITE_DELAY);
1980
1981 /*
1982 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
1983 * & increase TX int & ext bias 20%....(0xe85c) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001984 writel(0x000001E4, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001985 }
1986 udelay(AFE_REGISTER_WRITE_DELAY);
1987
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001988 if (is_a2(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001989 /* Enable TX equalization (0xe824) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001990 writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001991 udelay(AFE_REGISTER_WRITE_DELAY);
1992 }
1993
1994 /*
1995 * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On),
1996 * RDD=0x0(RX Detect Enabled) ....(0xe800) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001997 writel(0x00004100, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001998 udelay(AFE_REGISTER_WRITE_DELAY);
1999
2000 /* Leave DFE/FFE on */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002001 if (is_a2(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002002 writel(0x3F11103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002003 else if (is_b0(pdev)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002004 writel(0x3F11103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002005 udelay(AFE_REGISTER_WRITE_DELAY);
2006 /* Enable TX equalization (0xe824) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002007 writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002008 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002009 writel(0x0140DF0F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control1);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002010 udelay(AFE_REGISTER_WRITE_DELAY);
2011
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002012 writel(0x3F6F103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002013 udelay(AFE_REGISTER_WRITE_DELAY);
2014
2015 /* Enable TX equalization (0xe824) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002016 writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002017 }
Adam Gruchaladbb07432011-06-01 22:31:03 +00002018
Dan Williamscc9203b2011-05-08 17:34:44 -07002019 udelay(AFE_REGISTER_WRITE_DELAY);
2020
2021 writel(oem_phy->afe_tx_amp_control0,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002022 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002023 udelay(AFE_REGISTER_WRITE_DELAY);
2024
2025 writel(oem_phy->afe_tx_amp_control1,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002026 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07002027 udelay(AFE_REGISTER_WRITE_DELAY);
2028
2029 writel(oem_phy->afe_tx_amp_control2,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002030 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07002031 udelay(AFE_REGISTER_WRITE_DELAY);
2032
2033 writel(oem_phy->afe_tx_amp_control3,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002034 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3);
Dan Williamscc9203b2011-05-08 17:34:44 -07002035 udelay(AFE_REGISTER_WRITE_DELAY);
2036 }
2037
2038 /* Transfer control to the PEs */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002039 writel(0x00010f00, &ihost->scu_registers->afe.afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002040 udelay(AFE_REGISTER_WRITE_DELAY);
2041}
2042
Dan Williams89a73012011-06-30 19:14:33 -07002043static void sci_controller_initialize_power_control(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002044{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002045 sci_init_timer(&ihost->power_control.timer, power_control_timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07002046
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002047 memset(ihost->power_control.requesters, 0,
2048 sizeof(ihost->power_control.requesters));
Dan Williamscc9203b2011-05-08 17:34:44 -07002049
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002050 ihost->power_control.phys_waiting = 0;
2051 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002052}
2053
Dan Williams89a73012011-06-30 19:14:33 -07002054static enum sci_status sci_controller_initialize(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002055{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002056 struct sci_base_state_machine *sm = &ihost->sm;
Dan Williams7c78da32011-06-01 16:00:01 -07002057 enum sci_status result = SCI_FAILURE;
2058 unsigned long i, state, val;
Dan Williamscc9203b2011-05-08 17:34:44 -07002059
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002060 if (ihost->sm.current_state_id != SCIC_RESET) {
2061 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002062 "SCIC Controller initialize operation requested "
2063 "in invalid state\n");
2064 return SCI_FAILURE_INVALID_STATE;
2065 }
2066
Edmund Nadolskie3013702011-06-02 00:10:43 +00002067 sci_change_state(sm, SCIC_INITIALIZING);
Dan Williamscc9203b2011-05-08 17:34:44 -07002068
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002069 sci_init_timer(&ihost->phy_timer, phy_startup_timeout);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -07002070
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002071 ihost->next_phy_to_start = 0;
2072 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -07002073
Dan Williams89a73012011-06-30 19:14:33 -07002074 sci_controller_initialize_power_control(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002075
2076 /*
2077 * There is nothing to do here for B0 since we do not have to
2078 * program the AFE registers.
2079 * / @todo The AFE settings are supposed to be correct for the B0 but
2080 * / presently they seem to be wrong. */
Dan Williams89a73012011-06-30 19:14:33 -07002081 sci_controller_afe_initialization(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002082
Dan Williams7c78da32011-06-01 16:00:01 -07002083
2084 /* Take the hardware out of reset */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002085 writel(0, &ihost->smu_registers->soft_reset_control);
Dan Williams7c78da32011-06-01 16:00:01 -07002086
2087 /*
2088 * / @todo Provide meaningfull error code for hardware failure
2089 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
2090 for (i = 100; i >= 1; i--) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002091 u32 status;
Dan Williamscc9203b2011-05-08 17:34:44 -07002092
Dan Williams7c78da32011-06-01 16:00:01 -07002093 /* Loop until the hardware reports success */
2094 udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002095 status = readl(&ihost->smu_registers->control_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07002096
Dan Williams7c78da32011-06-01 16:00:01 -07002097 if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED)
2098 break;
Dan Williamscc9203b2011-05-08 17:34:44 -07002099 }
Dan Williams7c78da32011-06-01 16:00:01 -07002100 if (i == 0)
2101 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002102
Dan Williams7c78da32011-06-01 16:00:01 -07002103 /*
2104 * Determine what are the actaul device capacities that the
2105 * hardware will support */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002106 val = readl(&ihost->smu_registers->device_context_capacity);
Dan Williamscc9203b2011-05-08 17:34:44 -07002107
Dan Williams7c78da32011-06-01 16:00:01 -07002108 /* Record the smaller of the two capacity values */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002109 ihost->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS);
2110 ihost->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS);
2111 ihost->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES);
Dan Williamscc9203b2011-05-08 17:34:44 -07002112
Dan Williams7c78da32011-06-01 16:00:01 -07002113 /*
2114 * Make all PEs that are unassigned match up with the
2115 * logical ports
2116 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002117 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams7c78da32011-06-01 16:00:01 -07002118 struct scu_port_task_scheduler_group_registers __iomem
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002119 *ptsg = &ihost->scu_registers->peg0.ptsg;
Dan Williamscc9203b2011-05-08 17:34:44 -07002120
Dan Williams7c78da32011-06-01 16:00:01 -07002121 writel(i, &ptsg->protocol_engine[i]);
Dan Williamscc9203b2011-05-08 17:34:44 -07002122 }
2123
2124 /* Initialize hardware PCI Relaxed ordering in DMA engines */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002125 val = readl(&ihost->scu_registers->sdma.pdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002126 val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002127 writel(val, &ihost->scu_registers->sdma.pdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002128
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002129 val = readl(&ihost->scu_registers->sdma.cdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002130 val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002131 writel(val, &ihost->scu_registers->sdma.cdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002132
2133 /*
2134 * Initialize the PHYs before the PORTs because the PHY registers
2135 * are accessed during the port initialization.
2136 */
Dan Williams7c78da32011-06-01 16:00:01 -07002137 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002138 result = sci_phy_initialize(&ihost->phys[i],
2139 &ihost->scu_registers->peg0.pe[i].tl,
2140 &ihost->scu_registers->peg0.pe[i].ll);
Dan Williams7c78da32011-06-01 16:00:01 -07002141 if (result != SCI_SUCCESS)
2142 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002143 }
2144
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002145 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002146 struct isci_port *iport = &ihost->ports[i];
Dan Williams7c78da32011-06-01 16:00:01 -07002147
Dan Williams89a73012011-06-30 19:14:33 -07002148 iport->port_task_scheduler_registers = &ihost->scu_registers->peg0.ptsg.port[i];
2149 iport->port_pe_configuration_register = &ihost->scu_registers->peg0.ptsg.protocol_engine[0];
2150 iport->viit_registers = &ihost->scu_registers->peg0.viit[i];
Dan Williamscc9203b2011-05-08 17:34:44 -07002151 }
2152
Dan Williams89a73012011-06-30 19:14:33 -07002153 result = sci_port_configuration_agent_initialize(ihost, &ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07002154
Dan Williams7c78da32011-06-01 16:00:01 -07002155 out:
Dan Williamscc9203b2011-05-08 17:34:44 -07002156 /* Advance the controller state machine */
2157 if (result == SCI_SUCCESS)
Edmund Nadolskie3013702011-06-02 00:10:43 +00002158 state = SCIC_INITIALIZED;
Dan Williamscc9203b2011-05-08 17:34:44 -07002159 else
Edmund Nadolskie3013702011-06-02 00:10:43 +00002160 state = SCIC_FAILED;
2161 sci_change_state(sm, state);
Dan Williamscc9203b2011-05-08 17:34:44 -07002162
2163 return result;
2164}
2165
Dan Williams89a73012011-06-30 19:14:33 -07002166static enum sci_status sci_user_parameters_set(struct isci_host *ihost,
2167 struct sci_user_parameters *sci_parms)
Dan Williamscc9203b2011-05-08 17:34:44 -07002168{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002169 u32 state = ihost->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -07002170
Edmund Nadolskie3013702011-06-02 00:10:43 +00002171 if (state == SCIC_RESET ||
2172 state == SCIC_INITIALIZING ||
2173 state == SCIC_INITIALIZED) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002174 u16 index;
2175
2176 /*
2177 * Validate the user parameters. If they are not legal, then
2178 * return a failure.
2179 */
2180 for (index = 0; index < SCI_MAX_PHYS; index++) {
2181 struct sci_phy_user_params *user_phy;
2182
Dan Williams89a73012011-06-30 19:14:33 -07002183 user_phy = &sci_parms->phys[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07002184
2185 if (!((user_phy->max_speed_generation <=
2186 SCIC_SDS_PARM_MAX_SPEED) &&
2187 (user_phy->max_speed_generation >
2188 SCIC_SDS_PARM_NO_SPEED)))
2189 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2190
2191 if (user_phy->in_connection_align_insertion_frequency <
2192 3)
2193 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2194
2195 if ((user_phy->in_connection_align_insertion_frequency <
2196 3) ||
2197 (user_phy->align_insertion_frequency == 0) ||
2198 (user_phy->
2199 notify_enable_spin_up_insertion_frequency ==
2200 0))
2201 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2202 }
2203
Dan Williams89a73012011-06-30 19:14:33 -07002204 if ((sci_parms->stp_inactivity_timeout == 0) ||
2205 (sci_parms->ssp_inactivity_timeout == 0) ||
2206 (sci_parms->stp_max_occupancy_timeout == 0) ||
2207 (sci_parms->ssp_max_occupancy_timeout == 0) ||
2208 (sci_parms->no_outbound_task_timeout == 0))
Dan Williamscc9203b2011-05-08 17:34:44 -07002209 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2210
Dan Williams89a73012011-06-30 19:14:33 -07002211 memcpy(&ihost->user_parameters, sci_parms, sizeof(*sci_parms));
Dan Williamscc9203b2011-05-08 17:34:44 -07002212
2213 return SCI_SUCCESS;
2214 }
2215
2216 return SCI_FAILURE_INVALID_STATE;
2217}
2218
Dan Williams89a73012011-06-30 19:14:33 -07002219static int sci_controller_mem_init(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002220{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002221 struct device *dev = &ihost->pdev->dev;
Dan Williams7c78da32011-06-01 16:00:01 -07002222 dma_addr_t dma;
2223 size_t size;
2224 int err;
Dan Williamscc9203b2011-05-08 17:34:44 -07002225
Dan Williams7c78da32011-06-01 16:00:01 -07002226 size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002227 ihost->completion_queue = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL);
2228 if (!ihost->completion_queue)
Dan Williamscc9203b2011-05-08 17:34:44 -07002229 return -ENOMEM;
2230
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002231 writel(lower_32_bits(dma), &ihost->smu_registers->completion_queue_lower);
2232 writel(upper_32_bits(dma), &ihost->smu_registers->completion_queue_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002233
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002234 size = ihost->remote_node_entries * sizeof(union scu_remote_node_context);
2235 ihost->remote_node_context_table = dmam_alloc_coherent(dev, size, &dma,
Dan Williams89a73012011-06-30 19:14:33 -07002236 GFP_KERNEL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002237 if (!ihost->remote_node_context_table)
Dan Williamscc9203b2011-05-08 17:34:44 -07002238 return -ENOMEM;
2239
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002240 writel(lower_32_bits(dma), &ihost->smu_registers->remote_node_context_lower);
2241 writel(upper_32_bits(dma), &ihost->smu_registers->remote_node_context_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002242
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002243 size = ihost->task_context_entries * sizeof(struct scu_task_context),
2244 ihost->task_context_table = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL);
2245 if (!ihost->task_context_table)
Dan Williamscc9203b2011-05-08 17:34:44 -07002246 return -ENOMEM;
2247
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002248 ihost->task_context_dma = dma;
2249 writel(lower_32_bits(dma), &ihost->smu_registers->host_task_table_lower);
2250 writel(upper_32_bits(dma), &ihost->smu_registers->host_task_table_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002251
Dan Williams89a73012011-06-30 19:14:33 -07002252 err = sci_unsolicited_frame_control_construct(ihost);
Dan Williams7c78da32011-06-01 16:00:01 -07002253 if (err)
2254 return err;
Dan Williamscc9203b2011-05-08 17:34:44 -07002255
2256 /*
2257 * Inform the silicon as to the location of the UF headers and
2258 * address table.
2259 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002260 writel(lower_32_bits(ihost->uf_control.headers.physical_address),
2261 &ihost->scu_registers->sdma.uf_header_base_address_lower);
2262 writel(upper_32_bits(ihost->uf_control.headers.physical_address),
2263 &ihost->scu_registers->sdma.uf_header_base_address_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002264
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002265 writel(lower_32_bits(ihost->uf_control.address_table.physical_address),
2266 &ihost->scu_registers->sdma.uf_address_table_lower);
2267 writel(upper_32_bits(ihost->uf_control.address_table.physical_address),
2268 &ihost->scu_registers->sdma.uf_address_table_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002269
2270 return 0;
2271}
2272
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002273int isci_host_init(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07002274{
Dan Williamsd9c37392011-03-03 17:59:32 -08002275 int err = 0, i;
Dan Williams6f231dd2011-07-02 22:56:22 -07002276 enum sci_status status;
Dan Williams89a73012011-06-30 19:14:33 -07002277 struct sci_user_parameters sci_user_params;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002278 struct isci_pci_info *pci_info = to_pci_info(ihost->pdev);
Dan Williams6f231dd2011-07-02 22:56:22 -07002279
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002280 spin_lock_init(&ihost->state_lock);
2281 spin_lock_init(&ihost->scic_lock);
2282 init_waitqueue_head(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07002283
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002284 isci_host_change_state(ihost, isci_starting);
Dan Williams6f231dd2011-07-02 22:56:22 -07002285
Dan Williams89a73012011-06-30 19:14:33 -07002286 status = sci_controller_construct(ihost, scu_base(ihost),
2287 smu_base(ihost));
Dan Williams6f231dd2011-07-02 22:56:22 -07002288
2289 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002290 dev_err(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002291 "%s: sci_controller_construct failed - status = %x\n",
Dan Williams6f231dd2011-07-02 22:56:22 -07002292 __func__,
2293 status);
Dave Jiang858d4aa2011-02-22 01:27:03 -08002294 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002295 }
2296
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002297 ihost->sas_ha.dev = &ihost->pdev->dev;
2298 ihost->sas_ha.lldd_ha = ihost;
Dan Williams6f231dd2011-07-02 22:56:22 -07002299
Dan Williamsd044af12011-03-08 09:52:49 -08002300 /*
2301 * grab initial values stored in the controller object for OEM and USER
2302 * parameters
2303 */
Dan Williams89a73012011-06-30 19:14:33 -07002304 isci_user_parameters_get(&sci_user_params);
2305 status = sci_user_parameters_set(ihost, &sci_user_params);
Dan Williamsd044af12011-03-08 09:52:49 -08002306 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002307 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002308 "%s: sci_user_parameters_set failed\n",
Dan Williamsd044af12011-03-08 09:52:49 -08002309 __func__);
2310 return -ENODEV;
2311 }
Dan Williams6f231dd2011-07-02 22:56:22 -07002312
Dan Williamsd044af12011-03-08 09:52:49 -08002313 /* grab any OEM parameters specified in orom */
2314 if (pci_info->orom) {
Dan Williams89a73012011-06-30 19:14:33 -07002315 status = isci_parse_oem_parameters(&ihost->oem_parameters,
Dan Williamsd044af12011-03-08 09:52:49 -08002316 pci_info->orom,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002317 ihost->id);
Dan Williams6f231dd2011-07-02 22:56:22 -07002318 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002319 dev_warn(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07002320 "parsing firmware oem parameters failed\n");
Dave Jiang858d4aa2011-02-22 01:27:03 -08002321 return -EINVAL;
Dan Williams6f231dd2011-07-02 22:56:22 -07002322 }
Dan Williams4711ba12011-03-11 10:43:57 -08002323 }
2324
Dan Williams89a73012011-06-30 19:14:33 -07002325 status = sci_oem_parameters_set(ihost);
Dan Williams4711ba12011-03-11 10:43:57 -08002326 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002327 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002328 "%s: sci_oem_parameters_set failed\n",
Dan Williams4711ba12011-03-11 10:43:57 -08002329 __func__);
2330 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002331 }
2332
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002333 tasklet_init(&ihost->completion_tasklet,
2334 isci_host_completion_routine, (unsigned long)ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07002335
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002336 INIT_LIST_HEAD(&ihost->requests_to_complete);
2337 INIT_LIST_HEAD(&ihost->requests_to_errorback);
Dan Williams6f231dd2011-07-02 22:56:22 -07002338
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002339 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07002340 status = sci_controller_initialize(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002341 spin_unlock_irq(&ihost->scic_lock);
Dan Williams7c40a802011-03-02 11:49:26 -08002342 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002343 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002344 "%s: sci_controller_initialize failed -"
Dan Williams7c40a802011-03-02 11:49:26 -08002345 " status = 0x%x\n",
2346 __func__, status);
2347 return -ENODEV;
2348 }
2349
Dan Williams89a73012011-06-30 19:14:33 -07002350 err = sci_controller_mem_init(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07002351 if (err)
Dave Jiang858d4aa2011-02-22 01:27:03 -08002352 return err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002353
Dan Williamsd9c37392011-03-03 17:59:32 -08002354 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002355 isci_port_init(&ihost->ports[i], ihost, i);
Dan Williams6f231dd2011-07-02 22:56:22 -07002356
Dan Williamsd9c37392011-03-03 17:59:32 -08002357 for (i = 0; i < SCI_MAX_PHYS; i++)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002358 isci_phy_init(&ihost->phys[i], ihost, i);
Dan Williamsd9c37392011-03-03 17:59:32 -08002359
2360 for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002361 struct isci_remote_device *idev = &ihost->devices[i];
Dan Williamsd9c37392011-03-03 17:59:32 -08002362
2363 INIT_LIST_HEAD(&idev->reqs_in_process);
2364 INIT_LIST_HEAD(&idev->node);
Dan Williamsd9c37392011-03-03 17:59:32 -08002365 }
Dan Williams6f231dd2011-07-02 22:56:22 -07002366
Dan Williamsdb056252011-06-17 14:18:39 -07002367 for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) {
2368 struct isci_request *ireq;
2369 dma_addr_t dma;
2370
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002371 ireq = dmam_alloc_coherent(&ihost->pdev->dev,
Dan Williamsdb056252011-06-17 14:18:39 -07002372 sizeof(struct isci_request), &dma,
2373 GFP_KERNEL);
2374 if (!ireq)
2375 return -ENOMEM;
2376
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002377 ireq->tc = &ihost->task_context_table[i];
2378 ireq->owning_controller = ihost;
Dan Williamsdb056252011-06-17 14:18:39 -07002379 spin_lock_init(&ireq->state_lock);
2380 ireq->request_daddr = dma;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002381 ireq->isci_host = ihost;
2382 ihost->reqs[i] = ireq;
Dan Williamsdb056252011-06-17 14:18:39 -07002383 }
2384
Dave Jiang858d4aa2011-02-22 01:27:03 -08002385 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -07002386}
Dan Williamscc9203b2011-05-08 17:34:44 -07002387
Dan Williams89a73012011-06-30 19:14:33 -07002388void sci_controller_link_up(struct isci_host *ihost, struct isci_port *iport,
2389 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002390{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002391 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002392 case SCIC_STARTING:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002393 sci_del_timer(&ihost->phy_timer);
2394 ihost->phy_startup_timer_pending = false;
2395 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002396 iport, iphy);
2397 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002398 break;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002399 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002400 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002401 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002402 break;
2403 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002404 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002405 "%s: SCIC Controller linkup event from phy %d in "
Dan Williams85280952011-06-28 15:05:53 -07002406 "unexpected state %d\n", __func__, iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002407 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002408 }
2409}
2410
Dan Williams89a73012011-06-30 19:14:33 -07002411void sci_controller_link_down(struct isci_host *ihost, struct isci_port *iport,
2412 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002413{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002414 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002415 case SCIC_STARTING:
2416 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002417 ihost->port_agent.link_down_handler(ihost, &ihost->port_agent,
Dan Williamsffe191c2011-06-29 13:09:25 -07002418 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002419 break;
2420 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002421 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002422 "%s: SCIC Controller linkdown event from phy %d in "
2423 "unexpected state %d\n",
2424 __func__,
Dan Williams85280952011-06-28 15:05:53 -07002425 iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002426 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002427 }
2428}
2429
Dan Williams89a73012011-06-30 19:14:33 -07002430static bool sci_controller_has_remote_devices_stopping(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002431{
2432 u32 index;
2433
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002434 for (index = 0; index < ihost->remote_node_entries; index++) {
2435 if ((ihost->device_table[index] != NULL) &&
2436 (ihost->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING))
Dan Williamscc9203b2011-05-08 17:34:44 -07002437 return true;
2438 }
2439
2440 return false;
2441}
2442
Dan Williams89a73012011-06-30 19:14:33 -07002443void sci_controller_remote_device_stopped(struct isci_host *ihost,
2444 struct isci_remote_device *idev)
Dan Williamscc9203b2011-05-08 17:34:44 -07002445{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002446 if (ihost->sm.current_state_id != SCIC_STOPPING) {
2447 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002448 "SCIC Controller 0x%p remote device stopped event "
2449 "from device 0x%p in unexpected state %d\n",
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002450 ihost, idev,
2451 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002452 return;
2453 }
2454
Dan Williams89a73012011-06-30 19:14:33 -07002455 if (!sci_controller_has_remote_devices_stopping(ihost))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002456 sci_change_state(&ihost->sm, SCIC_STOPPED);
Dan Williamscc9203b2011-05-08 17:34:44 -07002457}
2458
Dan Williams89a73012011-06-30 19:14:33 -07002459void sci_controller_post_request(struct isci_host *ihost, u32 request)
Dan Williamscc9203b2011-05-08 17:34:44 -07002460{
Dan Williams89a73012011-06-30 19:14:33 -07002461 dev_dbg(&ihost->pdev->dev, "%s[%d]: %#x\n",
2462 __func__, ihost->id, request);
Dan Williamscc9203b2011-05-08 17:34:44 -07002463
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002464 writel(request, &ihost->smu_registers->post_context_port);
Dan Williamscc9203b2011-05-08 17:34:44 -07002465}
2466
Dan Williams89a73012011-06-30 19:14:33 -07002467struct isci_request *sci_request_by_tag(struct isci_host *ihost, u16 io_tag)
Dan Williamscc9203b2011-05-08 17:34:44 -07002468{
2469 u16 task_index;
2470 u16 task_sequence;
2471
Dan Williamsdd047c82011-06-09 11:06:58 -07002472 task_index = ISCI_TAG_TCI(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002473
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002474 if (task_index < ihost->task_context_entries) {
2475 struct isci_request *ireq = ihost->reqs[task_index];
Dan Williamsdb056252011-06-17 14:18:39 -07002476
2477 if (test_bit(IREQ_ACTIVE, &ireq->flags)) {
Dan Williamsdd047c82011-06-09 11:06:58 -07002478 task_sequence = ISCI_TAG_SEQ(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002479
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002480 if (task_sequence == ihost->io_request_sequence[task_index])
Dan Williams5076a1a2011-06-27 14:57:03 -07002481 return ireq;
Dan Williamscc9203b2011-05-08 17:34:44 -07002482 }
2483 }
2484
2485 return NULL;
2486}
2487
2488/**
2489 * This method allocates remote node index and the reserves the remote node
2490 * context space for use. This method can fail if there are no more remote
2491 * node index available.
2492 * @scic: This is the controller object which contains the set of
2493 * free remote node ids
2494 * @sci_dev: This is the device object which is requesting the a remote node
2495 * id
2496 * @node_id: This is the remote node id that is assinged to the device if one
2497 * is available
2498 *
2499 * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2500 * node index available.
2501 */
Dan Williams89a73012011-06-30 19:14:33 -07002502enum sci_status sci_controller_allocate_remote_node_context(struct isci_host *ihost,
2503 struct isci_remote_device *idev,
2504 u16 *node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002505{
2506 u16 node_index;
Dan Williams89a73012011-06-30 19:14:33 -07002507 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002508
Dan Williams89a73012011-06-30 19:14:33 -07002509 node_index = sci_remote_node_table_allocate_remote_node(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002510 &ihost->available_remote_nodes, remote_node_count
Dan Williamscc9203b2011-05-08 17:34:44 -07002511 );
2512
2513 if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002514 ihost->device_table[node_index] = idev;
Dan Williamscc9203b2011-05-08 17:34:44 -07002515
2516 *node_id = node_index;
2517
2518 return SCI_SUCCESS;
2519 }
2520
2521 return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2522}
2523
Dan Williams89a73012011-06-30 19:14:33 -07002524void sci_controller_free_remote_node_context(struct isci_host *ihost,
2525 struct isci_remote_device *idev,
2526 u16 node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002527{
Dan Williams89a73012011-06-30 19:14:33 -07002528 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002529
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002530 if (ihost->device_table[node_id] == idev) {
2531 ihost->device_table[node_id] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07002532
Dan Williams89a73012011-06-30 19:14:33 -07002533 sci_remote_node_table_release_remote_node_index(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002534 &ihost->available_remote_nodes, remote_node_count, node_id
Dan Williamscc9203b2011-05-08 17:34:44 -07002535 );
2536 }
2537}
2538
Dan Williams89a73012011-06-30 19:14:33 -07002539void sci_controller_copy_sata_response(void *response_buffer,
2540 void *frame_header,
2541 void *frame_buffer)
Dan Williamscc9203b2011-05-08 17:34:44 -07002542{
Dan Williams89a73012011-06-30 19:14:33 -07002543 /* XXX type safety? */
Dan Williamscc9203b2011-05-08 17:34:44 -07002544 memcpy(response_buffer, frame_header, sizeof(u32));
2545
2546 memcpy(response_buffer + sizeof(u32),
2547 frame_buffer,
2548 sizeof(struct dev_to_host_fis) - sizeof(u32));
2549}
2550
Dan Williams89a73012011-06-30 19:14:33 -07002551void sci_controller_release_frame(struct isci_host *ihost, u32 frame_index)
Dan Williamscc9203b2011-05-08 17:34:44 -07002552{
Dan Williams89a73012011-06-30 19:14:33 -07002553 if (sci_unsolicited_frame_control_release_frame(&ihost->uf_control, frame_index))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002554 writel(ihost->uf_control.get,
2555 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07002556}
2557
Dan Williams312e0c22011-06-28 13:47:09 -07002558void isci_tci_free(struct isci_host *ihost, u16 tci)
2559{
2560 u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1);
2561
2562 ihost->tci_pool[tail] = tci;
2563 ihost->tci_tail = tail + 1;
2564}
2565
2566static u16 isci_tci_alloc(struct isci_host *ihost)
2567{
2568 u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1);
2569 u16 tci = ihost->tci_pool[head];
2570
2571 ihost->tci_head = head + 1;
2572 return tci;
2573}
2574
2575static u16 isci_tci_space(struct isci_host *ihost)
2576{
2577 return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
2578}
2579
2580u16 isci_alloc_tag(struct isci_host *ihost)
2581{
2582 if (isci_tci_space(ihost)) {
2583 u16 tci = isci_tci_alloc(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002584 u8 seq = ihost->io_request_sequence[tci];
Dan Williams312e0c22011-06-28 13:47:09 -07002585
2586 return ISCI_TAG(seq, tci);
2587 }
2588
2589 return SCI_CONTROLLER_INVALID_IO_TAG;
2590}
2591
2592enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag)
2593{
Dan Williams312e0c22011-06-28 13:47:09 -07002594 u16 tci = ISCI_TAG_TCI(io_tag);
2595 u16 seq = ISCI_TAG_SEQ(io_tag);
2596
2597 /* prevent tail from passing head */
2598 if (isci_tci_active(ihost) == 0)
2599 return SCI_FAILURE_INVALID_IO_TAG;
2600
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002601 if (seq == ihost->io_request_sequence[tci]) {
2602 ihost->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1);
Dan Williams312e0c22011-06-28 13:47:09 -07002603
2604 isci_tci_free(ihost, tci);
2605
2606 return SCI_SUCCESS;
2607 }
2608 return SCI_FAILURE_INVALID_IO_TAG;
2609}
2610
Dan Williams89a73012011-06-30 19:14:33 -07002611enum sci_status sci_controller_start_io(struct isci_host *ihost,
2612 struct isci_remote_device *idev,
2613 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002614{
2615 enum sci_status status;
2616
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002617 if (ihost->sm.current_state_id != SCIC_READY) {
2618 dev_warn(&ihost->pdev->dev, "invalid state to start I/O");
Dan Williamscc9203b2011-05-08 17:34:44 -07002619 return SCI_FAILURE_INVALID_STATE;
2620 }
2621
Dan Williams89a73012011-06-30 19:14:33 -07002622 status = sci_remote_device_start_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002623 if (status != SCI_SUCCESS)
2624 return status;
2625
Dan Williams5076a1a2011-06-27 14:57:03 -07002626 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002627 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002628 return SCI_SUCCESS;
2629}
2630
Dan Williams89a73012011-06-30 19:14:33 -07002631enum sci_status sci_controller_terminate_request(struct isci_host *ihost,
2632 struct isci_remote_device *idev,
2633 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002634{
Dan Williams89a73012011-06-30 19:14:33 -07002635 /* terminate an ongoing (i.e. started) core IO request. This does not
2636 * abort the IO request at the target, but rather removes the IO
2637 * request from the host controller.
2638 */
Dan Williamscc9203b2011-05-08 17:34:44 -07002639 enum sci_status status;
2640
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002641 if (ihost->sm.current_state_id != SCIC_READY) {
2642 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002643 "invalid state to terminate request\n");
2644 return SCI_FAILURE_INVALID_STATE;
2645 }
2646
Dan Williams89a73012011-06-30 19:14:33 -07002647 status = sci_io_request_terminate(ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002648 if (status != SCI_SUCCESS)
2649 return status;
2650
2651 /*
2652 * Utilize the original post context command and or in the POST_TC_ABORT
2653 * request sub-type.
2654 */
Dan Williams89a73012011-06-30 19:14:33 -07002655 sci_controller_post_request(ihost,
2656 ireq->post_context | SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
Dan Williamscc9203b2011-05-08 17:34:44 -07002657 return SCI_SUCCESS;
2658}
2659
2660/**
Dan Williams89a73012011-06-30 19:14:33 -07002661 * sci_controller_complete_io() - This method will perform core specific
Dan Williamscc9203b2011-05-08 17:34:44 -07002662 * completion operations for an IO request. After this method is invoked,
2663 * the user should consider the IO request as invalid until it is properly
2664 * reused (i.e. re-constructed).
Dan Williams89a73012011-06-30 19:14:33 -07002665 * @ihost: The handle to the controller object for which to complete the
Dan Williamscc9203b2011-05-08 17:34:44 -07002666 * IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002667 * @idev: The handle to the remote device object for which to complete
Dan Williamscc9203b2011-05-08 17:34:44 -07002668 * the IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002669 * @ireq: the handle to the io request object to complete.
Dan Williamscc9203b2011-05-08 17:34:44 -07002670 */
Dan Williams89a73012011-06-30 19:14:33 -07002671enum sci_status sci_controller_complete_io(struct isci_host *ihost,
2672 struct isci_remote_device *idev,
2673 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002674{
2675 enum sci_status status;
2676 u16 index;
2677
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002678 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002679 case SCIC_STOPPING:
Dan Williamscc9203b2011-05-08 17:34:44 -07002680 /* XXX: Implement this function */
2681 return SCI_FAILURE;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002682 case SCIC_READY:
Dan Williams89a73012011-06-30 19:14:33 -07002683 status = sci_remote_device_complete_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002684 if (status != SCI_SUCCESS)
2685 return status;
2686
Dan Williams5076a1a2011-06-27 14:57:03 -07002687 index = ISCI_TAG_TCI(ireq->io_tag);
2688 clear_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002689 return SCI_SUCCESS;
2690 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002691 dev_warn(&ihost->pdev->dev, "invalid state to complete I/O");
Dan Williamscc9203b2011-05-08 17:34:44 -07002692 return SCI_FAILURE_INVALID_STATE;
2693 }
2694
2695}
2696
Dan Williams89a73012011-06-30 19:14:33 -07002697enum sci_status sci_controller_continue_io(struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002698{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002699 struct isci_host *ihost = ireq->owning_controller;
Dan Williamscc9203b2011-05-08 17:34:44 -07002700
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002701 if (ihost->sm.current_state_id != SCIC_READY) {
2702 dev_warn(&ihost->pdev->dev, "invalid state to continue I/O");
Dan Williamscc9203b2011-05-08 17:34:44 -07002703 return SCI_FAILURE_INVALID_STATE;
2704 }
2705
Dan Williams5076a1a2011-06-27 14:57:03 -07002706 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002707 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002708 return SCI_SUCCESS;
2709}
2710
2711/**
Dan Williams89a73012011-06-30 19:14:33 -07002712 * sci_controller_start_task() - This method is called by the SCIC user to
Dan Williamscc9203b2011-05-08 17:34:44 -07002713 * send/start a framework task management request.
2714 * @controller: the handle to the controller object for which to start the task
2715 * management request.
2716 * @remote_device: the handle to the remote device object for which to start
2717 * the task management request.
2718 * @task_request: the handle to the task request object to start.
Dan Williamscc9203b2011-05-08 17:34:44 -07002719 */
Dan Williams89a73012011-06-30 19:14:33 -07002720enum sci_task_status sci_controller_start_task(struct isci_host *ihost,
2721 struct isci_remote_device *idev,
2722 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002723{
2724 enum sci_status status;
2725
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002726 if (ihost->sm.current_state_id != SCIC_READY) {
2727 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002728 "%s: SCIC Controller starting task from invalid "
2729 "state\n",
2730 __func__);
2731 return SCI_TASK_FAILURE_INVALID_STATE;
2732 }
2733
Dan Williams89a73012011-06-30 19:14:33 -07002734 status = sci_remote_device_start_task(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002735 switch (status) {
2736 case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002737 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002738
2739 /*
2740 * We will let framework know this task request started successfully,
2741 * although core is still woring on starting the request (to post tc when
2742 * RNC is resumed.)
2743 */
2744 return SCI_SUCCESS;
2745 case SCI_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002746 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002747 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002748 break;
2749 default:
2750 break;
2751 }
2752
2753 return status;
2754}