blob: 32e9dc0d3f2e52d8c9f68de7f21a78840f0616bb [file] [log] [blame]
Robert Love04896a72009-06-22 18:43:11 +01001/*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 * drivers/serial/msm_serial.c - driver for msm7k serial device and console
Robert Love04896a72009-06-22 18:43:11 +01003 *
4 * Copyright (C) 2007 Google, Inc.
Mayank Rana04570ab2012-01-24 09:58:32 +05305 * Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Robert Love04896a72009-06-22 18:43:11 +01006 * Author: Robert Love <rlove@google.com>
7 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19# define SUPPORT_SYSRQ
20#endif
21
22#include <linux/hrtimer.h>
23#include <linux/module.h>
24#include <linux/io.h>
25#include <linux/ioport.h>
26#include <linux/irq.h>
27#include <linux/init.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028#include <linux/delay.h>
Robert Love04896a72009-06-22 18:43:11 +010029#include <linux/console.h>
30#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include <linux/nmi.h>
Robert Love04896a72009-06-22 18:43:11 +010035#include <linux/clk.h>
36#include <linux/platform_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include <linux/pm_runtime.h>
38#include <mach/msm_serial_pdata.h>
Robert Love04896a72009-06-22 18:43:11 +010039#include "msm_serial.h"
40
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
43enum msm_clk_states_e {
44 MSM_CLK_PORT_OFF, /* uart port not in use */
45 MSM_CLK_OFF, /* clock enabled */
46 MSM_CLK_REQUEST_OFF, /* disable after TX flushed */
47 MSM_CLK_ON, /* clock disabled */
48};
49#endif
50
51#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
52/* optional low power wakeup, typically on a GPIO RX irq */
53struct msm_wakeup {
54 int irq; /* < 0 indicates low power wakeup disabled */
55 unsigned char ignore; /* bool */
56
57 /* bool: inject char into rx tty on wakeup */
58 unsigned char inject_rx;
59 char rx_to_inject;
60};
61#endif
62
Robert Love04896a72009-06-22 18:43:11 +010063struct msm_port {
64 struct uart_port uart;
65 char name[16];
66 struct clk *clk;
67 unsigned int imr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
69 enum msm_clk_states_e clk_state;
70 struct hrtimer clk_off_timer;
71 ktime_t clk_off_delay;
72#endif
73#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
74 struct msm_wakeup wakeup;
75#endif
Robert Love04896a72009-06-22 18:43:11 +010076};
77
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078#define UART_TO_MSM(uart_port) ((struct msm_port *) uart_port)
79#define is_console(port) ((port)->cons && \
80 (port)->cons->index == (port)->line)
81
82
83static inline void msm_write(struct uart_port *port, unsigned int val,
84 unsigned int off)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080085{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086 __raw_writel(val, port->membase + off);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080087}
88
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089static inline unsigned int msm_read(struct uart_port *port, unsigned int off)
90{
91 return __raw_readl(port->membase + off);
92}
93
94#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
95static inline unsigned int use_low_power_wakeup(struct msm_port *msm_port)
96{
97 return (msm_port->wakeup.irq >= 0);
98}
99#endif
100
Robert Love04896a72009-06-22 18:43:11 +0100101static void msm_stop_tx(struct uart_port *port)
102{
103 struct msm_port *msm_port = UART_TO_MSM(port);
104
105 msm_port->imr &= ~UART_IMR_TXLEV;
106 msm_write(port, msm_port->imr, UART_IMR);
107}
108
109static void msm_start_tx(struct uart_port *port)
110{
111 struct msm_port *msm_port = UART_TO_MSM(port);
112
113 msm_port->imr |= UART_IMR_TXLEV;
114 msm_write(port, msm_port->imr, UART_IMR);
115}
116
117static void msm_stop_rx(struct uart_port *port)
118{
119 struct msm_port *msm_port = UART_TO_MSM(port);
120
121 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
122 msm_write(port, msm_port->imr, UART_IMR);
123}
124
125static void msm_enable_ms(struct uart_port *port)
126{
127 struct msm_port *msm_port = UART_TO_MSM(port);
128
129 msm_port->imr |= UART_IMR_DELTA_CTS;
130 msm_write(port, msm_port->imr, UART_IMR);
131}
132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
134/* turn clock off if TX buffer is empty, otherwise reschedule */
135static enum hrtimer_restart msm_serial_clock_off(struct hrtimer *timer) {
136 struct msm_port *msm_port = container_of(timer, struct msm_port,
137 clk_off_timer);
138 struct uart_port *port = &msm_port->uart;
139 struct circ_buf *xmit = &port->state->xmit;
140 unsigned long flags;
141 int ret = HRTIMER_NORESTART;
142
143 spin_lock_irqsave(&port->lock, flags);
144
145 if (msm_port->clk_state == MSM_CLK_REQUEST_OFF) {
146 if (uart_circ_empty(xmit)) {
147 struct msm_port *msm_port = UART_TO_MSM(port);
148 clk_disable(msm_port->clk);
149 msm_port->clk_state = MSM_CLK_OFF;
150#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
151 if (use_low_power_wakeup(msm_port)) {
152 msm_port->wakeup.ignore = 1;
153 enable_irq(msm_port->wakeup.irq);
154 }
155#endif
156 } else {
157 hrtimer_forward_now(timer, msm_port->clk_off_delay);
158 ret = HRTIMER_RESTART;
159 }
160 }
161
162 spin_unlock_irqrestore(&port->lock, flags);
163
164 return HRTIMER_NORESTART;
165}
166
167/* request to turn off uart clock once pending TX is flushed */
168void msm_serial_clock_request_off(struct uart_port *port) {
169 unsigned long flags;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800170 struct msm_port *msm_port = UART_TO_MSM(port);
171
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700172 spin_lock_irqsave(&port->lock, flags);
173 if (msm_port->clk_state == MSM_CLK_ON) {
174 msm_port->clk_state = MSM_CLK_REQUEST_OFF;
175 /* turn off TX later. unfortunately not all msm uart's have a
176 * TXDONE available, and TXLEV does not wait until completely
177 * flushed, so a timer is our only option
178 */
179 hrtimer_start(&msm_port->clk_off_timer,
180 msm_port->clk_off_delay, HRTIMER_MODE_REL);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800181 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182 spin_unlock_irqrestore(&port->lock, flags);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800183}
184
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185/* request to immediately turn on uart clock.
186 * ignored if there is a pending off request, unless force = 1.
187 */
188void msm_serial_clock_on(struct uart_port *port, int force) {
189 unsigned long flags;
190 struct msm_port *msm_port = UART_TO_MSM(port);
191
192 spin_lock_irqsave(&port->lock, flags);
193
194 switch (msm_port->clk_state) {
195 case MSM_CLK_OFF:
196 clk_enable(msm_port->clk);
197#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
198 if (use_low_power_wakeup(msm_port))
199 disable_irq(msm_port->wakeup.irq);
200#endif
201 force = 1;
202 case MSM_CLK_REQUEST_OFF:
203 if (force) {
204 hrtimer_try_to_cancel(&msm_port->clk_off_timer);
205 msm_port->clk_state = MSM_CLK_ON;
206 }
207 break;
208 case MSM_CLK_ON: break;
209 case MSM_CLK_PORT_OFF: break;
210 }
211
212 spin_unlock_irqrestore(&port->lock, flags);
213}
214#endif
215
216#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
217static irqreturn_t msm_rx_irq(int irq, void *dev_id)
218{
Mayank Ranaa44182a2011-09-20 15:49:47 +0530219 unsigned long flags;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700220 struct uart_port *port = dev_id;
221 struct msm_port *msm_port = UART_TO_MSM(port);
222 int inject_wakeup = 0;
223
Mayank Ranaa44182a2011-09-20 15:49:47 +0530224 spin_lock_irqsave(&port->lock, flags);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700225
226 if (msm_port->clk_state == MSM_CLK_OFF) {
227 /* ignore the first irq - it is a pending irq that occured
228 * before enable_irq() */
229 if (msm_port->wakeup.ignore)
230 msm_port->wakeup.ignore = 0;
231 else
232 inject_wakeup = 1;
233 }
234
235 msm_serial_clock_on(port, 0);
236
237 /* we missed an rx while asleep - it must be a wakeup indicator
238 */
239 if (inject_wakeup) {
240 struct tty_struct *tty = port->state->port.tty;
241 tty_insert_flip_char(tty, WAKE_UP_IND, TTY_NORMAL);
242 tty_flip_buffer_push(tty);
243 }
244
Mayank Ranaa44182a2011-09-20 15:49:47 +0530245 spin_unlock_irqrestore(&port->lock, flags);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700246 return IRQ_HANDLED;
247}
248#endif
249
Robert Love04896a72009-06-22 18:43:11 +0100250static void handle_rx(struct uart_port *port)
251{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700252 struct tty_struct *tty = port->state->port.tty;
Robert Love04896a72009-06-22 18:43:11 +0100253 unsigned int sr;
254
255 /*
256 * Handle overrun. My understanding of the hardware is that overrun
257 * is not tied to the RX buffer, so we handle the case out of band.
258 */
259 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
260 port->icount.overrun++;
261 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
262 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
263 }
264
265 /* and now the main RX loop */
266 while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
267 unsigned int c;
268 char flag = TTY_NORMAL;
269
270 c = msm_read(port, UART_RF);
271
272 if (sr & UART_SR_RX_BREAK) {
273 port->icount.brk++;
274 if (uart_handle_break(port))
275 continue;
276 } else if (sr & UART_SR_PAR_FRAME_ERR) {
277 port->icount.frame++;
278 } else {
279 port->icount.rx++;
280 }
281
282 /* Mask conditions we're ignorning. */
283 sr &= port->read_status_mask;
284
285 if (sr & UART_SR_RX_BREAK) {
286 flag = TTY_BREAK;
287 } else if (sr & UART_SR_PAR_FRAME_ERR) {
288 flag = TTY_FRAME;
289 }
290
291 if (!uart_handle_sysrq_char(port, c))
292 tty_insert_flip_char(tty, c, flag);
293 }
294
295 tty_flip_buffer_push(tty);
296}
297
298static void handle_tx(struct uart_port *port)
299{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700300 struct circ_buf *xmit = &port->state->xmit;
Robert Love04896a72009-06-22 18:43:11 +0100301 struct msm_port *msm_port = UART_TO_MSM(port);
302 int sent_tx;
303
304 if (port->x_char) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700305 msm_write(port, port->x_char, UART_TF);
Robert Love04896a72009-06-22 18:43:11 +0100306 port->icount.tx++;
307 port->x_char = 0;
308 }
309
310 while (msm_read(port, UART_SR) & UART_SR_TX_READY) {
311 if (uart_circ_empty(xmit)) {
312 /* disable tx interrupts */
313 msm_port->imr &= ~UART_IMR_TXLEV;
314 msm_write(port, msm_port->imr, UART_IMR);
315 break;
316 }
317
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700318 msm_write(port, xmit->buf[xmit->tail], UART_TF);
Robert Love04896a72009-06-22 18:43:11 +0100319
320 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
321 port->icount.tx++;
322 sent_tx = 1;
323 }
324
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
326 if (sent_tx && msm_port->clk_state == MSM_CLK_REQUEST_OFF)
327 /* new TX - restart the timer */
328 if (hrtimer_try_to_cancel(&msm_port->clk_off_timer) == 1)
329 hrtimer_start(&msm_port->clk_off_timer,
330 msm_port->clk_off_delay, HRTIMER_MODE_REL);
331#endif
332
Robert Love04896a72009-06-22 18:43:11 +0100333 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
334 uart_write_wakeup(port);
335}
336
337static void handle_delta_cts(struct uart_port *port)
338{
339 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
340 port->icount.cts++;
Alan Coxbdc04e32009-09-19 13:13:31 -0700341 wake_up_interruptible(&port->state->port.delta_msr_wait);
Robert Love04896a72009-06-22 18:43:11 +0100342}
343
344static irqreturn_t msm_irq(int irq, void *dev_id)
345{
Mayank Ranaa44182a2011-09-20 15:49:47 +0530346 unsigned long flags;
Robert Love04896a72009-06-22 18:43:11 +0100347 struct uart_port *port = dev_id;
348 struct msm_port *msm_port = UART_TO_MSM(port);
349 unsigned int misr;
350
Mayank Ranaa44182a2011-09-20 15:49:47 +0530351 spin_lock_irqsave(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100352 misr = msm_read(port, UART_MISR);
353 msm_write(port, 0, UART_IMR); /* disable interrupt */
354
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700355 if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE))
356 handle_rx(port);
Robert Love04896a72009-06-22 18:43:11 +0100357 if (misr & UART_IMR_TXLEV)
358 handle_tx(port);
359 if (misr & UART_IMR_DELTA_CTS)
360 handle_delta_cts(port);
361
362 msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
Mayank Ranaa44182a2011-09-20 15:49:47 +0530363 spin_unlock_irqrestore(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100364
365 return IRQ_HANDLED;
366}
367
368static unsigned int msm_tx_empty(struct uart_port *port)
369{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700370 unsigned int ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700371
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700372 ret = (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700373 return ret;
Robert Love04896a72009-06-22 18:43:11 +0100374}
375
376static unsigned int msm_get_mctrl(struct uart_port *port)
377{
378 return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
379}
380
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700381static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
Robert Love04896a72009-06-22 18:43:11 +0100382{
383 unsigned int mr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700384
Robert Love04896a72009-06-22 18:43:11 +0100385 mr = msm_read(port, UART_MR1);
386
387 if (!(mctrl & TIOCM_RTS)) {
388 mr &= ~UART_MR1_RX_RDY_CTL;
389 msm_write(port, mr, UART_MR1);
390 msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
391 } else {
392 mr |= UART_MR1_RX_RDY_CTL;
393 msm_write(port, mr, UART_MR1);
394 }
395}
396
397static void msm_break_ctl(struct uart_port *port, int break_ctl)
398{
399 if (break_ctl)
400 msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
401 else
402 msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
403}
404
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700405static void msm_set_baud_rate(struct uart_port *port, unsigned int baud)
Robert Love04896a72009-06-22 18:43:11 +0100406{
407 unsigned int baud_code, rxstale, watermark;
408
409 switch (baud) {
410 case 300:
411 baud_code = UART_CSR_300;
412 rxstale = 1;
413 break;
414 case 600:
415 baud_code = UART_CSR_600;
416 rxstale = 1;
417 break;
418 case 1200:
419 baud_code = UART_CSR_1200;
420 rxstale = 1;
421 break;
422 case 2400:
423 baud_code = UART_CSR_2400;
424 rxstale = 1;
425 break;
426 case 4800:
427 baud_code = UART_CSR_4800;
428 rxstale = 1;
429 break;
430 case 9600:
431 baud_code = UART_CSR_9600;
432 rxstale = 2;
433 break;
434 case 14400:
435 baud_code = UART_CSR_14400;
436 rxstale = 3;
437 break;
438 case 19200:
439 baud_code = UART_CSR_19200;
440 rxstale = 4;
441 break;
442 case 28800:
443 baud_code = UART_CSR_28800;
444 rxstale = 6;
445 break;
446 case 38400:
447 baud_code = UART_CSR_38400;
448 rxstale = 8;
449 break;
450 case 57600:
451 baud_code = UART_CSR_57600;
452 rxstale = 16;
453 break;
454 case 115200:
455 default:
456 baud_code = UART_CSR_115200;
457 rxstale = 31;
458 break;
459 }
460
461 msm_write(port, baud_code, UART_CSR);
462
463 /* RX stale watermark */
464 watermark = UART_IPR_STALE_LSB & rxstale;
465 watermark |= UART_IPR_RXSTALE_LAST;
466 watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
467 msm_write(port, watermark, UART_IPR);
468
469 /* set RX watermark */
470 watermark = (port->fifosize * 3) / 4;
471 msm_write(port, watermark, UART_RFWR);
472
473 /* set TX watermark */
474 msm_write(port, 10, UART_TFWR);
475}
476
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700477static void msm_reset(struct uart_port *port)
478{
479 /* reset everything */
480 msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
481 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
482 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
483 msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
484 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
485 msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
486}
Robert Love04896a72009-06-22 18:43:11 +0100487
488static void msm_init_clock(struct uart_port *port)
489{
Mayank Rana7fa5dc92012-01-27 09:07:59 +0530490 int ret;
Robert Love04896a72009-06-22 18:43:11 +0100491 struct msm_port *msm_port = UART_TO_MSM(port);
492
Mayank Rana7fa5dc92012-01-27 09:07:59 +0530493 ret = clk_prepare_enable(msm_port->clk);
494 if (ret) {
495 pr_err("%s(): Can't enable uartclk. ret:%d\n", __func__, ret);
496 return;
497 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700498
499#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
500 msm_port->clk_state = MSM_CLK_ON;
501#endif
502
503 if (port->uartclk == 19200000) {
504 /* clock is TCXO (19.2MHz) */
505 msm_write(port, 0x06, UART_MREG);
506 msm_write(port, 0xF1, UART_NREG);
507 msm_write(port, 0x0F, UART_DREG);
508 msm_write(port, 0x1A, UART_MNDREG);
509 } else {
510 /* clock must be TCXO/4 */
511 msm_write(port, 0x18, UART_MREG);
512 msm_write(port, 0xF6, UART_NREG);
513 msm_write(port, 0x0F, UART_DREG);
514 msm_write(port, 0x0A, UART_MNDREG);
515 }
Robert Love04896a72009-06-22 18:43:11 +0100516}
517
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700518static void msm_deinit_clock(struct uart_port *port)
519{
520 struct msm_port *msm_port = UART_TO_MSM(port);
521
522#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
523 if (msm_port->clk_state != MSM_CLK_OFF)
524 clk_disable(msm_port->clk);
525 msm_port->clk_state = MSM_CLK_PORT_OFF;
526#else
Mayank Rana7fa5dc92012-01-27 09:07:59 +0530527 clk_disable_unprepare(msm_port->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700528#endif
529
530}
Robert Love04896a72009-06-22 18:43:11 +0100531static int msm_startup(struct uart_port *port)
532{
533 struct msm_port *msm_port = UART_TO_MSM(port);
534 unsigned int data, rfr_level;
535 int ret;
536
537 snprintf(msm_port->name, sizeof(msm_port->name),
538 "msm_serial%d", port->line);
539
540 ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
541 msm_port->name, port);
542 if (unlikely(ret))
543 return ret;
544
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700545 if (unlikely(irq_set_irq_wake(port->irq, 1))) {
546 free_irq(port->irq, port);
547 return -ENXIO;
548 }
549
550#ifndef CONFIG_PM_RUNTIME
Robert Love04896a72009-06-22 18:43:11 +0100551 msm_init_clock(port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700552#endif
553 pm_runtime_get_sync(port->dev);
Robert Love04896a72009-06-22 18:43:11 +0100554
555 if (likely(port->fifosize > 12))
556 rfr_level = port->fifosize - 12;
557 else
558 rfr_level = port->fifosize;
559
560 /* set automatic RFR level */
561 data = msm_read(port, UART_MR1);
562 data &= ~UART_MR1_AUTO_RFR_LEVEL1;
563 data &= ~UART_MR1_AUTO_RFR_LEVEL0;
564 data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
565 data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
566 msm_write(port, data, UART_MR1);
567
568 /* make sure that RXSTALE count is non-zero */
569 data = msm_read(port, UART_IPR);
570 if (unlikely(!data)) {
571 data |= UART_IPR_RXSTALE_LAST;
572 data |= UART_IPR_STALE_LSB;
573 msm_write(port, data, UART_IPR);
574 }
575
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576 msm_reset(port);
Robert Love04896a72009-06-22 18:43:11 +0100577
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700578 msm_write(port, 0x05, UART_CR); /* enable TX & RX */
Robert Love04896a72009-06-22 18:43:11 +0100579
580 /* turn on RX and CTS interrupts */
581 msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
582 UART_IMR_CURRENT_CTS;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800583 msm_write(port, msm_port->imr, UART_IMR);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584
585#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
586 if (use_low_power_wakeup(msm_port)) {
587 ret = irq_set_irq_wake(msm_port->wakeup.irq, 1);
588 if (unlikely(ret))
589 return ret;
590 ret = request_irq(msm_port->wakeup.irq, msm_rx_irq,
591 IRQF_TRIGGER_FALLING,
592 "msm_serial_wakeup", msm_port);
593 if (unlikely(ret))
594 return ret;
595 disable_irq(msm_port->wakeup.irq);
596 }
597#endif
598
Robert Love04896a72009-06-22 18:43:11 +0100599 return 0;
600}
601
602static void msm_shutdown(struct uart_port *port)
603{
604 struct msm_port *msm_port = UART_TO_MSM(port);
605
606 msm_port->imr = 0;
607 msm_write(port, 0, UART_IMR); /* disable interrupts */
608
Robert Love04896a72009-06-22 18:43:11 +0100609 free_irq(port->irq, port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700610
611#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
612 if (use_low_power_wakeup(msm_port)) {
613 irq_set_irq_wake(msm_port->wakeup.irq, 0);
614 free_irq(msm_port->wakeup.irq, msm_port);
615 }
616#endif
617#ifndef CONFIG_PM_RUNTIME
618 msm_deinit_clock(port);
619#endif
620 pm_runtime_put_sync(port->dev);
Robert Love04896a72009-06-22 18:43:11 +0100621}
622
623static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
624 struct ktermios *old)
625{
626 unsigned long flags;
627 unsigned int baud, mr;
628
629 spin_lock_irqsave(&port->lock, flags);
630
631 /* calculate and set baud rate */
632 baud = uart_get_baud_rate(port, termios, old, 300, 115200);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700633 msm_set_baud_rate(port, baud);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800634
Robert Love04896a72009-06-22 18:43:11 +0100635 /* calculate parity */
636 mr = msm_read(port, UART_MR2);
637 mr &= ~UART_MR2_PARITY_MODE;
638 if (termios->c_cflag & PARENB) {
639 if (termios->c_cflag & PARODD)
640 mr |= UART_MR2_PARITY_MODE_ODD;
641 else if (termios->c_cflag & CMSPAR)
642 mr |= UART_MR2_PARITY_MODE_SPACE;
643 else
644 mr |= UART_MR2_PARITY_MODE_EVEN;
645 }
646
647 /* calculate bits per char */
648 mr &= ~UART_MR2_BITS_PER_CHAR;
649 switch (termios->c_cflag & CSIZE) {
650 case CS5:
651 mr |= UART_MR2_BITS_PER_CHAR_5;
652 break;
653 case CS6:
654 mr |= UART_MR2_BITS_PER_CHAR_6;
655 break;
656 case CS7:
657 mr |= UART_MR2_BITS_PER_CHAR_7;
658 break;
659 case CS8:
660 default:
661 mr |= UART_MR2_BITS_PER_CHAR_8;
662 break;
663 }
664
665 /* calculate stop bits */
666 mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
667 if (termios->c_cflag & CSTOPB)
668 mr |= UART_MR2_STOP_BIT_LEN_TWO;
669 else
670 mr |= UART_MR2_STOP_BIT_LEN_ONE;
671
672 /* set parity, bits per char, and stop bit */
673 msm_write(port, mr, UART_MR2);
674
675 /* calculate and set hardware flow control */
676 mr = msm_read(port, UART_MR1);
677 mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
678 if (termios->c_cflag & CRTSCTS) {
679 mr |= UART_MR1_CTS_CTL;
680 mr |= UART_MR1_RX_RDY_CTL;
681 }
682 msm_write(port, mr, UART_MR1);
683
684 /* Configure status bits to ignore based on termio flags. */
685 port->read_status_mask = 0;
686 if (termios->c_iflag & INPCK)
687 port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
688 if (termios->c_iflag & (BRKINT | PARMRK))
689 port->read_status_mask |= UART_SR_RX_BREAK;
690
691 uart_update_timeout(port, termios->c_cflag, baud);
Robert Love04896a72009-06-22 18:43:11 +0100692 spin_unlock_irqrestore(&port->lock, flags);
693}
694
695static const char *msm_type(struct uart_port *port)
696{
697 return "MSM";
698}
699
700static void msm_release_port(struct uart_port *port)
701{
702 struct platform_device *pdev = to_platform_device(port->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700703 struct resource *resource;
Robert Love04896a72009-06-22 18:43:11 +0100704 resource_size_t size;
705
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700706 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
707 if (unlikely(!resource))
Robert Love04896a72009-06-22 18:43:11 +0100708 return;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700709 size = resource->end - resource->start + 1;
Robert Love04896a72009-06-22 18:43:11 +0100710
711 release_mem_region(port->mapbase, size);
712 iounmap(port->membase);
713 port->membase = NULL;
714}
715
716static int msm_request_port(struct uart_port *port)
717{
718 struct platform_device *pdev = to_platform_device(port->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700719 struct resource *resource;
Robert Love04896a72009-06-22 18:43:11 +0100720 resource_size_t size;
721
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700722 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
723 if (unlikely(!resource))
Robert Love04896a72009-06-22 18:43:11 +0100724 return -ENXIO;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700725 size = resource->end - resource->start + 1;
Robert Love04896a72009-06-22 18:43:11 +0100726
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700727 if (unlikely(!request_mem_region(port->mapbase, size, "msm_serial")))
Robert Love04896a72009-06-22 18:43:11 +0100728 return -EBUSY;
729
730 port->membase = ioremap(port->mapbase, size);
731 if (!port->membase) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700732 release_mem_region(port->mapbase, size);
733 return -EBUSY;
Robert Love04896a72009-06-22 18:43:11 +0100734 }
735
736 return 0;
737}
738
739static void msm_config_port(struct uart_port *port, int flags)
740{
741 if (flags & UART_CONFIG_TYPE) {
742 port->type = PORT_MSM;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743 msm_request_port(port);
Robert Love04896a72009-06-22 18:43:11 +0100744 }
745}
746
747static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
748{
749 if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
750 return -EINVAL;
751 if (unlikely(port->irq != ser->irq))
752 return -EINVAL;
753 return 0;
754}
755
756static void msm_power(struct uart_port *port, unsigned int state,
757 unsigned int oldstate)
758{
Mayank Rana7fa5dc92012-01-27 09:07:59 +0530759 int ret;
Robert Love04896a72009-06-22 18:43:11 +0100760 struct msm_port *msm_port = UART_TO_MSM(port);
761
762 switch (state) {
763 case 0:
Mayank Rana7fa5dc92012-01-27 09:07:59 +0530764 ret = clk_prepare_enable(msm_port->clk);
765 if (ret)
766 pr_err("msm_serial: %s(): Can't enable uartclk.\n",
767 __func__);
Robert Love04896a72009-06-22 18:43:11 +0100768 break;
769 case 3:
Mayank Rana7fa5dc92012-01-27 09:07:59 +0530770 clk_disable_unprepare(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100771 break;
772 default:
Mayank Rana04570ab2012-01-24 09:58:32 +0530773 pr_err("msm_serial: %s(): Unknown PM state %d\n",
774 __func__, state);
Robert Love04896a72009-06-22 18:43:11 +0100775 }
776}
777
778static struct uart_ops msm_uart_pops = {
779 .tx_empty = msm_tx_empty,
780 .set_mctrl = msm_set_mctrl,
781 .get_mctrl = msm_get_mctrl,
782 .stop_tx = msm_stop_tx,
783 .start_tx = msm_start_tx,
784 .stop_rx = msm_stop_rx,
785 .enable_ms = msm_enable_ms,
786 .break_ctl = msm_break_ctl,
787 .startup = msm_startup,
788 .shutdown = msm_shutdown,
789 .set_termios = msm_set_termios,
790 .type = msm_type,
791 .release_port = msm_release_port,
792 .request_port = msm_request_port,
793 .config_port = msm_config_port,
794 .verify_port = msm_verify_port,
795 .pm = msm_power,
796};
797
798static struct msm_port msm_uart_ports[] = {
799 {
800 .uart = {
801 .iotype = UPIO_MEM,
802 .ops = &msm_uart_pops,
803 .flags = UPF_BOOT_AUTOCONF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700804 .fifosize = 512,
Robert Love04896a72009-06-22 18:43:11 +0100805 .line = 0,
806 },
807 },
808 {
809 .uart = {
810 .iotype = UPIO_MEM,
811 .ops = &msm_uart_pops,
812 .flags = UPF_BOOT_AUTOCONF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700813 .fifosize = 512,
Robert Love04896a72009-06-22 18:43:11 +0100814 .line = 1,
815 },
816 },
817 {
818 .uart = {
819 .iotype = UPIO_MEM,
820 .ops = &msm_uart_pops,
821 .flags = UPF_BOOT_AUTOCONF,
822 .fifosize = 64,
823 .line = 2,
824 },
825 },
826};
827
828#define UART_NR ARRAY_SIZE(msm_uart_ports)
829
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700830static inline struct uart_port * get_port_from_line(unsigned int line)
Robert Love04896a72009-06-22 18:43:11 +0100831{
832 return &msm_uart_ports[line].uart;
833}
834
835#ifdef CONFIG_SERIAL_MSM_CONSOLE
836
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700837/*
838 * Wait for transmitter & holding register to empty
839 * Derived from wait_for_xmitr in 8250 serial driver by Russell King
840 */
841static inline void wait_for_xmitr(struct uart_port *port, int bits)
842{
843 unsigned int status, mr, tmout = 10000;
844
845 /* Wait up to 10ms for the character(s) to be sent. */
846 do {
847 status = msm_read(port, UART_SR);
848
849 if (--tmout == 0)
850 break;
851 udelay(1);
852 } while ((status & bits) != bits);
853
854 mr = msm_read(port, UART_MR1);
855
856 /* Wait up to 1s for flow control if necessary */
857 if (mr & UART_MR1_CTS_CTL) {
858 unsigned int tmout;
859 for (tmout = 1000000; tmout; tmout--) {
860 unsigned int isr = msm_read(port, UART_ISR);
861
862 /* CTS input is active lo */
863 if (!(isr & UART_IMR_CURRENT_CTS))
864 break;
865 udelay(1);
866 touch_nmi_watchdog();
867 }
868 }
869}
870
871
Robert Love04896a72009-06-22 18:43:11 +0100872static void msm_console_putchar(struct uart_port *port, int c)
873{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700874 /* This call can incur significant delay if CTS flowcontrol is enabled
875 * on port and no serial cable is attached.
876 */
877 wait_for_xmitr(port, UART_SR_TX_READY);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800878
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879 msm_write(port, c, UART_TF);
Robert Love04896a72009-06-22 18:43:11 +0100880}
881
882static void msm_console_write(struct console *co, const char *s,
883 unsigned int count)
884{
885 struct uart_port *port;
886 struct msm_port *msm_port;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700887 int locked;
Robert Love04896a72009-06-22 18:43:11 +0100888
889 BUG_ON(co->index < 0 || co->index >= UART_NR);
890
891 port = get_port_from_line(co->index);
892 msm_port = UART_TO_MSM(port);
893
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 /* not pretty, but we can end up here via various convoluted paths */
895 if (port->sysrq || oops_in_progress)
896 locked = spin_trylock(&port->lock);
897 else {
898 locked = 1;
899 spin_lock(&port->lock);
900 }
901
Robert Love04896a72009-06-22 18:43:11 +0100902 uart_console_write(port, s, count, msm_console_putchar);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700903
904 if (locked)
905 spin_unlock(&port->lock);
Robert Love04896a72009-06-22 18:43:11 +0100906}
907
908static int __init msm_console_setup(struct console *co, char *options)
909{
910 struct uart_port *port;
Mayank Ranacf41e612011-09-28 14:49:08 +0530911 int baud = 0, flow, bits, parity;
Robert Love04896a72009-06-22 18:43:11 +0100912
913 if (unlikely(co->index >= UART_NR || co->index < 0))
914 return -ENXIO;
915
916 port = get_port_from_line(co->index);
917
918 if (unlikely(!port->membase))
919 return -ENXIO;
920
921 port->cons = co;
922
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700923 pm_runtime_get_noresume(port->dev);
924
925#ifndef CONFIG_PM_RUNTIME
Robert Love04896a72009-06-22 18:43:11 +0100926 msm_init_clock(port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927#endif
928 pm_runtime_resume(port->dev);
Robert Love04896a72009-06-22 18:43:11 +0100929
930 if (options)
931 uart_parse_options(options, &baud, &parity, &bits, &flow);
932
933 bits = 8;
934 parity = 'n';
935 flow = 'n';
936 msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
937 UART_MR2); /* 8N1 */
938
939 if (baud < 300 || baud > 115200)
940 baud = 115200;
941 msm_set_baud_rate(port, baud);
942
943 msm_reset(port);
944
945 printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
946
947 return uart_set_options(port, co, baud, parity, bits, flow);
948}
949
950static struct uart_driver msm_uart_driver;
951
952static struct console msm_console = {
953 .name = "ttyMSM",
954 .write = msm_console_write,
955 .device = uart_console_device,
956 .setup = msm_console_setup,
957 .flags = CON_PRINTBUFFER,
958 .index = -1,
959 .data = &msm_uart_driver,
960};
961
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700962#define MSM_CONSOLE &msm_console
Robert Love04896a72009-06-22 18:43:11 +0100963
964#else
965#define MSM_CONSOLE NULL
966#endif
967
968static struct uart_driver msm_uart_driver = {
969 .owner = THIS_MODULE,
970 .driver_name = "msm_serial",
971 .dev_name = "ttyMSM",
972 .nr = UART_NR,
973 .cons = MSM_CONSOLE,
974};
975
976static int __init msm_serial_probe(struct platform_device *pdev)
977{
978 struct msm_port *msm_port;
979 struct resource *resource;
980 struct uart_port *port;
Roel Kluin1e091752009-12-21 16:26:49 -0800981 int irq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700982#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
983 struct msm_serial_platform_data *pdata = pdev->dev.platform_data;
984#endif
Robert Love04896a72009-06-22 18:43:11 +0100985
986 if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
987 return -ENXIO;
988
989 printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
990
991 port = get_port_from_line(pdev->id);
992 port->dev = &pdev->dev;
993 msm_port = UART_TO_MSM(port);
994
Matt Wagantalle2522372011-08-17 14:52:21 -0700995 msm_port->clk = clk_get(&pdev->dev, "core_clk");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700996 if (unlikely(IS_ERR(msm_port->clk)))
997 return PTR_ERR(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +0100998 port->uartclk = clk_get_rate(msm_port->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700999 if (!port->uartclk)
1000 port->uartclk = 19200000;
Abhijeet Dharmapurikar18c79d72010-05-20 15:20:23 -07001001
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001002 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Love04896a72009-06-22 18:43:11 +01001003 if (unlikely(!resource))
1004 return -ENXIO;
1005 port->mapbase = resource->start;
1006
Roel Kluin1e091752009-12-21 16:26:49 -08001007 irq = platform_get_irq(pdev, 0);
1008 if (unlikely(irq < 0))
Robert Love04896a72009-06-22 18:43:11 +01001009 return -ENXIO;
Roel Kluin1e091752009-12-21 16:26:49 -08001010 port->irq = irq;
Robert Love04896a72009-06-22 18:43:11 +01001011
1012 platform_set_drvdata(pdev, port);
1013
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001014
1015#ifdef CONFIG_SERIAL_MSM_RX_WAKEUP
1016 if (pdata == NULL)
1017 msm_port->wakeup.irq = -1;
1018 else {
1019 msm_port->wakeup.irq = pdata->wakeup_irq;
1020 msm_port->wakeup.ignore = 1;
1021 msm_port->wakeup.inject_rx = pdata->inject_rx_on_wakeup;
1022 msm_port->wakeup.rx_to_inject = pdata->rx_to_inject;
1023
1024 if (unlikely(msm_port->wakeup.irq <= 0))
1025 return -EINVAL;
1026 }
1027#endif
1028
1029#ifdef CONFIG_SERIAL_MSM_CLOCK_CONTROL
1030 msm_port->clk_state = MSM_CLK_PORT_OFF;
1031 hrtimer_init(&msm_port->clk_off_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1032 msm_port->clk_off_timer.function = msm_serial_clock_off;
1033 msm_port->clk_off_delay = ktime_set(0, 1000000); /* 1 ms */
1034#endif
1035
1036 pm_runtime_enable(port->dev);
Robert Love04896a72009-06-22 18:43:11 +01001037 return uart_add_one_port(&msm_uart_driver, port);
1038}
1039
1040static int __devexit msm_serial_remove(struct platform_device *pdev)
1041{
1042 struct msm_port *msm_port = platform_get_drvdata(pdev);
1043
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001044 pm_runtime_put_sync(&pdev->dev);
1045 pm_runtime_disable(&pdev->dev);
1046
Robert Love04896a72009-06-22 18:43:11 +01001047 clk_put(msm_port->clk);
1048
1049 return 0;
1050}
1051
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001052#ifdef CONFIG_PM
1053static int msm_serial_suspend(struct device *dev)
1054{
1055 struct uart_port *port;
1056 struct platform_device *pdev = to_platform_device(dev);
1057 port = get_port_from_line(pdev->id);
1058
1059 if (port) {
1060 uart_suspend_port(&msm_uart_driver, port);
1061 if (is_console(port))
1062 msm_deinit_clock(port);
1063 }
1064
1065 return 0;
1066}
1067
1068static int msm_serial_resume(struct device *dev)
1069{
1070 struct uart_port *port;
1071 struct platform_device *pdev = to_platform_device(dev);
1072 port = get_port_from_line(pdev->id);
1073
1074 if (port) {
1075 if (is_console(port))
1076 msm_init_clock(port);
1077 uart_resume_port(&msm_uart_driver, port);
1078 }
1079
1080 return 0;
1081}
1082#else
1083#define msm_serial_suspend NULL
1084#define msm_serial_resume NULL
1085#endif
1086
1087static int msm_serial_runtime_suspend(struct device *dev)
1088{
1089 struct platform_device *pdev = to_platform_device(dev);
1090 struct uart_port *port;
1091 port = get_port_from_line(pdev->id);
1092
1093 dev_dbg(dev, "pm_runtime: suspending\n");
1094 msm_deinit_clock(port);
1095 return 0;
1096}
1097
1098static int msm_serial_runtime_resume(struct device *dev)
1099{
1100 struct platform_device *pdev = to_platform_device(dev);
1101 struct uart_port *port;
1102 port = get_port_from_line(pdev->id);
1103
1104 dev_dbg(dev, "pm_runtime: resuming\n");
1105 msm_init_clock(port);
1106 return 0;
1107}
1108
1109static struct dev_pm_ops msm_serial_dev_pm_ops = {
1110 .suspend = msm_serial_suspend,
1111 .resume = msm_serial_resume,
1112 .runtime_suspend = msm_serial_runtime_suspend,
1113 .runtime_resume = msm_serial_runtime_resume,
1114};
1115
Robert Love04896a72009-06-22 18:43:11 +01001116static struct platform_driver msm_platform_driver = {
Robert Love04896a72009-06-22 18:43:11 +01001117 .remove = msm_serial_remove,
1118 .driver = {
1119 .name = "msm_serial",
1120 .owner = THIS_MODULE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001121 .pm = &msm_serial_dev_pm_ops,
Robert Love04896a72009-06-22 18:43:11 +01001122 },
1123};
1124
1125static int __init msm_serial_init(void)
1126{
1127 int ret;
1128
1129 ret = uart_register_driver(&msm_uart_driver);
1130 if (unlikely(ret))
1131 return ret;
1132
1133 ret = platform_driver_probe(&msm_platform_driver, msm_serial_probe);
1134 if (unlikely(ret))
1135 uart_unregister_driver(&msm_uart_driver);
1136
1137 printk(KERN_INFO "msm_serial: driver initialized\n");
1138
1139 return ret;
1140}
1141
1142static void __exit msm_serial_exit(void)
1143{
1144#ifdef CONFIG_SERIAL_MSM_CONSOLE
1145 unregister_console(&msm_console);
1146#endif
1147 platform_driver_unregister(&msm_platform_driver);
1148 uart_unregister_driver(&msm_uart_driver);
1149}
1150
1151module_init(msm_serial_init);
1152module_exit(msm_serial_exit);
1153
1154MODULE_AUTHOR("Robert Love <rlove@google.com>");
1155MODULE_DESCRIPTION("Driver for msm7x serial device");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001156MODULE_LICENSE("GPL v2");