blob: dbca6caa195c97d77e080bcb3db01c2c465d0955 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080031#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include "clock.h"
33#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080034#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070035#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060036#include "rpm_stats.h"
37#include "rpm_log.h"
38#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039
40/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070041#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060043#define MSM_GSBI4_PHYS 0x16300000
44#define MSM_GSBI5_PHYS 0x1A200000
45#define MSM_GSBI6_PHYS 0x16500000
46#define MSM_GSBI7_PHYS 0x16600000
47
Kenneth Heitke748593a2011-07-15 15:45:11 -060048/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070049#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080051#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052
Harini Jayaramanc4c58692011-07-19 14:50:10 -060053/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080054#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
56#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
57#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
58#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
59#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
60#define MSM_QUP_SIZE SZ_4K
61
Kenneth Heitke36920d32011-07-20 16:44:30 -060062/* Address of SSBI CMD */
63#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
64#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
65#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060066
Hemant Kumarcaa09092011-07-30 00:26:33 -070067/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080068#define MSM_HSUSB1_PHYS 0x12500000
69#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070070
Jeff Ohlstein7e668552011-10-06 16:17:25 -070071static struct msm_watchdog_pdata msm_watchdog_pdata = {
72 .pet_time = 10000,
73 .bark_time = 11000,
74 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080075 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070076};
77
78struct platform_device msm8064_device_watchdog = {
79 .name = "msm_watchdog",
80 .id = -1,
81 .dev = {
82 .platform_data = &msm_watchdog_pdata,
83 },
84};
85
Joel King0581896d2011-07-19 16:43:28 -070086static struct resource msm_dmov_resource[] = {
87 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080088 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070089 .flags = IORESOURCE_IRQ,
90 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070091 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080092 .start = 0x18320000,
93 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070094 .flags = IORESOURCE_MEM,
95 },
96};
97
98static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080099 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700100 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700101};
102
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700103struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700104 .name = "msm_dmov",
105 .id = -1,
106 .resource = msm_dmov_resource,
107 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700108 .dev = {
109 .platform_data = &msm_dmov_pdata,
110 },
Joel King0581896d2011-07-19 16:43:28 -0700111};
112
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700113static struct resource resources_uart_gsbi1[] = {
114 {
115 .start = APQ8064_GSBI1_UARTDM_IRQ,
116 .end = APQ8064_GSBI1_UARTDM_IRQ,
117 .flags = IORESOURCE_IRQ,
118 },
119 {
120 .start = MSM_UART1DM_PHYS,
121 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
122 .name = "uartdm_resource",
123 .flags = IORESOURCE_MEM,
124 },
125 {
126 .start = MSM_GSBI1_PHYS,
127 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
128 .name = "gsbi_resource",
129 .flags = IORESOURCE_MEM,
130 },
131};
132
133struct platform_device apq8064_device_uart_gsbi1 = {
134 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800135 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700136 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
137 .resource = resources_uart_gsbi1,
138};
139
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700140static struct resource resources_uart_gsbi3[] = {
141 {
142 .start = GSBI3_UARTDM_IRQ,
143 .end = GSBI3_UARTDM_IRQ,
144 .flags = IORESOURCE_IRQ,
145 },
146 {
147 .start = MSM_UART3DM_PHYS,
148 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
149 .name = "uartdm_resource",
150 .flags = IORESOURCE_MEM,
151 },
152 {
153 .start = MSM_GSBI3_PHYS,
154 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
155 .name = "gsbi_resource",
156 .flags = IORESOURCE_MEM,
157 },
158};
159
160struct platform_device apq8064_device_uart_gsbi3 = {
161 .name = "msm_serial_hsl",
162 .id = 0,
163 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
164 .resource = resources_uart_gsbi3,
165};
166
Jing Lin04601f92012-02-05 15:36:07 -0800167static struct resource resources_qup_i2c_gsbi3[] = {
168 {
169 .name = "gsbi_qup_i2c_addr",
170 .start = MSM_GSBI3_PHYS,
171 .end = MSM_GSBI3_PHYS + 4 - 1,
172 .flags = IORESOURCE_MEM,
173 },
174 {
175 .name = "qup_phys_addr",
176 .start = MSM_GSBI3_QUP_PHYS,
177 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
178 .flags = IORESOURCE_MEM,
179 },
180 {
181 .name = "qup_err_intr",
182 .start = GSBI3_QUP_IRQ,
183 .end = GSBI3_QUP_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
186 {
187 .name = "i2c_clk",
188 .start = 9,
189 .end = 9,
190 .flags = IORESOURCE_IO,
191 },
192 {
193 .name = "i2c_sda",
194 .start = 8,
195 .end = 8,
196 .flags = IORESOURCE_IO,
197 },
198};
199
David Keitel3c40fc52012-02-09 17:53:52 -0800200static struct resource resources_qup_i2c_gsbi1[] = {
201 {
202 .name = "gsbi_qup_i2c_addr",
203 .start = MSM_GSBI1_PHYS,
204 .end = MSM_GSBI1_PHYS + 4 - 1,
205 .flags = IORESOURCE_MEM,
206 },
207 {
208 .name = "qup_phys_addr",
209 .start = MSM_GSBI1_QUP_PHYS,
210 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
211 .flags = IORESOURCE_MEM,
212 },
213 {
214 .name = "qup_err_intr",
215 .start = APQ8064_GSBI1_QUP_IRQ,
216 .end = APQ8064_GSBI1_QUP_IRQ,
217 .flags = IORESOURCE_IRQ,
218 },
219 {
220 .name = "i2c_clk",
221 .start = 21,
222 .end = 21,
223 .flags = IORESOURCE_IO,
224 },
225 {
226 .name = "i2c_sda",
227 .start = 20,
228 .end = 20,
229 .flags = IORESOURCE_IO,
230 },
231};
232
233struct platform_device apq8064_device_qup_i2c_gsbi1 = {
234 .name = "qup_i2c",
235 .id = 0,
236 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
237 .resource = resources_qup_i2c_gsbi1,
238};
239
Jing Lin04601f92012-02-05 15:36:07 -0800240struct platform_device apq8064_device_qup_i2c_gsbi3 = {
241 .name = "qup_i2c",
242 .id = 3,
243 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
244 .resource = resources_qup_i2c_gsbi3,
245};
246
Kenneth Heitke748593a2011-07-15 15:45:11 -0600247static struct resource resources_qup_i2c_gsbi4[] = {
248 {
249 .name = "gsbi_qup_i2c_addr",
250 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600251 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600252 .flags = IORESOURCE_MEM,
253 },
254 {
255 .name = "qup_phys_addr",
256 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600257 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .name = "qup_err_intr",
262 .start = GSBI4_QUP_IRQ,
263 .end = GSBI4_QUP_IRQ,
264 .flags = IORESOURCE_IRQ,
265 },
Kevin Chand07220e2012-02-13 15:52:22 -0800266 {
267 .name = "i2c_clk",
268 .start = 11,
269 .end = 11,
270 .flags = IORESOURCE_IO,
271 },
272 {
273 .name = "i2c_sda",
274 .start = 10,
275 .end = 10,
276 .flags = IORESOURCE_IO,
277 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600278};
279
280struct platform_device apq8064_device_qup_i2c_gsbi4 = {
281 .name = "qup_i2c",
282 .id = 4,
283 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
284 .resource = resources_qup_i2c_gsbi4,
285};
286
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287static struct resource resources_qup_spi_gsbi5[] = {
288 {
289 .name = "spi_base",
290 .start = MSM_GSBI5_QUP_PHYS,
291 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
292 .flags = IORESOURCE_MEM,
293 },
294 {
295 .name = "gsbi_base",
296 .start = MSM_GSBI5_PHYS,
297 .end = MSM_GSBI5_PHYS + 4 - 1,
298 .flags = IORESOURCE_MEM,
299 },
300 {
301 .name = "spi_irq_in",
302 .start = GSBI5_QUP_IRQ,
303 .end = GSBI5_QUP_IRQ,
304 .flags = IORESOURCE_IRQ,
305 },
306};
307
308struct platform_device apq8064_device_qup_spi_gsbi5 = {
309 .name = "spi_qsd",
310 .id = 0,
311 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
312 .resource = resources_qup_spi_gsbi5,
313};
314
Jin Hong4bbbfba2012-02-02 21:48:07 -0800315static struct resource resources_uart_gsbi7[] = {
316 {
317 .start = GSBI7_UARTDM_IRQ,
318 .end = GSBI7_UARTDM_IRQ,
319 .flags = IORESOURCE_IRQ,
320 },
321 {
322 .start = MSM_UART7DM_PHYS,
323 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
324 .name = "uartdm_resource",
325 .flags = IORESOURCE_MEM,
326 },
327 {
328 .start = MSM_GSBI7_PHYS,
329 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
330 .name = "gsbi_resource",
331 .flags = IORESOURCE_MEM,
332 },
333};
334
335struct platform_device apq8064_device_uart_gsbi7 = {
336 .name = "msm_serial_hsl",
337 .id = 0,
338 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
339 .resource = resources_uart_gsbi7,
340};
341
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800342struct platform_device apq_pcm = {
343 .name = "msm-pcm-dsp",
344 .id = -1,
345};
346
347struct platform_device apq_pcm_routing = {
348 .name = "msm-pcm-routing",
349 .id = -1,
350};
351
352struct platform_device apq_cpudai0 = {
353 .name = "msm-dai-q6",
354 .id = 0x4000,
355};
356
357struct platform_device apq_cpudai1 = {
358 .name = "msm-dai-q6",
359 .id = 0x4001,
360};
361
362struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800363 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800364 .id = 8,
365};
366
367struct platform_device apq_cpudai_bt_rx = {
368 .name = "msm-dai-q6",
369 .id = 0x3000,
370};
371
372struct platform_device apq_cpudai_bt_tx = {
373 .name = "msm-dai-q6",
374 .id = 0x3001,
375};
376
377struct platform_device apq_cpudai_fm_rx = {
378 .name = "msm-dai-q6",
379 .id = 0x3004,
380};
381
382struct platform_device apq_cpudai_fm_tx = {
383 .name = "msm-dai-q6",
384 .id = 0x3005,
385};
386
387/*
388 * Machine specific data for AUX PCM Interface
389 * which the driver will be unware of.
390 */
391struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
392 .clk = "pcm_clk",
393 .mode = AFE_PCM_CFG_MODE_PCM,
394 .sync = AFE_PCM_CFG_SYNC_INT,
395 .frame = AFE_PCM_CFG_FRM_256BPF,
396 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
397 .slot = 0,
398 .data = AFE_PCM_CFG_CDATAOE_MASTER,
399 .pcm_clk_rate = 2048000,
400};
401
402struct platform_device apq_cpudai_auxpcm_rx = {
403 .name = "msm-dai-q6",
404 .id = 2,
405 .dev = {
406 .platform_data = &apq_auxpcm_rx_pdata,
407 },
408};
409
410struct platform_device apq_cpudai_auxpcm_tx = {
411 .name = "msm-dai-q6",
412 .id = 3,
413};
414
415struct platform_device apq_cpu_fe = {
416 .name = "msm-dai-fe",
417 .id = -1,
418};
419
420struct platform_device apq_stub_codec = {
421 .name = "msm-stub-codec",
422 .id = 1,
423};
424
425struct platform_device apq_voice = {
426 .name = "msm-pcm-voice",
427 .id = -1,
428};
429
430struct platform_device apq_voip = {
431 .name = "msm-voip-dsp",
432 .id = -1,
433};
434
435struct platform_device apq_lpa_pcm = {
436 .name = "msm-pcm-lpa",
437 .id = -1,
438};
439
440struct platform_device apq_pcm_hostless = {
441 .name = "msm-pcm-hostless",
442 .id = -1,
443};
444
445struct platform_device apq_cpudai_afe_01_rx = {
446 .name = "msm-dai-q6",
447 .id = 0xE0,
448};
449
450struct platform_device apq_cpudai_afe_01_tx = {
451 .name = "msm-dai-q6",
452 .id = 0xF0,
453};
454
455struct platform_device apq_cpudai_afe_02_rx = {
456 .name = "msm-dai-q6",
457 .id = 0xF1,
458};
459
460struct platform_device apq_cpudai_afe_02_tx = {
461 .name = "msm-dai-q6",
462 .id = 0xE1,
463};
464
465struct platform_device apq_pcm_afe = {
466 .name = "msm-pcm-afe",
467 .id = -1,
468};
469
Neema Shetty8427c262012-02-16 11:23:43 -0800470struct platform_device apq_cpudai_stub = {
471 .name = "msm-dai-stub",
472 .id = -1,
473};
474
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700475static struct resource resources_ssbi_pmic1[] = {
476 {
477 .start = MSM_PMIC1_SSBI_CMD_PHYS,
478 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
479 .flags = IORESOURCE_MEM,
480 },
481};
482
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600483#define LPASS_SLIMBUS_PHYS 0x28080000
484#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800485#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600486/* Board info for the slimbus slave device */
487static struct resource slimbus_res[] = {
488 {
489 .start = LPASS_SLIMBUS_PHYS,
490 .end = LPASS_SLIMBUS_PHYS + 8191,
491 .flags = IORESOURCE_MEM,
492 .name = "slimbus_physical",
493 },
494 {
495 .start = LPASS_SLIMBUS_BAM_PHYS,
496 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
497 .flags = IORESOURCE_MEM,
498 .name = "slimbus_bam_physical",
499 },
500 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800501 .start = LPASS_SLIMBUS_SLEW,
502 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
503 .flags = IORESOURCE_MEM,
504 .name = "slimbus_slew_reg",
505 },
506 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600507 .start = SLIMBUS0_CORE_EE1_IRQ,
508 .end = SLIMBUS0_CORE_EE1_IRQ,
509 .flags = IORESOURCE_IRQ,
510 .name = "slimbus_irq",
511 },
512 {
513 .start = SLIMBUS0_BAM_EE1_IRQ,
514 .end = SLIMBUS0_BAM_EE1_IRQ,
515 .flags = IORESOURCE_IRQ,
516 .name = "slimbus_bam_irq",
517 },
518};
519
520struct platform_device apq8064_slim_ctrl = {
521 .name = "msm_slim_ctrl",
522 .id = 1,
523 .num_resources = ARRAY_SIZE(slimbus_res),
524 .resource = slimbus_res,
525 .dev = {
526 .coherent_dma_mask = 0xffffffffULL,
527 },
528};
529
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530struct platform_device apq8064_device_ssbi_pmic1 = {
531 .name = "msm_ssbi",
532 .id = 0,
533 .resource = resources_ssbi_pmic1,
534 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
535};
536
537static struct resource resources_ssbi_pmic2[] = {
538 {
539 .start = MSM_PMIC2_SSBI_CMD_PHYS,
540 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
541 .flags = IORESOURCE_MEM,
542 },
543};
544
545struct platform_device apq8064_device_ssbi_pmic2 = {
546 .name = "msm_ssbi",
547 .id = 1,
548 .resource = resources_ssbi_pmic2,
549 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
550};
551
552static struct resource resources_otg[] = {
553 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800554 .start = MSM_HSUSB1_PHYS,
555 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700556 .flags = IORESOURCE_MEM,
557 },
558 {
559 .start = USB1_HS_IRQ,
560 .end = USB1_HS_IRQ,
561 .flags = IORESOURCE_IRQ,
562 },
563};
564
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700565struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700566 .name = "msm_otg",
567 .id = -1,
568 .num_resources = ARRAY_SIZE(resources_otg),
569 .resource = resources_otg,
570 .dev = {
571 .coherent_dma_mask = 0xffffffff,
572 },
573};
574
575static struct resource resources_hsusb[] = {
576 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800577 .start = MSM_HSUSB1_PHYS,
578 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579 .flags = IORESOURCE_MEM,
580 },
581 {
582 .start = USB1_HS_IRQ,
583 .end = USB1_HS_IRQ,
584 .flags = IORESOURCE_IRQ,
585 },
586};
587
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700588struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700589 .name = "msm_hsusb",
590 .id = -1,
591 .num_resources = ARRAY_SIZE(resources_hsusb),
592 .resource = resources_hsusb,
593 .dev = {
594 .coherent_dma_mask = 0xffffffff,
595 },
596};
597
Hemant Kumard86c4882012-01-24 19:39:37 -0800598static struct resource resources_hsusb_host[] = {
599 {
600 .start = MSM_HSUSB1_PHYS,
601 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
602 .flags = IORESOURCE_MEM,
603 },
604 {
605 .start = USB1_HS_IRQ,
606 .end = USB1_HS_IRQ,
607 .flags = IORESOURCE_IRQ,
608 },
609};
610
Hemant Kumara945b472012-01-25 15:08:06 -0800611static struct resource resources_hsic_host[] = {
612 {
613 .start = 0x12510000,
614 .end = 0x12510000 + SZ_4K - 1,
615 .flags = IORESOURCE_MEM,
616 },
617 {
618 .start = USB2_HSIC_IRQ,
619 .end = USB2_HSIC_IRQ,
620 .flags = IORESOURCE_IRQ,
621 },
622 {
623 .start = MSM_GPIO_TO_INT(49),
624 .end = MSM_GPIO_TO_INT(49),
625 .name = "peripheral_status_irq",
626 .flags = IORESOURCE_IRQ,
627 },
628};
629
Hemant Kumard86c4882012-01-24 19:39:37 -0800630static u64 dma_mask = DMA_BIT_MASK(32);
631struct platform_device apq8064_device_hsusb_host = {
632 .name = "msm_hsusb_host",
633 .id = -1,
634 .num_resources = ARRAY_SIZE(resources_hsusb_host),
635 .resource = resources_hsusb_host,
636 .dev = {
637 .dma_mask = &dma_mask,
638 .coherent_dma_mask = 0xffffffff,
639 },
640};
641
Hemant Kumara945b472012-01-25 15:08:06 -0800642struct platform_device apq8064_device_hsic_host = {
643 .name = "msm_hsic_host",
644 .id = -1,
645 .num_resources = ARRAY_SIZE(resources_hsic_host),
646 .resource = resources_hsic_host,
647 .dev = {
648 .dma_mask = &dma_mask,
649 .coherent_dma_mask = DMA_BIT_MASK(32),
650 },
651};
652
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800653/* MSM Video core device */
654#ifdef CONFIG_MSM_BUS_SCALING
655static struct msm_bus_vectors vidc_init_vectors[] = {
656 {
657 .src = MSM_BUS_MASTER_VIDEO_ENC,
658 .dst = MSM_BUS_SLAVE_EBI_CH0,
659 .ab = 0,
660 .ib = 0,
661 },
662 {
663 .src = MSM_BUS_MASTER_VIDEO_DEC,
664 .dst = MSM_BUS_SLAVE_EBI_CH0,
665 .ab = 0,
666 .ib = 0,
667 },
668 {
669 .src = MSM_BUS_MASTER_AMPSS_M0,
670 .dst = MSM_BUS_SLAVE_EBI_CH0,
671 .ab = 0,
672 .ib = 0,
673 },
674 {
675 .src = MSM_BUS_MASTER_AMPSS_M0,
676 .dst = MSM_BUS_SLAVE_EBI_CH0,
677 .ab = 0,
678 .ib = 0,
679 },
680};
681static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
682 {
683 .src = MSM_BUS_MASTER_VIDEO_ENC,
684 .dst = MSM_BUS_SLAVE_EBI_CH0,
685 .ab = 54525952,
686 .ib = 436207616,
687 },
688 {
689 .src = MSM_BUS_MASTER_VIDEO_DEC,
690 .dst = MSM_BUS_SLAVE_EBI_CH0,
691 .ab = 72351744,
692 .ib = 289406976,
693 },
694 {
695 .src = MSM_BUS_MASTER_AMPSS_M0,
696 .dst = MSM_BUS_SLAVE_EBI_CH0,
697 .ab = 500000,
698 .ib = 1000000,
699 },
700 {
701 .src = MSM_BUS_MASTER_AMPSS_M0,
702 .dst = MSM_BUS_SLAVE_EBI_CH0,
703 .ab = 500000,
704 .ib = 1000000,
705 },
706};
707static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
708 {
709 .src = MSM_BUS_MASTER_VIDEO_ENC,
710 .dst = MSM_BUS_SLAVE_EBI_CH0,
711 .ab = 40894464,
712 .ib = 327155712,
713 },
714 {
715 .src = MSM_BUS_MASTER_VIDEO_DEC,
716 .dst = MSM_BUS_SLAVE_EBI_CH0,
717 .ab = 48234496,
718 .ib = 192937984,
719 },
720 {
721 .src = MSM_BUS_MASTER_AMPSS_M0,
722 .dst = MSM_BUS_SLAVE_EBI_CH0,
723 .ab = 500000,
724 .ib = 2000000,
725 },
726 {
727 .src = MSM_BUS_MASTER_AMPSS_M0,
728 .dst = MSM_BUS_SLAVE_EBI_CH0,
729 .ab = 500000,
730 .ib = 2000000,
731 },
732};
733static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
734 {
735 .src = MSM_BUS_MASTER_VIDEO_ENC,
736 .dst = MSM_BUS_SLAVE_EBI_CH0,
737 .ab = 163577856,
738 .ib = 1308622848,
739 },
740 {
741 .src = MSM_BUS_MASTER_VIDEO_DEC,
742 .dst = MSM_BUS_SLAVE_EBI_CH0,
743 .ab = 219152384,
744 .ib = 876609536,
745 },
746 {
747 .src = MSM_BUS_MASTER_AMPSS_M0,
748 .dst = MSM_BUS_SLAVE_EBI_CH0,
749 .ab = 1750000,
750 .ib = 3500000,
751 },
752 {
753 .src = MSM_BUS_MASTER_AMPSS_M0,
754 .dst = MSM_BUS_SLAVE_EBI_CH0,
755 .ab = 1750000,
756 .ib = 3500000,
757 },
758};
759static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
760 {
761 .src = MSM_BUS_MASTER_VIDEO_ENC,
762 .dst = MSM_BUS_SLAVE_EBI_CH0,
763 .ab = 121634816,
764 .ib = 973078528,
765 },
766 {
767 .src = MSM_BUS_MASTER_VIDEO_DEC,
768 .dst = MSM_BUS_SLAVE_EBI_CH0,
769 .ab = 155189248,
770 .ib = 620756992,
771 },
772 {
773 .src = MSM_BUS_MASTER_AMPSS_M0,
774 .dst = MSM_BUS_SLAVE_EBI_CH0,
775 .ab = 1750000,
776 .ib = 7000000,
777 },
778 {
779 .src = MSM_BUS_MASTER_AMPSS_M0,
780 .dst = MSM_BUS_SLAVE_EBI_CH0,
781 .ab = 1750000,
782 .ib = 7000000,
783 },
784};
785static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
786 {
787 .src = MSM_BUS_MASTER_VIDEO_ENC,
788 .dst = MSM_BUS_SLAVE_EBI_CH0,
789 .ab = 372244480,
790 .ib = 2560000000U,
791 },
792 {
793 .src = MSM_BUS_MASTER_VIDEO_DEC,
794 .dst = MSM_BUS_SLAVE_EBI_CH0,
795 .ab = 501219328,
796 .ib = 2560000000U,
797 },
798 {
799 .src = MSM_BUS_MASTER_AMPSS_M0,
800 .dst = MSM_BUS_SLAVE_EBI_CH0,
801 .ab = 2500000,
802 .ib = 5000000,
803 },
804 {
805 .src = MSM_BUS_MASTER_AMPSS_M0,
806 .dst = MSM_BUS_SLAVE_EBI_CH0,
807 .ab = 2500000,
808 .ib = 5000000,
809 },
810};
811static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
812 {
813 .src = MSM_BUS_MASTER_VIDEO_ENC,
814 .dst = MSM_BUS_SLAVE_EBI_CH0,
815 .ab = 222298112,
816 .ib = 2560000000U,
817 },
818 {
819 .src = MSM_BUS_MASTER_VIDEO_DEC,
820 .dst = MSM_BUS_SLAVE_EBI_CH0,
821 .ab = 330301440,
822 .ib = 2560000000U,
823 },
824 {
825 .src = MSM_BUS_MASTER_AMPSS_M0,
826 .dst = MSM_BUS_SLAVE_EBI_CH0,
827 .ab = 2500000,
828 .ib = 700000000,
829 },
830 {
831 .src = MSM_BUS_MASTER_AMPSS_M0,
832 .dst = MSM_BUS_SLAVE_EBI_CH0,
833 .ab = 2500000,
834 .ib = 10000000,
835 },
836};
837
838static struct msm_bus_paths vidc_bus_client_config[] = {
839 {
840 ARRAY_SIZE(vidc_init_vectors),
841 vidc_init_vectors,
842 },
843 {
844 ARRAY_SIZE(vidc_venc_vga_vectors),
845 vidc_venc_vga_vectors,
846 },
847 {
848 ARRAY_SIZE(vidc_vdec_vga_vectors),
849 vidc_vdec_vga_vectors,
850 },
851 {
852 ARRAY_SIZE(vidc_venc_720p_vectors),
853 vidc_venc_720p_vectors,
854 },
855 {
856 ARRAY_SIZE(vidc_vdec_720p_vectors),
857 vidc_vdec_720p_vectors,
858 },
859 {
860 ARRAY_SIZE(vidc_venc_1080p_vectors),
861 vidc_venc_1080p_vectors,
862 },
863 {
864 ARRAY_SIZE(vidc_vdec_1080p_vectors),
865 vidc_vdec_1080p_vectors,
866 },
867};
868
869static struct msm_bus_scale_pdata vidc_bus_client_data = {
870 vidc_bus_client_config,
871 ARRAY_SIZE(vidc_bus_client_config),
872 .name = "vidc",
873};
874#endif
875
876
877#define APQ8064_VIDC_BASE_PHYS 0x04400000
878#define APQ8064_VIDC_BASE_SIZE 0x00100000
879
880static struct resource apq8064_device_vidc_resources[] = {
881 {
882 .start = APQ8064_VIDC_BASE_PHYS,
883 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
884 .flags = IORESOURCE_MEM,
885 },
886 {
887 .start = VCODEC_IRQ,
888 .end = VCODEC_IRQ,
889 .flags = IORESOURCE_IRQ,
890 },
891};
892
893struct msm_vidc_platform_data apq8064_vidc_platform_data = {
894#ifdef CONFIG_MSM_BUS_SCALING
895 .vidc_bus_client_pdata = &vidc_bus_client_data,
896#endif
897#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
898 .memtype = ION_CP_MM_HEAP_ID,
899 .enable_ion = 1,
900#else
901 .memtype = MEMTYPE_EBI1,
902 .enable_ion = 0,
903#endif
904 .disable_dmx = 0,
905 .disable_fullhd = 0,
906};
907
908struct platform_device apq8064_msm_device_vidc = {
909 .name = "msm_vidc",
910 .id = 0,
911 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
912 .resource = apq8064_device_vidc_resources,
913 .dev = {
914 .platform_data = &apq8064_vidc_platform_data,
915 },
916};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700917#define MSM_SDC1_BASE 0x12400000
918#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
919#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
920#define MSM_SDC2_BASE 0x12140000
921#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
922#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
923#define MSM_SDC3_BASE 0x12180000
924#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
925#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
926#define MSM_SDC4_BASE 0x121C0000
927#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
928#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
929
930static struct resource resources_sdc1[] = {
931 {
932 .name = "core_mem",
933 .flags = IORESOURCE_MEM,
934 .start = MSM_SDC1_BASE,
935 .end = MSM_SDC1_DML_BASE - 1,
936 },
937 {
938 .name = "core_irq",
939 .flags = IORESOURCE_IRQ,
940 .start = SDC1_IRQ_0,
941 .end = SDC1_IRQ_0
942 },
943#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
944 {
945 .name = "sdcc_dml_addr",
946 .start = MSM_SDC1_DML_BASE,
947 .end = MSM_SDC1_BAM_BASE - 1,
948 .flags = IORESOURCE_MEM,
949 },
950 {
951 .name = "sdcc_bam_addr",
952 .start = MSM_SDC1_BAM_BASE,
953 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
954 .flags = IORESOURCE_MEM,
955 },
956 {
957 .name = "sdcc_bam_irq",
958 .start = SDC1_BAM_IRQ,
959 .end = SDC1_BAM_IRQ,
960 .flags = IORESOURCE_IRQ,
961 },
962#endif
963};
964
965static struct resource resources_sdc2[] = {
966 {
967 .name = "core_mem",
968 .flags = IORESOURCE_MEM,
969 .start = MSM_SDC2_BASE,
970 .end = MSM_SDC2_DML_BASE - 1,
971 },
972 {
973 .name = "core_irq",
974 .flags = IORESOURCE_IRQ,
975 .start = SDC2_IRQ_0,
976 .end = SDC2_IRQ_0
977 },
978#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
979 {
980 .name = "sdcc_dml_addr",
981 .start = MSM_SDC2_DML_BASE,
982 .end = MSM_SDC2_BAM_BASE - 1,
983 .flags = IORESOURCE_MEM,
984 },
985 {
986 .name = "sdcc_bam_addr",
987 .start = MSM_SDC2_BAM_BASE,
988 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
989 .flags = IORESOURCE_MEM,
990 },
991 {
992 .name = "sdcc_bam_irq",
993 .start = SDC2_BAM_IRQ,
994 .end = SDC2_BAM_IRQ,
995 .flags = IORESOURCE_IRQ,
996 },
997#endif
998};
999
1000static struct resource resources_sdc3[] = {
1001 {
1002 .name = "core_mem",
1003 .flags = IORESOURCE_MEM,
1004 .start = MSM_SDC3_BASE,
1005 .end = MSM_SDC3_DML_BASE - 1,
1006 },
1007 {
1008 .name = "core_irq",
1009 .flags = IORESOURCE_IRQ,
1010 .start = SDC3_IRQ_0,
1011 .end = SDC3_IRQ_0
1012 },
1013#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1014 {
1015 .name = "sdcc_dml_addr",
1016 .start = MSM_SDC3_DML_BASE,
1017 .end = MSM_SDC3_BAM_BASE - 1,
1018 .flags = IORESOURCE_MEM,
1019 },
1020 {
1021 .name = "sdcc_bam_addr",
1022 .start = MSM_SDC3_BAM_BASE,
1023 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1024 .flags = IORESOURCE_MEM,
1025 },
1026 {
1027 .name = "sdcc_bam_irq",
1028 .start = SDC3_BAM_IRQ,
1029 .end = SDC3_BAM_IRQ,
1030 .flags = IORESOURCE_IRQ,
1031 },
1032#endif
1033};
1034
1035static struct resource resources_sdc4[] = {
1036 {
1037 .name = "core_mem",
1038 .flags = IORESOURCE_MEM,
1039 .start = MSM_SDC4_BASE,
1040 .end = MSM_SDC4_DML_BASE - 1,
1041 },
1042 {
1043 .name = "core_irq",
1044 .flags = IORESOURCE_IRQ,
1045 .start = SDC4_IRQ_0,
1046 .end = SDC4_IRQ_0
1047 },
1048#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1049 {
1050 .name = "sdcc_dml_addr",
1051 .start = MSM_SDC4_DML_BASE,
1052 .end = MSM_SDC4_BAM_BASE - 1,
1053 .flags = IORESOURCE_MEM,
1054 },
1055 {
1056 .name = "sdcc_bam_addr",
1057 .start = MSM_SDC4_BAM_BASE,
1058 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1059 .flags = IORESOURCE_MEM,
1060 },
1061 {
1062 .name = "sdcc_bam_irq",
1063 .start = SDC4_BAM_IRQ,
1064 .end = SDC4_BAM_IRQ,
1065 .flags = IORESOURCE_IRQ,
1066 },
1067#endif
1068};
1069
1070struct platform_device apq8064_device_sdc1 = {
1071 .name = "msm_sdcc",
1072 .id = 1,
1073 .num_resources = ARRAY_SIZE(resources_sdc1),
1074 .resource = resources_sdc1,
1075 .dev = {
1076 .coherent_dma_mask = 0xffffffff,
1077 },
1078};
1079
1080struct platform_device apq8064_device_sdc2 = {
1081 .name = "msm_sdcc",
1082 .id = 2,
1083 .num_resources = ARRAY_SIZE(resources_sdc2),
1084 .resource = resources_sdc2,
1085 .dev = {
1086 .coherent_dma_mask = 0xffffffff,
1087 },
1088};
1089
1090struct platform_device apq8064_device_sdc3 = {
1091 .name = "msm_sdcc",
1092 .id = 3,
1093 .num_resources = ARRAY_SIZE(resources_sdc3),
1094 .resource = resources_sdc3,
1095 .dev = {
1096 .coherent_dma_mask = 0xffffffff,
1097 },
1098};
1099
1100struct platform_device apq8064_device_sdc4 = {
1101 .name = "msm_sdcc",
1102 .id = 4,
1103 .num_resources = ARRAY_SIZE(resources_sdc4),
1104 .resource = resources_sdc4,
1105 .dev = {
1106 .coherent_dma_mask = 0xffffffff,
1107 },
1108};
1109
1110static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1111 &apq8064_device_sdc1,
1112 &apq8064_device_sdc2,
1113 &apq8064_device_sdc3,
1114 &apq8064_device_sdc4,
1115};
1116
1117int __init apq8064_add_sdcc(unsigned int controller,
1118 struct mmc_platform_data *plat)
1119{
1120 struct platform_device *pdev;
1121
1122 if (!plat)
1123 return 0;
1124 if (controller < 1 || controller > 4)
1125 return -EINVAL;
1126
1127 pdev = apq8064_sdcc_devices[controller-1];
1128 pdev->dev.platform_data = plat;
1129 return platform_device_register(pdev);
1130}
1131
Yan He06913ce2011-08-26 16:33:46 -07001132static struct resource resources_sps[] = {
1133 {
1134 .name = "pipe_mem",
1135 .start = 0x12800000,
1136 .end = 0x12800000 + 0x4000 - 1,
1137 .flags = IORESOURCE_MEM,
1138 },
1139 {
1140 .name = "bamdma_dma",
1141 .start = 0x12240000,
1142 .end = 0x12240000 + 0x1000 - 1,
1143 .flags = IORESOURCE_MEM,
1144 },
1145 {
1146 .name = "bamdma_bam",
1147 .start = 0x12244000,
1148 .end = 0x12244000 + 0x4000 - 1,
1149 .flags = IORESOURCE_MEM,
1150 },
1151 {
1152 .name = "bamdma_irq",
1153 .start = SPS_BAM_DMA_IRQ,
1154 .end = SPS_BAM_DMA_IRQ,
1155 .flags = IORESOURCE_IRQ,
1156 },
1157};
1158
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001159struct platform_device msm_bus_8064_sys_fabric = {
1160 .name = "msm_bus_fabric",
1161 .id = MSM_BUS_FAB_SYSTEM,
1162};
1163struct platform_device msm_bus_8064_apps_fabric = {
1164 .name = "msm_bus_fabric",
1165 .id = MSM_BUS_FAB_APPSS,
1166};
1167struct platform_device msm_bus_8064_mm_fabric = {
1168 .name = "msm_bus_fabric",
1169 .id = MSM_BUS_FAB_MMSS,
1170};
1171struct platform_device msm_bus_8064_sys_fpb = {
1172 .name = "msm_bus_fabric",
1173 .id = MSM_BUS_FAB_SYSTEM_FPB,
1174};
1175struct platform_device msm_bus_8064_cpss_fpb = {
1176 .name = "msm_bus_fabric",
1177 .id = MSM_BUS_FAB_CPSS_FPB,
1178};
1179
Yan He06913ce2011-08-26 16:33:46 -07001180static struct msm_sps_platform_data msm_sps_pdata = {
1181 .bamdma_restricted_pipes = 0x06,
1182};
1183
1184struct platform_device msm_device_sps_apq8064 = {
1185 .name = "msm_sps",
1186 .id = -1,
1187 .num_resources = ARRAY_SIZE(resources_sps),
1188 .resource = resources_sps,
1189 .dev.platform_data = &msm_sps_pdata,
1190};
1191
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001192struct platform_device msm_device_smd_apq8064 = {
1193 .name = "msm_smd",
1194 .id = -1,
1195};
1196
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001197#ifdef CONFIG_HW_RANDOM_MSM
1198/* PRNG device */
1199#define MSM_PRNG_PHYS 0x1A500000
1200static struct resource rng_resources = {
1201 .flags = IORESOURCE_MEM,
1202 .start = MSM_PRNG_PHYS,
1203 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1204};
1205
1206struct platform_device apq8064_device_rng = {
1207 .name = "msm_rng",
1208 .id = 0,
1209 .num_resources = 1,
1210 .resource = &rng_resources,
1211};
1212#endif
1213
Matt Wagantall292aace2012-01-26 19:12:34 -08001214static struct resource msm_gss_resources[] = {
1215 {
1216 .start = 0x10000000,
1217 .end = 0x10000000 + SZ_256 - 1,
1218 .flags = IORESOURCE_MEM,
1219 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001220 {
1221 .start = 0x10008000,
1222 .end = 0x10008000 + SZ_256 - 1,
1223 .flags = IORESOURCE_MEM,
1224 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001225};
1226
1227struct platform_device msm_gss = {
1228 .name = "pil_gss",
1229 .id = -1,
1230 .num_resources = ARRAY_SIZE(msm_gss_resources),
1231 .resource = msm_gss_resources,
1232};
1233
Matt Wagantall1875d322012-02-22 16:11:33 -08001234struct platform_device *apq8064_fs_devices[] = {
1235 FS_8X60(FS_ROT, "fs_rot"),
1236 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1237 FS_8X60(FS_VFE, "fs_vfe"),
1238 FS_8X60(FS_VPE, "fs_vpe"),
1239 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1240 FS_8X60(FS_VED, "fs_ved"),
1241 FS_8X60(FS_VCAP, "fs_vcap"),
1242};
1243unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1244
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001245static struct clk_lookup msm_clocks_8064_dummy[] = {
1246 CLK_DUMMY("pll2", PLL2, NULL, 0),
1247 CLK_DUMMY("pll8", PLL8, NULL, 0),
1248 CLK_DUMMY("pll4", PLL4, NULL, 0),
1249
1250 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1251 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1252 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1253 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1254 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1255 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1256 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1257 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1258 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1259 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1260 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1261 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1262 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1263 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1264 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1265 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1266
Matt Wagantalle2522372011-08-17 14:52:21 -07001267 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1268 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1269 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001270 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001271 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1272 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1273 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1274 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1275 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1276 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1277 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1278 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1279 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001280 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1281 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001282 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001283 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1284 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001285 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1286 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001287 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001288 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001289 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001290 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1291 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1292 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1293 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001294 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001295 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001296 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1297 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1298 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1299 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1300 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1301 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1302 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001303 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1304 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1305 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1306 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001307 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1308 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1309 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1310 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001311 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001312 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1313 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001314 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001315 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1316 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001317 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001318 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001319 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001320 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1321 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1322 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1323 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001324 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1325 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1326 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1327 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001328 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1329 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001330 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1331 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1332 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1333 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1334 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001335 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1336 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1337 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1338 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1339 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1340 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1341 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1342 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1343 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1344 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1345 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1346 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1347 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1348 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1349 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001350 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1351 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001352 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001353 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001354 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001355 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1357 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1358 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001359 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001360 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001361 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001363 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1364 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001365 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001366 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001367 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1368 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1369 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1370 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1371 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1372 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001373 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1375 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1376 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1377 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001378 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001379 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1380 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001381 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1382 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1383 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1384 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1385 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1386 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001387 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1388 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1389 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1390 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001391 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001392 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1393 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001394 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1395 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001396 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001397 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001398 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001399 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001400 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1401 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1402 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1403 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1404 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1405 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1406 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1407 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1408 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1409 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1410 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1411 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1412 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1413 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001414 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001415
1416 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001417 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001418 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1419 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1420 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1421 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1423 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001424 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001425 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1426 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1427 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1428 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1429 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1430 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001431};
1432
Stephen Boydbb600ae2011-08-02 20:11:40 -07001433struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1434 .table = msm_clocks_8064_dummy,
1435 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1436};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001437
1438struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1439 .reg_base_addrs = {
1440 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1441 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1442 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1443 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1444 },
1445 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1446 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1447 .ipc_rpm_val = 4,
1448 .target_id = {
1449 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1450 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1451 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1452 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1453 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1454 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1455 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1456 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1457 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1458 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1459 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1460 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1461 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1462 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1463 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1464 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1465 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1466 APPS_FABRIC_CFG_HALT, 2),
1467 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1468 APPS_FABRIC_CFG_CLKMOD, 3),
1469 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1470 APPS_FABRIC_CFG_IOCTL, 1),
1471 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1472 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1473 SYS_FABRIC_CFG_HALT, 2),
1474 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1475 SYS_FABRIC_CFG_CLKMOD, 3),
1476 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1477 SYS_FABRIC_CFG_IOCTL, 1),
1478 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1479 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1480 MMSS_FABRIC_CFG_HALT, 2),
1481 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1482 MMSS_FABRIC_CFG_CLKMOD, 3),
1483 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1484 MMSS_FABRIC_CFG_IOCTL, 1),
1485 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1486 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1487 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1488 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1489 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1490 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1491 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1492 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1493 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1494 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1495 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1496 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1497 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1498 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1499 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1500 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1501 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1502 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1503 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1504 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1505 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1506 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1507 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1508 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1509 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1510 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1511 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1512 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1513 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1514 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1515 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1516 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1517 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1518 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1519 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1520 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1521 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1522 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1523 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1524 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1525 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1526 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1527 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1528 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1529 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1530 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1531 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1532 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1533 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1534 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1535 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1536 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1537 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1538 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1539 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1540 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1541 },
1542 .target_status = {
1543 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1544 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1545 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1546 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1547 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1548 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1549 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1550 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1551 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1552 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1553 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1554 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1555 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1556 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1557 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1558 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1559 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1560 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1561 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1562 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1563 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1564 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1565 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1566 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1567 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1568 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1569 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1570 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1571 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1572 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1573 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1574 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1575 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1576 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1577 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1578 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1579 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1580 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1581 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1582 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1583 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1584 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1585 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1586 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1587 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1588 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1589 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1590 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1591 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1592 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1593 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1594 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1595 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1596 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1597 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1598 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1599 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1600 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1601 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1602 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1603 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1604 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1605 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1606 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1607 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1608 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1609 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1610 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1611 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1612 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1613 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1614 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1615 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1616 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1617 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1618 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1619 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1620 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1621 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1622 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1623 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1624 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1625 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1626 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1627 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1628 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1629 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1630 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1631 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1632 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1633 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1634 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1635 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1636 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1637 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1638 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1639 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1640 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1641 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1642 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1643 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1644 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1645 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1646 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1647 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1648 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1649 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1650 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1651 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1652 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1653 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1654 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1655 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1656 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1657 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1658 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1659 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1660 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1661 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1662 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1663 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1664 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1665 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1666 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1667 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1668 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1669 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1670 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1671 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1672 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1673 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1674 },
1675 .target_ctrl_id = {
1676 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1677 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1678 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1679 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1680 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1681 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1682 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1683 },
1684 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1685 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1686 .sel_last = MSM_RPM_8064_SEL_LAST,
1687 .ver = {3, 0, 0},
1688};
1689
1690struct platform_device apq8064_rpm_device = {
1691 .name = "msm_rpm",
1692 .id = -1,
1693};
1694
1695static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1696 .phys_addr_base = 0x0010D204,
1697 .phys_size = SZ_8K,
1698};
1699
1700struct platform_device apq8064_rpm_stat_device = {
1701 .name = "msm_rpm_stat",
1702 .id = -1,
1703 .dev = {
1704 .platform_data = &msm_rpm_stat_pdata,
1705 },
1706};
1707
1708static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1709 .phys_addr_base = 0x0010C000,
1710 .reg_offsets = {
1711 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1712 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1713 },
1714 .phys_size = SZ_8K,
1715 .log_len = 4096, /* log's buffer length in bytes */
1716 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1717};
1718
1719struct platform_device apq8064_rpm_log_device = {
1720 .name = "msm_rpm_log",
1721 .id = -1,
1722 .dev = {
1723 .platform_data = &msm_rpm_log_pdata,
1724 },
1725};
1726
1727#ifdef CONFIG_MSM_MPM
1728static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1729 [1] = MSM_GPIO_TO_INT(26),
1730 [2] = MSM_GPIO_TO_INT(88),
1731 [4] = MSM_GPIO_TO_INT(73),
1732 [5] = MSM_GPIO_TO_INT(74),
1733 [6] = MSM_GPIO_TO_INT(75),
1734 [7] = MSM_GPIO_TO_INT(76),
1735 [8] = MSM_GPIO_TO_INT(77),
1736 [9] = MSM_GPIO_TO_INT(36),
1737 [10] = MSM_GPIO_TO_INT(84),
1738 [11] = MSM_GPIO_TO_INT(7),
1739 [12] = MSM_GPIO_TO_INT(11),
1740 [13] = MSM_GPIO_TO_INT(52),
1741 [14] = MSM_GPIO_TO_INT(15),
1742 [15] = MSM_GPIO_TO_INT(83),
1743 [16] = USB3_HS_IRQ,
1744 [19] = MSM_GPIO_TO_INT(61),
1745 [20] = MSM_GPIO_TO_INT(58),
1746 [23] = MSM_GPIO_TO_INT(65),
1747 [24] = MSM_GPIO_TO_INT(63),
1748 [25] = USB1_HS_IRQ,
1749 [27] = HDMI_IRQ,
1750 [29] = MSM_GPIO_TO_INT(22),
1751 [30] = MSM_GPIO_TO_INT(72),
1752 [31] = USB4_HS_IRQ,
1753 [33] = MSM_GPIO_TO_INT(44),
1754 [34] = MSM_GPIO_TO_INT(39),
1755 [35] = MSM_GPIO_TO_INT(19),
1756 [36] = MSM_GPIO_TO_INT(23),
1757 [37] = MSM_GPIO_TO_INT(41),
1758 [38] = MSM_GPIO_TO_INT(30),
1759 [41] = MSM_GPIO_TO_INT(42),
1760 [42] = MSM_GPIO_TO_INT(56),
1761 [43] = MSM_GPIO_TO_INT(55),
1762 [44] = MSM_GPIO_TO_INT(50),
1763 [45] = MSM_GPIO_TO_INT(49),
1764 [46] = MSM_GPIO_TO_INT(47),
1765 [47] = MSM_GPIO_TO_INT(45),
1766 [48] = MSM_GPIO_TO_INT(38),
1767 [49] = MSM_GPIO_TO_INT(34),
1768 [50] = MSM_GPIO_TO_INT(32),
1769 [51] = MSM_GPIO_TO_INT(29),
1770 [52] = MSM_GPIO_TO_INT(18),
1771 [53] = MSM_GPIO_TO_INT(10),
1772 [54] = MSM_GPIO_TO_INT(81),
1773 [55] = MSM_GPIO_TO_INT(6),
1774};
1775
1776static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1777 TLMM_MSM_SUMMARY_IRQ,
1778 RPM_APCC_CPU0_GP_HIGH_IRQ,
1779 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1780 RPM_APCC_CPU0_GP_LOW_IRQ,
1781 RPM_APCC_CPU0_WAKE_UP_IRQ,
1782 RPM_APCC_CPU1_GP_HIGH_IRQ,
1783 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1784 RPM_APCC_CPU1_GP_LOW_IRQ,
1785 RPM_APCC_CPU1_WAKE_UP_IRQ,
1786 MSS_TO_APPS_IRQ_0,
1787 MSS_TO_APPS_IRQ_1,
1788 MSS_TO_APPS_IRQ_2,
1789 MSS_TO_APPS_IRQ_3,
1790 MSS_TO_APPS_IRQ_4,
1791 MSS_TO_APPS_IRQ_5,
1792 MSS_TO_APPS_IRQ_6,
1793 MSS_TO_APPS_IRQ_7,
1794 MSS_TO_APPS_IRQ_8,
1795 MSS_TO_APPS_IRQ_9,
1796 LPASS_SCSS_GP_LOW_IRQ,
1797 LPASS_SCSS_GP_MEDIUM_IRQ,
1798 LPASS_SCSS_GP_HIGH_IRQ,
1799 SPS_MTI_30,
1800 SPS_MTI_31,
1801 RIVA_APSS_SPARE_IRQ,
1802 RIVA_APPS_WLAN_SMSM_IRQ,
1803 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1804 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1805};
1806
1807struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1808 .irqs_m2a = msm_mpm_irqs_m2a,
1809 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1810 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1811 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1812 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1813 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1814 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1815 .mpm_apps_ipc_val = BIT(1),
1816 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1817
1818};
1819#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001820
1821#define MDM2AP_ERRFATAL 19
1822#define AP2MDM_ERRFATAL 18
1823#define MDM2AP_STATUS 49
1824#define AP2MDM_STATUS 48
1825#define AP2MDM_PMIC_RESET_N 27
1826
1827static struct resource mdm_resources[] = {
1828 {
1829 .start = MDM2AP_ERRFATAL,
1830 .end = MDM2AP_ERRFATAL,
1831 .name = "MDM2AP_ERRFATAL",
1832 .flags = IORESOURCE_IO,
1833 },
1834 {
1835 .start = AP2MDM_ERRFATAL,
1836 .end = AP2MDM_ERRFATAL,
1837 .name = "AP2MDM_ERRFATAL",
1838 .flags = IORESOURCE_IO,
1839 },
1840 {
1841 .start = MDM2AP_STATUS,
1842 .end = MDM2AP_STATUS,
1843 .name = "MDM2AP_STATUS",
1844 .flags = IORESOURCE_IO,
1845 },
1846 {
1847 .start = AP2MDM_STATUS,
1848 .end = AP2MDM_STATUS,
1849 .name = "AP2MDM_STATUS",
1850 .flags = IORESOURCE_IO,
1851 },
1852 {
1853 .start = AP2MDM_PMIC_RESET_N,
1854 .end = AP2MDM_PMIC_RESET_N,
1855 .name = "AP2MDM_PMIC_RESET_N",
1856 .flags = IORESOURCE_IO,
1857 },
1858};
1859
1860struct platform_device mdm_8064_device = {
1861 .name = "mdm2_modem",
1862 .id = -1,
1863 .num_resources = ARRAY_SIZE(mdm_resources),
1864 .resource = mdm_resources,
1865};
1866