| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 1 | /* | 
| Eric Miao | 0d1bde9 | 2008-08-06 15:51:53 +0800 | [diff] [blame] | 2 | *  linux/arch/arm/mach-pxa/cpufreq-pxa2xx.c | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 3 | * | 
|  | 4 | *  Copyright (C) 2002,2003 Intrinsyc Software | 
|  | 5 | * | 
|  | 6 | * This program is free software; you can redistribute it and/or modify | 
|  | 7 | * it under the terms of the GNU General Public License as published by | 
|  | 8 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 9 | * (at your option) any later version. | 
|  | 10 | * | 
|  | 11 | * This program is distributed in the hope that it will be useful, | 
|  | 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 14 | * GNU General Public License for more details. | 
|  | 15 | * | 
|  | 16 | * You should have received a copy of the GNU General Public License | 
|  | 17 | * along with this program; if not, write to the Free Software | 
|  | 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA | 
|  | 19 | * | 
|  | 20 | * History: | 
|  | 21 | *   31-Jul-2002 : Initial version [FB] | 
|  | 22 | *   29-Jan-2003 : added PXA255 support [FB] | 
|  | 23 | *   20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.) | 
|  | 24 | * | 
|  | 25 | * Note: | 
|  | 26 | *   This driver may change the memory bus clock rate, but will not do any | 
|  | 27 | *   platform specific access timing changes... for example if you have flash | 
|  | 28 | *   memory connected to CS0, you will need to register a platform specific | 
|  | 29 | *   notifier which will adjust the memory access strobes to maintain a | 
|  | 30 | *   minimum strobe width. | 
|  | 31 | * | 
|  | 32 | */ | 
|  | 33 |  | 
|  | 34 | #include <linux/kernel.h> | 
|  | 35 | #include <linux/module.h> | 
|  | 36 | #include <linux/sched.h> | 
|  | 37 | #include <linux/init.h> | 
|  | 38 | #include <linux/cpufreq.h> | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 39 | #include <linux/err.h> | 
|  | 40 | #include <linux/regulator/consumer.h> | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 41 |  | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 42 | #include <mach/pxa2xx-regs.h> | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 43 |  | 
|  | 44 | #ifdef DEBUG | 
|  | 45 | static unsigned int freq_debug; | 
| Randy Dunlap | c710e39 | 2008-02-27 12:11:16 -0800 | [diff] [blame] | 46 | module_param(freq_debug, uint, 0); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 47 | MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0"); | 
|  | 48 | #else | 
|  | 49 | #define freq_debug  0 | 
|  | 50 | #endif | 
|  | 51 |  | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 52 | static struct regulator *vcc_core; | 
|  | 53 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 54 | static unsigned int pxa27x_maxfreq; | 
|  | 55 | module_param(pxa27x_maxfreq, uint, 0); | 
|  | 56 | MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz" | 
|  | 57 | "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)"); | 
|  | 58 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 59 | typedef struct { | 
|  | 60 | unsigned int khz; | 
|  | 61 | unsigned int membus; | 
|  | 62 | unsigned int cccr; | 
|  | 63 | unsigned int div2; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 64 | unsigned int cclkcfg; | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 65 | int vmin; | 
|  | 66 | int vmax; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 67 | } pxa_freqs_t; | 
|  | 68 |  | 
|  | 69 | /* Define the refresh period in mSec for the SDRAM and the number of rows */ | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 70 | #define SDRAM_TREF	64	/* standard 64ms SDRAM */ | 
| Philipp Zabel | a10c287 | 2008-06-29 16:53:34 +0200 | [diff] [blame] | 71 | static unsigned int sdram_rows; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 72 |  | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 73 | #define CCLKCFG_TURBO		0x1 | 
|  | 74 | #define CCLKCFG_FCS		0x2 | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 75 | #define CCLKCFG_HALFTURBO	0x4 | 
|  | 76 | #define CCLKCFG_FASTBUS		0x8 | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 77 | #define MDREFR_DB2_MASK		(MDREFR_K2DB2 | MDREFR_K1DB2) | 
|  | 78 | #define MDREFR_DRI_MASK		0xFFF | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 79 |  | 
| Philipp Zabel | a10c287 | 2008-06-29 16:53:34 +0200 | [diff] [blame] | 80 | #define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3) | 
|  | 81 | #define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3) | 
|  | 82 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 83 | /* | 
|  | 84 | * PXA255 definitions | 
|  | 85 | */ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 86 | /* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */ | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 87 | #define CCLKCFG			CCLKCFG_TURBO | CCLKCFG_FCS | 
|  | 88 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 89 | static pxa_freqs_t pxa255_run_freqs[] = | 
|  | 90 | { | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 91 | /* CPU   MEMBUS  CCCR  DIV2 CCLKCFG	           run  turbo PXbus SDRAM */ | 
|  | 92 | { 99500,  99500, 0x121, 1,  CCLKCFG, -1, -1},	/*  99,   99,   50,   50  */ | 
|  | 93 | {132700, 132700, 0x123, 1,  CCLKCFG, -1, -1},	/* 133,  133,   66,   66  */ | 
|  | 94 | {199100,  99500, 0x141, 0,  CCLKCFG, -1, -1},	/* 199,  199,   99,   99  */ | 
|  | 95 | {265400, 132700, 0x143, 1,  CCLKCFG, -1, -1},	/* 265,  265,  133,   66  */ | 
|  | 96 | {331800, 165900, 0x145, 1,  CCLKCFG, -1, -1},	/* 331,  331,  166,   83  */ | 
|  | 97 | {398100,  99500, 0x161, 0,  CCLKCFG, -1, -1},	/* 398,  398,  196,   99  */ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 98 | }; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 99 |  | 
|  | 100 | /* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */ | 
|  | 101 | static pxa_freqs_t pxa255_turbo_freqs[] = | 
|  | 102 | { | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 103 | /* CPU   MEMBUS  CCCR  DIV2 CCLKCFG	   run  turbo PXbus SDRAM */ | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 104 | { 99500, 99500,  0x121, 1,  CCLKCFG, -1, -1},	/*  99,   99,   50,   50  */ | 
|  | 105 | {199100, 99500,  0x221, 0,  CCLKCFG, -1, -1},	/*  99,  199,   50,   99  */ | 
|  | 106 | {298500, 99500,  0x321, 0,  CCLKCFG, -1, -1},	/*  99,  287,   50,   99  */ | 
|  | 107 | {298600, 99500,  0x1c1, 0,  CCLKCFG, -1, -1},	/* 199,  287,   99,   99  */ | 
|  | 108 | {398100, 99500,  0x241, 0,  CCLKCFG, -1, -1},	/* 199,  398,   99,   99  */ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 109 | }; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 110 |  | 
|  | 111 | #define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs) | 
|  | 112 | #define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs) | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 113 |  | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 114 | static struct cpufreq_frequency_table | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 115 | pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1]; | 
|  | 116 | static struct cpufreq_frequency_table | 
|  | 117 | pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1]; | 
|  | 118 |  | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 119 | static unsigned int pxa255_turbo_table; | 
|  | 120 | module_param(pxa255_turbo_table, uint, 0); | 
|  | 121 | MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)"); | 
|  | 122 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 123 | /* | 
|  | 124 | * PXA270 definitions | 
|  | 125 | * | 
|  | 126 | * For the PXA27x: | 
|  | 127 | * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG. | 
|  | 128 | * | 
|  | 129 | * A = 0 => memory controller clock from table 3-7, | 
|  | 130 | * A = 1 => memory controller clock = system bus clock | 
|  | 131 | * Run mode frequency	= 13 MHz * L | 
|  | 132 | * Turbo mode frequency = 13 MHz * L * N | 
|  | 133 | * System bus frequency = 13 MHz * L / (B + 1) | 
|  | 134 | * | 
|  | 135 | * In CCCR: | 
|  | 136 | * A = 1 | 
|  | 137 | * L = 16	  oscillator to run mode ratio | 
|  | 138 | * 2N = 6	  2 * (turbo mode to run mode ratio) | 
|  | 139 | * | 
|  | 140 | * In CCLKCFG: | 
|  | 141 | * B = 1	  Fast bus mode | 
|  | 142 | * HT = 0	  Half-Turbo mode | 
|  | 143 | * T = 1	  Turbo mode | 
|  | 144 | * | 
|  | 145 | * For now, just support some of the combinations in table 3-7 of | 
|  | 146 | * PXA27x Processor Family Developer's Manual to simplify frequency | 
|  | 147 | * change sequences. | 
|  | 148 | */ | 
|  | 149 | #define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L) | 
|  | 150 | #define CCLKCFG2(B, HT, T) \ | 
|  | 151 | (CCLKCFG_FCS | \ | 
|  | 152 | ((B)  ? CCLKCFG_FASTBUS : 0) | \ | 
|  | 153 | ((HT) ? CCLKCFG_HALFTURBO : 0) | \ | 
|  | 154 | ((T)  ? CCLKCFG_TURBO : 0)) | 
|  | 155 |  | 
|  | 156 | static pxa_freqs_t pxa27x_freqs[] = { | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 157 | {104000, 104000, PXA27x_CCCR(1,	 8, 2), 0, CCLKCFG2(1, 0, 1),  900000, 1705000 }, | 
|  | 158 | {156000, 104000, PXA27x_CCCR(1,	 8, 6), 0, CCLKCFG2(1, 1, 1), 1000000, 1705000 }, | 
|  | 159 | {208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1), 1180000, 1705000 }, | 
|  | 160 | {312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1), 1250000, 1705000 }, | 
|  | 161 | {416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1), 1350000, 1705000 }, | 
|  | 162 | {520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1), 1450000, 1705000 }, | 
|  | 163 | {624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1), 1550000, 1705000 } | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 164 | }; | 
|  | 165 |  | 
|  | 166 | #define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs) | 
|  | 167 | static struct cpufreq_frequency_table | 
|  | 168 | pxa27x_freq_table[NUM_PXA27x_FREQS+1]; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 169 |  | 
|  | 170 | extern unsigned get_clk_frequency_khz(int info); | 
|  | 171 |  | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 172 | #ifdef CONFIG_REGULATOR | 
|  | 173 |  | 
|  | 174 | static int pxa_cpufreq_change_voltage(pxa_freqs_t *pxa_freq) | 
|  | 175 | { | 
|  | 176 | int ret = 0; | 
|  | 177 | int vmin, vmax; | 
|  | 178 |  | 
|  | 179 | if (!cpu_is_pxa27x()) | 
|  | 180 | return 0; | 
|  | 181 |  | 
|  | 182 | vmin = pxa_freq->vmin; | 
|  | 183 | vmax = pxa_freq->vmax; | 
|  | 184 | if ((vmin == -1) || (vmax == -1)) | 
|  | 185 | return 0; | 
|  | 186 |  | 
|  | 187 | ret = regulator_set_voltage(vcc_core, vmin, vmax); | 
|  | 188 | if (ret) | 
|  | 189 | pr_err("cpufreq: Failed to set vcc_core in [%dmV..%dmV]\n", | 
|  | 190 | vmin, vmax); | 
|  | 191 | return ret; | 
|  | 192 | } | 
|  | 193 |  | 
|  | 194 | static __init void pxa_cpufreq_init_voltages(void) | 
|  | 195 | { | 
|  | 196 | vcc_core = regulator_get(NULL, "vcc_core"); | 
|  | 197 | if (IS_ERR(vcc_core)) { | 
|  | 198 | pr_info("cpufreq: Didn't find vcc_core regulator\n"); | 
|  | 199 | vcc_core = NULL; | 
|  | 200 | } else { | 
|  | 201 | pr_info("cpufreq: Found vcc_core regulator\n"); | 
|  | 202 | } | 
|  | 203 | } | 
|  | 204 | #else | 
|  | 205 | static int pxa_cpufreq_change_voltage(pxa_freqs_t *pxa_freq) | 
|  | 206 | { | 
|  | 207 | return 0; | 
|  | 208 | } | 
|  | 209 |  | 
|  | 210 | static __init void pxa_cpufreq_init_voltages(void) { } | 
|  | 211 | #endif | 
|  | 212 |  | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 213 | static void find_freq_tables(struct cpufreq_frequency_table **freq_table, | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 214 | pxa_freqs_t **pxa_freqs) | 
|  | 215 | { | 
|  | 216 | if (cpu_is_pxa25x()) { | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 217 | if (!pxa255_turbo_table) { | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 218 | *pxa_freqs = pxa255_run_freqs; | 
|  | 219 | *freq_table = pxa255_run_freq_table; | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 220 | } else { | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 221 | *pxa_freqs = pxa255_turbo_freqs; | 
|  | 222 | *freq_table = pxa255_turbo_freq_table; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 223 | } | 
|  | 224 | } | 
|  | 225 | if (cpu_is_pxa27x()) { | 
|  | 226 | *pxa_freqs = pxa27x_freqs; | 
|  | 227 | *freq_table = pxa27x_freq_table; | 
|  | 228 | } | 
|  | 229 | } | 
|  | 230 |  | 
|  | 231 | static void pxa27x_guess_max_freq(void) | 
|  | 232 | { | 
|  | 233 | if (!pxa27x_maxfreq) { | 
|  | 234 | pxa27x_maxfreq = 416000; | 
|  | 235 | printk(KERN_INFO "PXA CPU 27x max frequency not defined " | 
|  | 236 | "(pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n", | 
|  | 237 | pxa27x_maxfreq); | 
|  | 238 | } else { | 
|  | 239 | pxa27x_maxfreq *= 1000; | 
|  | 240 | } | 
|  | 241 | } | 
|  | 242 |  | 
| Philipp Zabel | a10c287 | 2008-06-29 16:53:34 +0200 | [diff] [blame] | 243 | static void init_sdram_rows(void) | 
|  | 244 | { | 
|  | 245 | uint32_t mdcnfg = MDCNFG; | 
|  | 246 | unsigned int drac2 = 0, drac0 = 0; | 
|  | 247 |  | 
|  | 248 | if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3)) | 
|  | 249 | drac2 = MDCNFG_DRAC2(mdcnfg); | 
|  | 250 |  | 
|  | 251 | if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1)) | 
|  | 252 | drac0 = MDCNFG_DRAC0(mdcnfg); | 
|  | 253 |  | 
|  | 254 | sdram_rows = 1 << (11 + max(drac0, drac2)); | 
|  | 255 | } | 
|  | 256 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 257 | static u32 mdrefr_dri(unsigned int freq) | 
|  | 258 | { | 
|  | 259 | u32 dri = 0; | 
|  | 260 |  | 
|  | 261 | if (cpu_is_pxa25x()) | 
| Philipp Zabel | a10c287 | 2008-06-29 16:53:34 +0200 | [diff] [blame] | 262 | dri = ((freq * SDRAM_TREF) / (sdram_rows * 32)); | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 263 | if (cpu_is_pxa27x()) | 
| Philipp Zabel | a10c287 | 2008-06-29 16:53:34 +0200 | [diff] [blame] | 264 | dri = ((freq * SDRAM_TREF) / (sdram_rows - 31)) / 32; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 265 | return dri; | 
|  | 266 | } | 
|  | 267 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 268 | /* find a valid frequency point */ | 
|  | 269 | static int pxa_verify_policy(struct cpufreq_policy *policy) | 
|  | 270 | { | 
|  | 271 | struct cpufreq_frequency_table *pxa_freqs_table; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 272 | pxa_freqs_t *pxa_freqs; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 273 | int ret; | 
|  | 274 |  | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 275 | find_freq_tables(&pxa_freqs_table, &pxa_freqs); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 276 | ret = cpufreq_frequency_table_verify(policy, pxa_freqs_table); | 
|  | 277 |  | 
|  | 278 | if (freq_debug) | 
|  | 279 | pr_debug("Verified CPU policy: %dKhz min to %dKhz max\n", | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 280 | policy->min, policy->max); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 281 |  | 
|  | 282 | return ret; | 
|  | 283 | } | 
|  | 284 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 285 | static unsigned int pxa_cpufreq_get(unsigned int cpu) | 
|  | 286 | { | 
|  | 287 | return get_clk_frequency_khz(0); | 
|  | 288 | } | 
|  | 289 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 290 | static int pxa_set_target(struct cpufreq_policy *policy, | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 291 | unsigned int target_freq, | 
|  | 292 | unsigned int relation) | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 293 | { | 
|  | 294 | struct cpufreq_frequency_table *pxa_freqs_table; | 
|  | 295 | pxa_freqs_t *pxa_freq_settings; | 
|  | 296 | struct cpufreq_freqs freqs; | 
| Holger Schurig | ea833f0 | 2008-02-11 16:53:15 +0100 | [diff] [blame] | 297 | unsigned int idx; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 298 | unsigned long flags; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 299 | unsigned int new_freq_cpu, new_freq_mem; | 
|  | 300 | unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg; | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 301 | int ret = 0; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 302 |  | 
|  | 303 | /* Get the current policy */ | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 304 | find_freq_tables(&pxa_freqs_table, &pxa_freq_settings); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 305 |  | 
|  | 306 | /* Lookup the next frequency */ | 
|  | 307 | if (cpufreq_frequency_table_target(policy, pxa_freqs_table, | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 308 | target_freq, relation, &idx)) { | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 309 | return -EINVAL; | 
|  | 310 | } | 
|  | 311 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 312 | new_freq_cpu = pxa_freq_settings[idx].khz; | 
|  | 313 | new_freq_mem = pxa_freq_settings[idx].membus; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 314 | freqs.old = policy->cur; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 315 | freqs.new = new_freq_cpu; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 316 | freqs.cpu = policy->cpu; | 
|  | 317 |  | 
|  | 318 | if (freq_debug) | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 319 | pr_debug(KERN_INFO "Changing CPU frequency to %d Mhz, " | 
|  | 320 | "(SDRAM %d Mhz)\n", | 
|  | 321 | freqs.new / 1000, (pxa_freq_settings[idx].div2) ? | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 322 | (new_freq_mem / 2000) : (new_freq_mem / 1000)); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 323 |  | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 324 | if (vcc_core && freqs.new > freqs.old) | 
|  | 325 | ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]); | 
|  | 326 | if (ret) | 
|  | 327 | return ret; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 328 | /* | 
|  | 329 | * Tell everyone what we're about to do... | 
|  | 330 | * you should add a notify client with any platform specific | 
|  | 331 | * Vcc changing capability | 
|  | 332 | */ | 
|  | 333 | cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE); | 
|  | 334 |  | 
|  | 335 | /* Calculate the next MDREFR.  If we're slowing down the SDRAM clock | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 336 | * we need to preset the smaller DRI before the change.	 If we're | 
|  | 337 | * speeding up we need to set the larger DRI value after the change. | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 338 | */ | 
|  | 339 | preset_mdrefr = postset_mdrefr = MDREFR; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 340 | if ((MDREFR & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) { | 
|  | 341 | preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK); | 
|  | 342 | preset_mdrefr |= mdrefr_dri(new_freq_mem); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 343 | } | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 344 | postset_mdrefr = | 
|  | 345 | (postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 346 |  | 
|  | 347 | /* If we're dividing the memory clock by two for the SDRAM clock, this | 
|  | 348 | * must be set prior to the change.  Clearing the divide must be done | 
|  | 349 | * after the change. | 
|  | 350 | */ | 
|  | 351 | if (pxa_freq_settings[idx].div2) { | 
|  | 352 | preset_mdrefr  |= MDREFR_DB2_MASK; | 
|  | 353 | postset_mdrefr |= MDREFR_DB2_MASK; | 
|  | 354 | } else { | 
|  | 355 | postset_mdrefr &= ~MDREFR_DB2_MASK; | 
|  | 356 | } | 
|  | 357 |  | 
|  | 358 | local_irq_save(flags); | 
|  | 359 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 360 | /* Set new the CCCR and prepare CCLKCFG */ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 361 | CCCR = pxa_freq_settings[idx].cccr; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 362 | cclkcfg = pxa_freq_settings[idx].cclkcfg; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 363 |  | 
|  | 364 | asm volatile("							\n\ | 
|  | 365 | ldr	r4, [%1]		/* load MDREFR */	\n\ | 
|  | 366 | b	2f						\n\ | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 367 | .align	5						\n\ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 368 | 1:									\n\ | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 369 | str	%3, [%1]		/* preset the MDREFR */	\n\ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 370 | mcr	p14, 0, %2, c6, c0, 0	/* set CCLKCFG[FCS] */	\n\ | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 371 | str	%4, [%1]		/* postset the MDREFR */ \n\ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 372 | \n\ | 
|  | 373 | b	3f						\n\ | 
|  | 374 | 2:		b	1b						\n\ | 
|  | 375 | 3:		nop							\n\ | 
|  | 376 | " | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 377 | : "=&r" (unused) | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 378 | : "r" (&MDREFR), "r" (cclkcfg), | 
|  | 379 | "r" (preset_mdrefr), "r" (postset_mdrefr) | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 380 | : "r4", "r5"); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 381 | local_irq_restore(flags); | 
|  | 382 |  | 
|  | 383 | /* | 
|  | 384 | * Tell everyone what we've just done... | 
|  | 385 | * you should add a notify client with any platform specific | 
|  | 386 | * SDRAM refresh timer adjustments | 
|  | 387 | */ | 
|  | 388 | cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE); | 
|  | 389 |  | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 390 | /* | 
|  | 391 | * Even if voltage setting fails, we don't report it, as the frequency | 
|  | 392 | * change succeeded. The voltage reduction is not a critical failure, | 
|  | 393 | * only power savings will suffer from this. | 
|  | 394 | * | 
|  | 395 | * Note: if the voltage change fails, and a return value is returned, a | 
|  | 396 | * bug is triggered (seems a deadlock). Should anybody find out where, | 
|  | 397 | * the "return 0" should become a "return ret". | 
|  | 398 | */ | 
|  | 399 | if (vcc_core && freqs.new < freqs.old) | 
|  | 400 | ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]); | 
|  | 401 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 402 | return 0; | 
|  | 403 | } | 
|  | 404 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 405 | static __init int pxa_cpufreq_init(struct cpufreq_policy *policy) | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 406 | { | 
|  | 407 | int i; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 408 | unsigned int freq; | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 409 | struct cpufreq_frequency_table *pxa255_freq_table; | 
|  | 410 | pxa_freqs_t *pxa255_freqs; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 411 |  | 
|  | 412 | /* try to guess pxa27x cpu */ | 
|  | 413 | if (cpu_is_pxa27x()) | 
|  | 414 | pxa27x_guess_max_freq(); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 415 |  | 
| Robert Jarzmik | 3dbeef2 | 2009-05-17 23:03:55 +0200 | [diff] [blame] | 416 | pxa_cpufreq_init_voltages(); | 
|  | 417 |  | 
| Philipp Zabel | a10c287 | 2008-06-29 16:53:34 +0200 | [diff] [blame] | 418 | init_sdram_rows(); | 
|  | 419 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 420 | /* set default policy and cpuinfo */ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 421 | policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */ | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 422 | policy->cur = get_clk_frequency_khz(0);	   /* current freq */ | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 423 | policy->min = policy->max = policy->cur; | 
|  | 424 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 425 | /* Generate pxa25x the run cpufreq_frequency_table struct */ | 
|  | 426 | for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) { | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 427 | pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz; | 
|  | 428 | pxa255_run_freq_table[i].index = i; | 
|  | 429 | } | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 430 | pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 431 |  | 
|  | 432 | /* Generate pxa25x the turbo cpufreq_frequency_table struct */ | 
|  | 433 | for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) { | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 434 | pxa255_turbo_freq_table[i].frequency = | 
|  | 435 | pxa255_turbo_freqs[i].khz; | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 436 | pxa255_turbo_freq_table[i].index = i; | 
|  | 437 | } | 
|  | 438 | pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END; | 
|  | 439 |  | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 440 | pxa255_turbo_table = !!pxa255_turbo_table; | 
|  | 441 |  | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 442 | /* Generate the pxa27x cpufreq_frequency_table struct */ | 
|  | 443 | for (i = 0; i < NUM_PXA27x_FREQS; i++) { | 
|  | 444 | freq = pxa27x_freqs[i].khz; | 
|  | 445 | if (freq > pxa27x_maxfreq) | 
|  | 446 | break; | 
|  | 447 | pxa27x_freq_table[i].frequency = freq; | 
|  | 448 | pxa27x_freq_table[i].index = i; | 
|  | 449 | } | 
|  | 450 | pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END; | 
|  | 451 |  | 
|  | 452 | /* | 
|  | 453 | * Set the policy's minimum and maximum frequencies from the tables | 
|  | 454 | * just constructed.  This sets cpuinfo.mxx_freq, min and max. | 
|  | 455 | */ | 
| Marc Zyngier | 65587f7 | 2008-11-04 13:33:25 +0100 | [diff] [blame] | 456 | if (cpu_is_pxa25x()) { | 
|  | 457 | find_freq_tables(&pxa255_freq_table, &pxa255_freqs); | 
|  | 458 | pr_info("PXA255 cpufreq using %s frequency table\n", | 
|  | 459 | pxa255_turbo_table ? "turbo" : "run"); | 
|  | 460 | cpufreq_frequency_table_cpuinfo(policy, pxa255_freq_table); | 
|  | 461 | } | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 462 | else if (cpu_is_pxa27x()) | 
|  | 463 | cpufreq_frequency_table_cpuinfo(policy, pxa27x_freq_table); | 
|  | 464 |  | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 465 | printk(KERN_INFO "PXA CPU frequency change support initialized\n"); | 
|  | 466 |  | 
|  | 467 | return 0; | 
|  | 468 | } | 
|  | 469 |  | 
|  | 470 | static struct cpufreq_driver pxa_cpufreq_driver = { | 
|  | 471 | .verify	= pxa_verify_policy, | 
|  | 472 | .target	= pxa_set_target, | 
|  | 473 | .init	= pxa_cpufreq_init, | 
| Holger Schurig | ea833f0 | 2008-02-11 16:53:15 +0100 | [diff] [blame] | 474 | .get	= pxa_cpufreq_get, | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 475 | .name	= "PXA2xx", | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 476 | }; | 
|  | 477 |  | 
|  | 478 | static int __init pxa_cpu_init(void) | 
|  | 479 | { | 
|  | 480 | int ret = -ENODEV; | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 481 | if (cpu_is_pxa25x() || cpu_is_pxa27x()) | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 482 | ret = cpufreq_register_driver(&pxa_cpufreq_driver); | 
|  | 483 | return ret; | 
|  | 484 | } | 
|  | 485 |  | 
|  | 486 | static void __exit pxa_cpu_exit(void) | 
|  | 487 | { | 
| Robert Jarzmik | 592eb99 | 2008-05-07 20:39:06 +0100 | [diff] [blame] | 488 | cpufreq_unregister_driver(&pxa_cpufreq_driver); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 489 | } | 
|  | 490 |  | 
|  | 491 |  | 
| Robert Jarzmik | 3679389 | 2008-05-07 20:36:34 +0100 | [diff] [blame] | 492 | MODULE_AUTHOR("Intrinsyc Software Inc."); | 
|  | 493 | MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture"); | 
| Russell King | 9e2697f | 2007-12-14 13:30:14 +0000 | [diff] [blame] | 494 | MODULE_LICENSE("GPL"); | 
|  | 495 | module_init(pxa_cpu_init); | 
|  | 496 | module_exit(pxa_cpu_exit); |