blob: 807657133469858dcc2716830d1d79719efbeb4e [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070025
26#include "clock-local2.h"
27#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070028#include "clock-rpm.h"
29#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070030
31enum {
32 GCC_BASE,
33 MMSS_BASE,
34 LPASS_BASE,
35 MSS_BASE,
36 N_BASES,
37};
38
39static void __iomem *virt_bases[N_BASES];
40
41#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
42#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
43#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
44#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
45
46#define GPLL0_MODE_REG 0x0000
47#define GPLL0_L_REG 0x0004
48#define GPLL0_M_REG 0x0008
49#define GPLL0_N_REG 0x000C
50#define GPLL0_USER_CTL_REG 0x0010
51#define GPLL0_CONFIG_CTL_REG 0x0014
52#define GPLL0_TEST_CTL_REG 0x0018
53#define GPLL0_STATUS_REG 0x001C
54
55#define GPLL1_MODE_REG 0x0040
56#define GPLL1_L_REG 0x0044
57#define GPLL1_M_REG 0x0048
58#define GPLL1_N_REG 0x004C
59#define GPLL1_USER_CTL_REG 0x0050
60#define GPLL1_CONFIG_CTL_REG 0x0054
61#define GPLL1_TEST_CTL_REG 0x0058
62#define GPLL1_STATUS_REG 0x005C
63
64#define MMPLL0_MODE_REG 0x0000
65#define MMPLL0_L_REG 0x0004
66#define MMPLL0_M_REG 0x0008
67#define MMPLL0_N_REG 0x000C
68#define MMPLL0_USER_CTL_REG 0x0010
69#define MMPLL0_CONFIG_CTL_REG 0x0014
70#define MMPLL0_TEST_CTL_REG 0x0018
71#define MMPLL0_STATUS_REG 0x001C
72
73#define MMPLL1_MODE_REG 0x0040
74#define MMPLL1_L_REG 0x0044
75#define MMPLL1_M_REG 0x0048
76#define MMPLL1_N_REG 0x004C
77#define MMPLL1_USER_CTL_REG 0x0050
78#define MMPLL1_CONFIG_CTL_REG 0x0054
79#define MMPLL1_TEST_CTL_REG 0x0058
80#define MMPLL1_STATUS_REG 0x005C
81
82#define MMPLL3_MODE_REG 0x0080
83#define MMPLL3_L_REG 0x0084
84#define MMPLL3_M_REG 0x0088
85#define MMPLL3_N_REG 0x008C
86#define MMPLL3_USER_CTL_REG 0x0090
87#define MMPLL3_CONFIG_CTL_REG 0x0094
88#define MMPLL3_TEST_CTL_REG 0x0098
89#define MMPLL3_STATUS_REG 0x009C
90
91#define LPAPLL_MODE_REG 0x0000
92#define LPAPLL_L_REG 0x0004
93#define LPAPLL_M_REG 0x0008
94#define LPAPLL_N_REG 0x000C
95#define LPAPLL_USER_CTL_REG 0x0010
96#define LPAPLL_CONFIG_CTL_REG 0x0014
97#define LPAPLL_TEST_CTL_REG 0x0018
98#define LPAPLL_STATUS_REG 0x001C
99
100#define GCC_DEBUG_CLK_CTL_REG 0x1880
101#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
102#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
103#define GCC_XO_DIV4_CBCR_REG 0x10C8
104#define APCS_GPLL_ENA_VOTE_REG 0x1480
105#define MMSS_PLL_VOTE_APCS_REG 0x0100
106#define MMSS_DEBUG_CLK_CTL_REG 0x0900
107#define LPASS_DEBUG_CLK_CTL_REG 0x29000
108#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700109#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700110
111#define USB30_MASTER_CMD_RCGR 0x03D4
112#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
113#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
114#define USB_HSIC_CMD_RCGR 0x0440
115#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
116#define USB_HS_SYSTEM_CMD_RCGR 0x0490
117#define SDCC1_APPS_CMD_RCGR 0x04D0
118#define SDCC2_APPS_CMD_RCGR 0x0510
119#define SDCC3_APPS_CMD_RCGR 0x0550
120#define SDCC4_APPS_CMD_RCGR 0x0590
121#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
122#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
123#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
124#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
125#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
126#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
127#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
128#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
129#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
130#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
131#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
132#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
133#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
134#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
135#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
136#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
137#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
138#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
139#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
140#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
141#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
142#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
143#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
144#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
145#define PDM2_CMD_RCGR 0x0CD0
146#define TSIF_REF_CMD_RCGR 0x0D90
147#define CE1_CMD_RCGR 0x1050
148#define CE2_CMD_RCGR 0x1090
149#define GP1_CMD_RCGR 0x1904
150#define GP2_CMD_RCGR 0x1944
151#define GP3_CMD_RCGR 0x1984
152#define LPAIF_SPKR_CMD_RCGR 0xA000
153#define LPAIF_PRI_CMD_RCGR 0xB000
154#define LPAIF_SEC_CMD_RCGR 0xC000
155#define LPAIF_TER_CMD_RCGR 0xD000
156#define LPAIF_QUAD_CMD_RCGR 0xE000
157#define LPAIF_PCM0_CMD_RCGR 0xF000
158#define LPAIF_PCM1_CMD_RCGR 0x10000
159#define RESAMPLER_CMD_RCGR 0x11000
160#define SLIMBUS_CMD_RCGR 0x12000
161#define LPAIF_PCMOE_CMD_RCGR 0x13000
162#define AHBFABRIC_CMD_RCGR 0x18000
163#define VCODEC0_CMD_RCGR 0x1000
164#define PCLK0_CMD_RCGR 0x2000
165#define PCLK1_CMD_RCGR 0x2020
166#define MDP_CMD_RCGR 0x2040
167#define EXTPCLK_CMD_RCGR 0x2060
168#define VSYNC_CMD_RCGR 0x2080
169#define EDPPIXEL_CMD_RCGR 0x20A0
170#define EDPLINK_CMD_RCGR 0x20C0
171#define EDPAUX_CMD_RCGR 0x20E0
172#define HDMI_CMD_RCGR 0x2100
173#define BYTE0_CMD_RCGR 0x2120
174#define BYTE1_CMD_RCGR 0x2140
175#define ESC0_CMD_RCGR 0x2160
176#define ESC1_CMD_RCGR 0x2180
177#define CSI0PHYTIMER_CMD_RCGR 0x3000
178#define CSI1PHYTIMER_CMD_RCGR 0x3030
179#define CSI2PHYTIMER_CMD_RCGR 0x3060
180#define CSI0_CMD_RCGR 0x3090
181#define CSI1_CMD_RCGR 0x3100
182#define CSI2_CMD_RCGR 0x3160
183#define CSI3_CMD_RCGR 0x31C0
184#define CCI_CMD_RCGR 0x3300
185#define MCLK0_CMD_RCGR 0x3360
186#define MCLK1_CMD_RCGR 0x3390
187#define MCLK2_CMD_RCGR 0x33C0
188#define MCLK3_CMD_RCGR 0x33F0
189#define MMSS_GP0_CMD_RCGR 0x3420
190#define MMSS_GP1_CMD_RCGR 0x3450
191#define JPEG0_CMD_RCGR 0x3500
192#define JPEG1_CMD_RCGR 0x3520
193#define JPEG2_CMD_RCGR 0x3540
194#define VFE0_CMD_RCGR 0x3600
195#define VFE1_CMD_RCGR 0x3620
196#define CPP_CMD_RCGR 0x3640
197#define GFX3D_CMD_RCGR 0x4000
198#define RBCPR_CMD_RCGR 0x4060
199#define AHB_CMD_RCGR 0x5000
200#define AXI_CMD_RCGR 0x5040
201#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700202#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700203
204#define MMSS_BCR 0x0240
205#define USB_30_BCR 0x03C0
206#define USB3_PHY_BCR 0x03FC
207#define USB_HS_HSIC_BCR 0x0400
208#define USB_HS_BCR 0x0480
209#define SDCC1_BCR 0x04C0
210#define SDCC2_BCR 0x0500
211#define SDCC3_BCR 0x0540
212#define SDCC4_BCR 0x0580
213#define BLSP1_BCR 0x05C0
214#define BLSP1_QUP1_BCR 0x0640
215#define BLSP1_UART1_BCR 0x0680
216#define BLSP1_QUP2_BCR 0x06C0
217#define BLSP1_UART2_BCR 0x0700
218#define BLSP1_QUP3_BCR 0x0740
219#define BLSP1_UART3_BCR 0x0780
220#define BLSP1_QUP4_BCR 0x07C0
221#define BLSP1_UART4_BCR 0x0800
222#define BLSP1_QUP5_BCR 0x0840
223#define BLSP1_UART5_BCR 0x0880
224#define BLSP1_QUP6_BCR 0x08C0
225#define BLSP1_UART6_BCR 0x0900
226#define BLSP2_BCR 0x0940
227#define BLSP2_QUP1_BCR 0x0980
228#define BLSP2_UART1_BCR 0x09C0
229#define BLSP2_QUP2_BCR 0x0A00
230#define BLSP2_UART2_BCR 0x0A40
231#define BLSP2_QUP3_BCR 0x0A80
232#define BLSP2_UART3_BCR 0x0AC0
233#define BLSP2_QUP4_BCR 0x0B00
234#define BLSP2_UART4_BCR 0x0B40
235#define BLSP2_QUP5_BCR 0x0B80
236#define BLSP2_UART5_BCR 0x0BC0
237#define BLSP2_QUP6_BCR 0x0C00
238#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700239#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700240#define PDM_BCR 0x0CC0
241#define PRNG_BCR 0x0D00
242#define BAM_DMA_BCR 0x0D40
243#define TSIF_BCR 0x0D80
244#define CE1_BCR 0x1040
245#define CE2_BCR 0x1080
246#define AUDIO_CORE_BCR 0x4000
247#define VENUS0_BCR 0x1020
248#define MDSS_BCR 0x2300
249#define CAMSS_PHY0_BCR 0x3020
250#define CAMSS_PHY1_BCR 0x3050
251#define CAMSS_PHY2_BCR 0x3080
252#define CAMSS_CSI0_BCR 0x30B0
253#define CAMSS_CSI0PHY_BCR 0x30C0
254#define CAMSS_CSI0RDI_BCR 0x30D0
255#define CAMSS_CSI0PIX_BCR 0x30E0
256#define CAMSS_CSI1_BCR 0x3120
257#define CAMSS_CSI1PHY_BCR 0x3130
258#define CAMSS_CSI1RDI_BCR 0x3140
259#define CAMSS_CSI1PIX_BCR 0x3150
260#define CAMSS_CSI2_BCR 0x3180
261#define CAMSS_CSI2PHY_BCR 0x3190
262#define CAMSS_CSI2RDI_BCR 0x31A0
263#define CAMSS_CSI2PIX_BCR 0x31B0
264#define CAMSS_CSI3_BCR 0x31E0
265#define CAMSS_CSI3PHY_BCR 0x31F0
266#define CAMSS_CSI3RDI_BCR 0x3200
267#define CAMSS_CSI3PIX_BCR 0x3210
268#define CAMSS_ISPIF_BCR 0x3220
269#define CAMSS_CCI_BCR 0x3340
270#define CAMSS_MCLK0_BCR 0x3380
271#define CAMSS_MCLK1_BCR 0x33B0
272#define CAMSS_MCLK2_BCR 0x33E0
273#define CAMSS_MCLK3_BCR 0x3410
274#define CAMSS_GP0_BCR 0x3440
275#define CAMSS_GP1_BCR 0x3470
276#define CAMSS_TOP_BCR 0x3480
277#define CAMSS_MICRO_BCR 0x3490
278#define CAMSS_JPEG_BCR 0x35A0
279#define CAMSS_VFE_BCR 0x36A0
280#define CAMSS_CSI_VFE0_BCR 0x3700
281#define CAMSS_CSI_VFE1_BCR 0x3710
282#define OCMEMNOC_BCR 0x50B0
283#define MMSSNOCAHB_BCR 0x5020
284#define MMSSNOCAXI_BCR 0x5060
285#define OXILI_GFX3D_CBCR 0x4028
286#define OXILICX_AHB_CBCR 0x403C
287#define OXILICX_AXI_CBCR 0x4038
288#define OXILI_BCR 0x4020
289#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700290#define LPASS_Q6SS_BCR 0x6000
291#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700292
293#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
294#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
295#define MMSS_NOC_CFG_AHB_CBCR 0x024C
296
297#define USB30_MASTER_CBCR 0x03C8
298#define USB30_MOCK_UTMI_CBCR 0x03D0
299#define USB_HSIC_AHB_CBCR 0x0408
300#define USB_HSIC_SYSTEM_CBCR 0x040C
301#define USB_HSIC_CBCR 0x0410
302#define USB_HSIC_IO_CAL_CBCR 0x0414
303#define USB_HS_SYSTEM_CBCR 0x0484
304#define USB_HS_AHB_CBCR 0x0488
305#define SDCC1_APPS_CBCR 0x04C4
306#define SDCC1_AHB_CBCR 0x04C8
307#define SDCC2_APPS_CBCR 0x0504
308#define SDCC2_AHB_CBCR 0x0508
309#define SDCC3_APPS_CBCR 0x0544
310#define SDCC3_AHB_CBCR 0x0548
311#define SDCC4_APPS_CBCR 0x0584
312#define SDCC4_AHB_CBCR 0x0588
313#define BLSP1_AHB_CBCR 0x05C4
314#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
315#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
316#define BLSP1_UART1_APPS_CBCR 0x0684
317#define BLSP1_UART1_SIM_CBCR 0x0688
318#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
319#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
320#define BLSP1_UART2_APPS_CBCR 0x0704
321#define BLSP1_UART2_SIM_CBCR 0x0708
322#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
323#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
324#define BLSP1_UART3_APPS_CBCR 0x0784
325#define BLSP1_UART3_SIM_CBCR 0x0788
326#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
327#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
328#define BLSP1_UART4_APPS_CBCR 0x0804
329#define BLSP1_UART4_SIM_CBCR 0x0808
330#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
331#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
332#define BLSP1_UART5_APPS_CBCR 0x0884
333#define BLSP1_UART5_SIM_CBCR 0x0888
334#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
335#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
336#define BLSP1_UART6_APPS_CBCR 0x0904
337#define BLSP1_UART6_SIM_CBCR 0x0908
338#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700339#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700340#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
341#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
342#define BLSP2_UART1_APPS_CBCR 0x09C4
343#define BLSP2_UART1_SIM_CBCR 0x09C8
344#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
345#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
346#define BLSP2_UART2_APPS_CBCR 0x0A44
347#define BLSP2_UART2_SIM_CBCR 0x0A48
348#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
349#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
350#define BLSP2_UART3_APPS_CBCR 0x0AC4
351#define BLSP2_UART3_SIM_CBCR 0x0AC8
352#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
353#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
354#define BLSP2_UART4_APPS_CBCR 0x0B44
355#define BLSP2_UART4_SIM_CBCR 0x0B48
356#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
357#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
358#define BLSP2_UART5_APPS_CBCR 0x0BC4
359#define BLSP2_UART5_SIM_CBCR 0x0BC8
360#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
361#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
362#define BLSP2_UART6_APPS_CBCR 0x0C44
363#define BLSP2_UART6_SIM_CBCR 0x0C48
364#define PDM_AHB_CBCR 0x0CC4
365#define PDM_XO4_CBCR 0x0CC8
366#define PDM2_CBCR 0x0CCC
367#define PRNG_AHB_CBCR 0x0D04
368#define BAM_DMA_AHB_CBCR 0x0D44
369#define TSIF_AHB_CBCR 0x0D84
370#define TSIF_REF_CBCR 0x0D88
371#define MSG_RAM_AHB_CBCR 0x0E44
372#define CE1_CBCR 0x1044
373#define CE1_AXI_CBCR 0x1048
374#define CE1_AHB_CBCR 0x104C
375#define CE2_CBCR 0x1084
376#define CE2_AXI_CBCR 0x1088
377#define CE2_AHB_CBCR 0x108C
378#define GCC_AHB_CBCR 0x10C0
379#define GP1_CBCR 0x1900
380#define GP2_CBCR 0x1940
381#define GP3_CBCR 0x1980
382#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
383#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
384#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
385#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
386#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
387#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
388#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
389#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
390#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
391#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
392#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
393#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
394#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
395#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
396#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
397#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
398#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
399#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
400#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
401#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
402#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
403#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
404#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
405#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
406#define VENUS0_VCODEC0_CBCR 0x1028
407#define VENUS0_AHB_CBCR 0x1030
408#define VENUS0_AXI_CBCR 0x1034
409#define VENUS0_OCMEMNOC_CBCR 0x1038
410#define MDSS_AHB_CBCR 0x2308
411#define MDSS_HDMI_AHB_CBCR 0x230C
412#define MDSS_AXI_CBCR 0x2310
413#define MDSS_PCLK0_CBCR 0x2314
414#define MDSS_PCLK1_CBCR 0x2318
415#define MDSS_MDP_CBCR 0x231C
416#define MDSS_MDP_LUT_CBCR 0x2320
417#define MDSS_EXTPCLK_CBCR 0x2324
418#define MDSS_VSYNC_CBCR 0x2328
419#define MDSS_EDPPIXEL_CBCR 0x232C
420#define MDSS_EDPLINK_CBCR 0x2330
421#define MDSS_EDPAUX_CBCR 0x2334
422#define MDSS_HDMI_CBCR 0x2338
423#define MDSS_BYTE0_CBCR 0x233C
424#define MDSS_BYTE1_CBCR 0x2340
425#define MDSS_ESC0_CBCR 0x2344
426#define MDSS_ESC1_CBCR 0x2348
427#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
428#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
429#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
430#define CAMSS_CSI0_CBCR 0x30B4
431#define CAMSS_CSI0_AHB_CBCR 0x30BC
432#define CAMSS_CSI0PHY_CBCR 0x30C4
433#define CAMSS_CSI0RDI_CBCR 0x30D4
434#define CAMSS_CSI0PIX_CBCR 0x30E4
435#define CAMSS_CSI1_CBCR 0x3124
436#define CAMSS_CSI1_AHB_CBCR 0x3128
437#define CAMSS_CSI1PHY_CBCR 0x3134
438#define CAMSS_CSI1RDI_CBCR 0x3144
439#define CAMSS_CSI1PIX_CBCR 0x3154
440#define CAMSS_CSI2_CBCR 0x3184
441#define CAMSS_CSI2_AHB_CBCR 0x3188
442#define CAMSS_CSI2PHY_CBCR 0x3194
443#define CAMSS_CSI2RDI_CBCR 0x31A4
444#define CAMSS_CSI2PIX_CBCR 0x31B4
445#define CAMSS_CSI3_CBCR 0x31E4
446#define CAMSS_CSI3_AHB_CBCR 0x31E8
447#define CAMSS_CSI3PHY_CBCR 0x31F4
448#define CAMSS_CSI3RDI_CBCR 0x3204
449#define CAMSS_CSI3PIX_CBCR 0x3214
450#define CAMSS_ISPIF_AHB_CBCR 0x3224
451#define CAMSS_CCI_CCI_CBCR 0x3344
452#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
453#define CAMSS_MCLK0_CBCR 0x3384
454#define CAMSS_MCLK1_CBCR 0x33B4
455#define CAMSS_MCLK2_CBCR 0x33E4
456#define CAMSS_MCLK3_CBCR 0x3414
457#define CAMSS_GP0_CBCR 0x3444
458#define CAMSS_GP1_CBCR 0x3474
459#define CAMSS_TOP_AHB_CBCR 0x3484
460#define CAMSS_MICRO_AHB_CBCR 0x3494
461#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
462#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
463#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
464#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
465#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
466#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
467#define CAMSS_VFE_VFE0_CBCR 0x36A8
468#define CAMSS_VFE_VFE1_CBCR 0x36AC
469#define CAMSS_VFE_CPP_CBCR 0x36B0
470#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
471#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
472#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
473#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
474#define CAMSS_CSI_VFE0_CBCR 0x3704
475#define CAMSS_CSI_VFE1_CBCR 0x3714
476#define MMSS_MMSSNOC_AXI_CBCR 0x506C
477#define MMSS_MMSSNOC_AHB_CBCR 0x5024
478#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
479#define MMSS_MISC_AHB_CBCR 0x502C
480#define MMSS_S0_AXI_CBCR 0x5064
481#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700482#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
483#define LPASS_Q6SS_XO_CBCR 0x26000
484#define MSS_XO_Q6_CBCR 0x108C
485#define MSS_BUS_Q6_CBCR 0x10A4
486#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700487
488#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
489#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
490
491/* Mux source select values */
492#define cxo_source_val 0
493#define gpll0_source_val 1
494#define gpll1_source_val 2
495#define gnd_source_val 5
496#define mmpll0_mm_source_val 1
497#define mmpll1_mm_source_val 2
498#define mmpll3_mm_source_val 3
499#define gpll0_mm_source_val 5
500#define cxo_mm_source_val 0
501#define mm_gnd_source_val 6
502#define gpll1_hsic_source_val 4
503#define cxo_lpass_source_val 0
504#define lpapll0_lpass_source_val 1
505#define gpll0_lpass_source_val 5
506#define edppll_270_mm_source_val 4
507#define edppll_350_mm_source_val 4
508#define dsipll_750_mm_source_val 1
509#define dsipll_250_mm_source_val 2
510#define hdmipll_297_mm_source_val 3
511
512#define F(f, s, div, m, n) \
513 { \
514 .freq_hz = (f), \
515 .src_clk = &s##_clk_src.c, \
516 .m_val = (m), \
517 .n_val = ~((n)-(m)), \
518 .d_val = ~(n),\
519 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
520 | BVAL(10, 8, s##_source_val), \
521 }
522
523#define F_MM(f, s, div, m, n) \
524 { \
525 .freq_hz = (f), \
526 .src_clk = &s##_clk_src.c, \
527 .m_val = (m), \
528 .n_val = ~((n)-(m)), \
529 .d_val = ~(n),\
530 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
531 | BVAL(10, 8, s##_mm_source_val), \
532 }
533
534#define F_MDSS(f, s, div, m, n) \
535 { \
536 .freq_hz = (f), \
537 .m_val = (m), \
538 .n_val = ~((n)-(m)), \
539 .d_val = ~(n),\
540 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
541 | BVAL(10, 8, s##_mm_source_val), \
542 }
543
544#define F_HSIC(f, s, div, m, n) \
545 { \
546 .freq_hz = (f), \
547 .src_clk = &s##_clk_src.c, \
548 .m_val = (m), \
549 .n_val = ~((n)-(m)), \
550 .d_val = ~(n),\
551 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
552 | BVAL(10, 8, s##_hsic_source_val), \
553 }
554
555#define F_LPASS(f, s, div, m, n) \
556 { \
557 .freq_hz = (f), \
558 .src_clk = &s##_clk_src.c, \
559 .m_val = (m), \
560 .n_val = ~((n)-(m)), \
561 .d_val = ~(n),\
562 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
563 | BVAL(10, 8, s##_lpass_source_val), \
564 }
565
566#define VDD_DIG_FMAX_MAP1(l1, f1) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1)
569#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
570 .vdd_class = &vdd_dig, \
571 .fmax[VDD_DIG_##l1] = (f1), \
572 .fmax[VDD_DIG_##l2] = (f2)
573#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
574 .vdd_class = &vdd_dig, \
575 .fmax[VDD_DIG_##l1] = (f1), \
576 .fmax[VDD_DIG_##l2] = (f2), \
577 .fmax[VDD_DIG_##l3] = (f3)
578
579enum vdd_dig_levels {
580 VDD_DIG_NONE,
581 VDD_DIG_LOW,
582 VDD_DIG_NOMINAL,
583 VDD_DIG_HIGH
584};
585
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700586static const int vdd_corner[] = {
587 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
588 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
589 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
590 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
591};
592
593static struct rpm_regulator *vdd_dig_reg;
594
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700595static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
596{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700597 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
598 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700599}
600
601static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
602
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700603#define RPM_MISC_CLK_TYPE 0x306b6c63
604#define RPM_BUS_CLK_TYPE 0x316b6c63
605#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700607#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700608#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700610#define PNOC_ID 0x0
611#define SNOC_ID 0x1
612#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700613#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700614
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700615#define BIMC_ID 0x0
616#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700618enum {
619 D0_ID = 1,
620 D1_ID,
621 A0_ID,
622 A1_ID,
623 A2_ID,
624};
625
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700626DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
627DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
628DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700629DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
630 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700631
632DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
633DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
634 NULL);
635
636DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
637 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700638DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700639
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700640DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
641DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
642DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
643DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
644DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
645
646DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
647DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
648DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
649DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
650DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
651
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700652static struct pll_vote_clk gpll0_clk_src = {
653 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700654 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
655 .status_mask = BIT(17),
656 .parent = &cxo_clk_src.c,
657 .base = &virt_bases[GCC_BASE],
658 .c = {
659 .rate = 600000000,
660 .dbg_name = "gpll0_clk_src",
661 .ops = &clk_ops_pll_vote,
662 .warned = true,
663 CLK_INIT(gpll0_clk_src.c),
664 },
665};
666
667static struct pll_vote_clk gpll1_clk_src = {
668 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
669 .en_mask = BIT(1),
670 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
671 .status_mask = BIT(17),
672 .parent = &cxo_clk_src.c,
673 .base = &virt_bases[GCC_BASE],
674 .c = {
675 .rate = 480000000,
676 .dbg_name = "gpll1_clk_src",
677 .ops = &clk_ops_pll_vote,
678 .warned = true,
679 CLK_INIT(gpll1_clk_src.c),
680 },
681};
682
683static struct pll_vote_clk lpapll0_clk_src = {
684 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
685 .en_mask = BIT(0),
686 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
687 .status_mask = BIT(17),
688 .parent = &cxo_clk_src.c,
689 .base = &virt_bases[LPASS_BASE],
690 .c = {
691 .rate = 491520000,
692 .dbg_name = "lpapll0_clk_src",
693 .ops = &clk_ops_pll_vote,
694 .warned = true,
695 CLK_INIT(lpapll0_clk_src.c),
696 },
697};
698
699static struct pll_vote_clk mmpll0_clk_src = {
700 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
701 .en_mask = BIT(0),
702 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
703 .status_mask = BIT(17),
704 .parent = &cxo_clk_src.c,
705 .base = &virt_bases[MMSS_BASE],
706 .c = {
707 .dbg_name = "mmpll0_clk_src",
708 .rate = 800000000,
709 .ops = &clk_ops_pll_vote,
710 .warned = true,
711 CLK_INIT(mmpll0_clk_src.c),
712 },
713};
714
715static struct pll_vote_clk mmpll1_clk_src = {
716 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
717 .en_mask = BIT(1),
718 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
719 .status_mask = BIT(17),
720 .parent = &cxo_clk_src.c,
721 .base = &virt_bases[MMSS_BASE],
722 .c = {
723 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700724 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700725 .ops = &clk_ops_pll_vote,
726 .warned = true,
727 CLK_INIT(mmpll1_clk_src.c),
728 },
729};
730
731static struct pll_clk mmpll3_clk_src = {
732 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
733 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
734 .parent = &cxo_clk_src.c,
735 .base = &virt_bases[MMSS_BASE],
736 .c = {
737 .dbg_name = "mmpll3_clk_src",
738 .rate = 1000000000,
739 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700740 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700741 CLK_INIT(mmpll3_clk_src.c),
742 },
743};
744
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700745static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
746static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
747static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
748static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
749static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
750static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
751
752static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
753static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
754static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
755static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
756static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
757
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530758static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
759static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
760static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
761static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
762
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700763static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
764 F(125000000, gpll0, 1, 5, 24),
765 F_END
766};
767
768static struct rcg_clk usb30_master_clk_src = {
769 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
770 .set_rate = set_rate_mnd,
771 .freq_tbl = ftbl_gcc_usb30_master_clk,
772 .current_freq = &rcg_dummy_freq,
773 .base = &virt_bases[GCC_BASE],
774 .c = {
775 .dbg_name = "usb30_master_clk_src",
776 .ops = &clk_ops_rcg_mnd,
777 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
778 CLK_INIT(usb30_master_clk_src.c),
779 },
780};
781
782static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
783 F( 960000, cxo, 10, 1, 2),
784 F( 4800000, cxo, 4, 0, 0),
785 F( 9600000, cxo, 2, 0, 0),
786 F(15000000, gpll0, 10, 1, 4),
787 F(19200000, cxo, 1, 0, 0),
788 F(25000000, gpll0, 12, 1, 2),
789 F(50000000, gpll0, 12, 0, 0),
790 F_END
791};
792
793static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
794 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
795 .set_rate = set_rate_mnd,
796 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
797 .current_freq = &rcg_dummy_freq,
798 .base = &virt_bases[GCC_BASE],
799 .c = {
800 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
801 .ops = &clk_ops_rcg_mnd,
802 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
803 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
804 },
805};
806
807static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
808 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
809 .set_rate = set_rate_mnd,
810 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
811 .current_freq = &rcg_dummy_freq,
812 .base = &virt_bases[GCC_BASE],
813 .c = {
814 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
815 .ops = &clk_ops_rcg_mnd,
816 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
817 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
818 },
819};
820
821static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
822 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
823 .set_rate = set_rate_mnd,
824 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
825 .current_freq = &rcg_dummy_freq,
826 .base = &virt_bases[GCC_BASE],
827 .c = {
828 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
829 .ops = &clk_ops_rcg_mnd,
830 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
831 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
832 },
833};
834
835static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
836 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
837 .set_rate = set_rate_mnd,
838 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
839 .current_freq = &rcg_dummy_freq,
840 .base = &virt_bases[GCC_BASE],
841 .c = {
842 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
843 .ops = &clk_ops_rcg_mnd,
844 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
845 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
846 },
847};
848
849static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
850 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
851 .set_rate = set_rate_mnd,
852 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
853 .current_freq = &rcg_dummy_freq,
854 .base = &virt_bases[GCC_BASE],
855 .c = {
856 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
857 .ops = &clk_ops_rcg_mnd,
858 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
859 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
860 },
861};
862
863static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
864 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
865 .set_rate = set_rate_mnd,
866 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
867 .current_freq = &rcg_dummy_freq,
868 .base = &virt_bases[GCC_BASE],
869 .c = {
870 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
871 .ops = &clk_ops_rcg_mnd,
872 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
873 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
874 },
875};
876
877static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
878 F( 3686400, gpll0, 1, 96, 15625),
879 F( 7372800, gpll0, 1, 192, 15625),
880 F(14745600, gpll0, 1, 384, 15625),
881 F(16000000, gpll0, 5, 2, 15),
882 F(19200000, cxo, 1, 0, 0),
883 F(24000000, gpll0, 5, 1, 5),
884 F(32000000, gpll0, 1, 4, 75),
885 F(40000000, gpll0, 15, 0, 0),
886 F(46400000, gpll0, 1, 29, 375),
887 F(48000000, gpll0, 12.5, 0, 0),
888 F(51200000, gpll0, 1, 32, 375),
889 F(56000000, gpll0, 1, 7, 75),
890 F(58982400, gpll0, 1, 1536, 15625),
891 F(60000000, gpll0, 10, 0, 0),
892 F_END
893};
894
895static struct rcg_clk blsp1_uart1_apps_clk_src = {
896 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
897 .set_rate = set_rate_mnd,
898 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
899 .current_freq = &rcg_dummy_freq,
900 .base = &virt_bases[GCC_BASE],
901 .c = {
902 .dbg_name = "blsp1_uart1_apps_clk_src",
903 .ops = &clk_ops_rcg_mnd,
904 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
905 CLK_INIT(blsp1_uart1_apps_clk_src.c),
906 },
907};
908
909static struct rcg_clk blsp1_uart2_apps_clk_src = {
910 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
911 .set_rate = set_rate_mnd,
912 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
913 .current_freq = &rcg_dummy_freq,
914 .base = &virt_bases[GCC_BASE],
915 .c = {
916 .dbg_name = "blsp1_uart2_apps_clk_src",
917 .ops = &clk_ops_rcg_mnd,
918 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
919 CLK_INIT(blsp1_uart2_apps_clk_src.c),
920 },
921};
922
923static struct rcg_clk blsp1_uart3_apps_clk_src = {
924 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
925 .set_rate = set_rate_mnd,
926 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
927 .current_freq = &rcg_dummy_freq,
928 .base = &virt_bases[GCC_BASE],
929 .c = {
930 .dbg_name = "blsp1_uart3_apps_clk_src",
931 .ops = &clk_ops_rcg_mnd,
932 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
933 CLK_INIT(blsp1_uart3_apps_clk_src.c),
934 },
935};
936
937static struct rcg_clk blsp1_uart4_apps_clk_src = {
938 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
939 .set_rate = set_rate_mnd,
940 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
941 .current_freq = &rcg_dummy_freq,
942 .base = &virt_bases[GCC_BASE],
943 .c = {
944 .dbg_name = "blsp1_uart4_apps_clk_src",
945 .ops = &clk_ops_rcg_mnd,
946 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
947 CLK_INIT(blsp1_uart4_apps_clk_src.c),
948 },
949};
950
951static struct rcg_clk blsp1_uart5_apps_clk_src = {
952 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
953 .set_rate = set_rate_mnd,
954 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
955 .current_freq = &rcg_dummy_freq,
956 .base = &virt_bases[GCC_BASE],
957 .c = {
958 .dbg_name = "blsp1_uart5_apps_clk_src",
959 .ops = &clk_ops_rcg_mnd,
960 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
961 CLK_INIT(blsp1_uart5_apps_clk_src.c),
962 },
963};
964
965static struct rcg_clk blsp1_uart6_apps_clk_src = {
966 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
967 .set_rate = set_rate_mnd,
968 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
969 .current_freq = &rcg_dummy_freq,
970 .base = &virt_bases[GCC_BASE],
971 .c = {
972 .dbg_name = "blsp1_uart6_apps_clk_src",
973 .ops = &clk_ops_rcg_mnd,
974 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
975 CLK_INIT(blsp1_uart6_apps_clk_src.c),
976 },
977};
978
979static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
980 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
981 .set_rate = set_rate_mnd,
982 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
983 .current_freq = &rcg_dummy_freq,
984 .base = &virt_bases[GCC_BASE],
985 .c = {
986 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
987 .ops = &clk_ops_rcg_mnd,
988 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
989 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
990 },
991};
992
993static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
994 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
995 .set_rate = set_rate_mnd,
996 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
997 .current_freq = &rcg_dummy_freq,
998 .base = &virt_bases[GCC_BASE],
999 .c = {
1000 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1001 .ops = &clk_ops_rcg_mnd,
1002 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1003 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1004 },
1005};
1006
1007static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1008 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1009 .set_rate = set_rate_mnd,
1010 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1011 .current_freq = &rcg_dummy_freq,
1012 .base = &virt_bases[GCC_BASE],
1013 .c = {
1014 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1015 .ops = &clk_ops_rcg_mnd,
1016 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1017 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1018 },
1019};
1020
1021static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1022 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1023 .set_rate = set_rate_mnd,
1024 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1025 .current_freq = &rcg_dummy_freq,
1026 .base = &virt_bases[GCC_BASE],
1027 .c = {
1028 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1029 .ops = &clk_ops_rcg_mnd,
1030 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1031 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1032 },
1033};
1034
1035static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1036 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1037 .set_rate = set_rate_mnd,
1038 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1039 .current_freq = &rcg_dummy_freq,
1040 .base = &virt_bases[GCC_BASE],
1041 .c = {
1042 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1043 .ops = &clk_ops_rcg_mnd,
1044 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1045 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1046 },
1047};
1048
1049static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1050 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1051 .set_rate = set_rate_mnd,
1052 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1053 .current_freq = &rcg_dummy_freq,
1054 .base = &virt_bases[GCC_BASE],
1055 .c = {
1056 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1057 .ops = &clk_ops_rcg_mnd,
1058 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1059 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1060 },
1061};
1062
1063static struct rcg_clk blsp2_uart1_apps_clk_src = {
1064 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1065 .set_rate = set_rate_mnd,
1066 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1067 .current_freq = &rcg_dummy_freq,
1068 .base = &virt_bases[GCC_BASE],
1069 .c = {
1070 .dbg_name = "blsp2_uart1_apps_clk_src",
1071 .ops = &clk_ops_rcg_mnd,
1072 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1073 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1074 },
1075};
1076
1077static struct rcg_clk blsp2_uart2_apps_clk_src = {
1078 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1079 .set_rate = set_rate_mnd,
1080 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1081 .current_freq = &rcg_dummy_freq,
1082 .base = &virt_bases[GCC_BASE],
1083 .c = {
1084 .dbg_name = "blsp2_uart2_apps_clk_src",
1085 .ops = &clk_ops_rcg_mnd,
1086 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1087 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1088 },
1089};
1090
1091static struct rcg_clk blsp2_uart3_apps_clk_src = {
1092 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1093 .set_rate = set_rate_mnd,
1094 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1095 .current_freq = &rcg_dummy_freq,
1096 .base = &virt_bases[GCC_BASE],
1097 .c = {
1098 .dbg_name = "blsp2_uart3_apps_clk_src",
1099 .ops = &clk_ops_rcg_mnd,
1100 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1101 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1102 },
1103};
1104
1105static struct rcg_clk blsp2_uart4_apps_clk_src = {
1106 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1107 .set_rate = set_rate_mnd,
1108 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1109 .current_freq = &rcg_dummy_freq,
1110 .base = &virt_bases[GCC_BASE],
1111 .c = {
1112 .dbg_name = "blsp2_uart4_apps_clk_src",
1113 .ops = &clk_ops_rcg_mnd,
1114 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1115 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1116 },
1117};
1118
1119static struct rcg_clk blsp2_uart5_apps_clk_src = {
1120 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1121 .set_rate = set_rate_mnd,
1122 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1123 .current_freq = &rcg_dummy_freq,
1124 .base = &virt_bases[GCC_BASE],
1125 .c = {
1126 .dbg_name = "blsp2_uart5_apps_clk_src",
1127 .ops = &clk_ops_rcg_mnd,
1128 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1129 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1130 },
1131};
1132
1133static struct rcg_clk blsp2_uart6_apps_clk_src = {
1134 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1135 .set_rate = set_rate_mnd,
1136 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1137 .current_freq = &rcg_dummy_freq,
1138 .base = &virt_bases[GCC_BASE],
1139 .c = {
1140 .dbg_name = "blsp2_uart6_apps_clk_src",
1141 .ops = &clk_ops_rcg_mnd,
1142 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1143 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1144 },
1145};
1146
1147static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1148 F( 50000000, gpll0, 12, 0, 0),
1149 F(100000000, gpll0, 6, 0, 0),
1150 F_END
1151};
1152
1153static struct rcg_clk ce1_clk_src = {
1154 .cmd_rcgr_reg = CE1_CMD_RCGR,
1155 .set_rate = set_rate_hid,
1156 .freq_tbl = ftbl_gcc_ce1_clk,
1157 .current_freq = &rcg_dummy_freq,
1158 .base = &virt_bases[GCC_BASE],
1159 .c = {
1160 .dbg_name = "ce1_clk_src",
1161 .ops = &clk_ops_rcg,
1162 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1163 CLK_INIT(ce1_clk_src.c),
1164 },
1165};
1166
1167static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1168 F( 50000000, gpll0, 12, 0, 0),
1169 F(100000000, gpll0, 6, 0, 0),
1170 F_END
1171};
1172
1173static struct rcg_clk ce2_clk_src = {
1174 .cmd_rcgr_reg = CE2_CMD_RCGR,
1175 .set_rate = set_rate_hid,
1176 .freq_tbl = ftbl_gcc_ce2_clk,
1177 .current_freq = &rcg_dummy_freq,
1178 .base = &virt_bases[GCC_BASE],
1179 .c = {
1180 .dbg_name = "ce2_clk_src",
1181 .ops = &clk_ops_rcg,
1182 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1183 CLK_INIT(ce2_clk_src.c),
1184 },
1185};
1186
1187static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1188 F(19200000, cxo, 1, 0, 0),
1189 F_END
1190};
1191
1192static struct rcg_clk gp1_clk_src = {
1193 .cmd_rcgr_reg = GP1_CMD_RCGR,
1194 .set_rate = set_rate_mnd,
1195 .freq_tbl = ftbl_gcc_gp_clk,
1196 .current_freq = &rcg_dummy_freq,
1197 .base = &virt_bases[GCC_BASE],
1198 .c = {
1199 .dbg_name = "gp1_clk_src",
1200 .ops = &clk_ops_rcg_mnd,
1201 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1202 CLK_INIT(gp1_clk_src.c),
1203 },
1204};
1205
1206static struct rcg_clk gp2_clk_src = {
1207 .cmd_rcgr_reg = GP2_CMD_RCGR,
1208 .set_rate = set_rate_mnd,
1209 .freq_tbl = ftbl_gcc_gp_clk,
1210 .current_freq = &rcg_dummy_freq,
1211 .base = &virt_bases[GCC_BASE],
1212 .c = {
1213 .dbg_name = "gp2_clk_src",
1214 .ops = &clk_ops_rcg_mnd,
1215 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1216 CLK_INIT(gp2_clk_src.c),
1217 },
1218};
1219
1220static struct rcg_clk gp3_clk_src = {
1221 .cmd_rcgr_reg = GP3_CMD_RCGR,
1222 .set_rate = set_rate_mnd,
1223 .freq_tbl = ftbl_gcc_gp_clk,
1224 .current_freq = &rcg_dummy_freq,
1225 .base = &virt_bases[GCC_BASE],
1226 .c = {
1227 .dbg_name = "gp3_clk_src",
1228 .ops = &clk_ops_rcg_mnd,
1229 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1230 CLK_INIT(gp3_clk_src.c),
1231 },
1232};
1233
1234static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1235 F(60000000, gpll0, 10, 0, 0),
1236 F_END
1237};
1238
1239static struct rcg_clk pdm2_clk_src = {
1240 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1241 .set_rate = set_rate_hid,
1242 .freq_tbl = ftbl_gcc_pdm2_clk,
1243 .current_freq = &rcg_dummy_freq,
1244 .base = &virt_bases[GCC_BASE],
1245 .c = {
1246 .dbg_name = "pdm2_clk_src",
1247 .ops = &clk_ops_rcg,
1248 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1249 CLK_INIT(pdm2_clk_src.c),
1250 },
1251};
1252
1253static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1254 F( 144000, cxo, 16, 3, 25),
1255 F( 400000, cxo, 12, 1, 4),
1256 F( 20000000, gpll0, 15, 1, 2),
1257 F( 25000000, gpll0, 12, 1, 2),
1258 F( 50000000, gpll0, 12, 0, 0),
1259 F(100000000, gpll0, 6, 0, 0),
1260 F(200000000, gpll0, 3, 0, 0),
1261 F_END
1262};
1263
1264static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1265 F( 144000, cxo, 16, 3, 25),
1266 F( 400000, cxo, 12, 1, 4),
1267 F( 20000000, gpll0, 15, 1, 2),
1268 F( 25000000, gpll0, 12, 1, 2),
1269 F( 50000000, gpll0, 12, 0, 0),
1270 F(100000000, gpll0, 6, 0, 0),
1271 F_END
1272};
1273
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001274static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1275 F( 400000, cxo, 12, 1, 4),
1276 F( 19200000, cxo, 1, 0, 0),
1277 F_END
1278};
1279
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001280static struct rcg_clk sdcc1_apps_clk_src = {
1281 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1282 .set_rate = set_rate_mnd,
1283 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1284 .current_freq = &rcg_dummy_freq,
1285 .base = &virt_bases[GCC_BASE],
1286 .c = {
1287 .dbg_name = "sdcc1_apps_clk_src",
1288 .ops = &clk_ops_rcg_mnd,
1289 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1290 CLK_INIT(sdcc1_apps_clk_src.c),
1291 },
1292};
1293
1294static struct rcg_clk sdcc2_apps_clk_src = {
1295 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1296 .set_rate = set_rate_mnd,
1297 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1298 .current_freq = &rcg_dummy_freq,
1299 .base = &virt_bases[GCC_BASE],
1300 .c = {
1301 .dbg_name = "sdcc2_apps_clk_src",
1302 .ops = &clk_ops_rcg_mnd,
1303 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1304 CLK_INIT(sdcc2_apps_clk_src.c),
1305 },
1306};
1307
1308static struct rcg_clk sdcc3_apps_clk_src = {
1309 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1310 .set_rate = set_rate_mnd,
1311 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1312 .current_freq = &rcg_dummy_freq,
1313 .base = &virt_bases[GCC_BASE],
1314 .c = {
1315 .dbg_name = "sdcc3_apps_clk_src",
1316 .ops = &clk_ops_rcg_mnd,
1317 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1318 CLK_INIT(sdcc3_apps_clk_src.c),
1319 },
1320};
1321
1322static struct rcg_clk sdcc4_apps_clk_src = {
1323 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1324 .set_rate = set_rate_mnd,
1325 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1326 .current_freq = &rcg_dummy_freq,
1327 .base = &virt_bases[GCC_BASE],
1328 .c = {
1329 .dbg_name = "sdcc4_apps_clk_src",
1330 .ops = &clk_ops_rcg_mnd,
1331 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1332 CLK_INIT(sdcc4_apps_clk_src.c),
1333 },
1334};
1335
1336static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1337 F(105000, cxo, 2, 1, 91),
1338 F_END
1339};
1340
1341static struct rcg_clk tsif_ref_clk_src = {
1342 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1343 .set_rate = set_rate_mnd,
1344 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1345 .current_freq = &rcg_dummy_freq,
1346 .base = &virt_bases[GCC_BASE],
1347 .c = {
1348 .dbg_name = "tsif_ref_clk_src",
1349 .ops = &clk_ops_rcg_mnd,
1350 VDD_DIG_FMAX_MAP1(LOW, 105500),
1351 CLK_INIT(tsif_ref_clk_src.c),
1352 },
1353};
1354
1355static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1356 F(60000000, gpll0, 10, 0, 0),
1357 F_END
1358};
1359
1360static struct rcg_clk usb30_mock_utmi_clk_src = {
1361 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1362 .set_rate = set_rate_hid,
1363 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1364 .current_freq = &rcg_dummy_freq,
1365 .base = &virt_bases[GCC_BASE],
1366 .c = {
1367 .dbg_name = "usb30_mock_utmi_clk_src",
1368 .ops = &clk_ops_rcg,
1369 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1370 CLK_INIT(usb30_mock_utmi_clk_src.c),
1371 },
1372};
1373
1374static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1375 F(75000000, gpll0, 8, 0, 0),
1376 F_END
1377};
1378
1379static struct rcg_clk usb_hs_system_clk_src = {
1380 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1381 .set_rate = set_rate_hid,
1382 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1383 .current_freq = &rcg_dummy_freq,
1384 .base = &virt_bases[GCC_BASE],
1385 .c = {
1386 .dbg_name = "usb_hs_system_clk_src",
1387 .ops = &clk_ops_rcg,
1388 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1389 CLK_INIT(usb_hs_system_clk_src.c),
1390 },
1391};
1392
1393static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1394 F_HSIC(480000000, gpll1, 1, 0, 0),
1395 F_END
1396};
1397
1398static struct rcg_clk usb_hsic_clk_src = {
1399 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1400 .set_rate = set_rate_hid,
1401 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1402 .current_freq = &rcg_dummy_freq,
1403 .base = &virt_bases[GCC_BASE],
1404 .c = {
1405 .dbg_name = "usb_hsic_clk_src",
1406 .ops = &clk_ops_rcg,
1407 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1408 CLK_INIT(usb_hsic_clk_src.c),
1409 },
1410};
1411
1412static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1413 F(9600000, cxo, 2, 0, 0),
1414 F_END
1415};
1416
1417static struct rcg_clk usb_hsic_io_cal_clk_src = {
1418 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1419 .set_rate = set_rate_hid,
1420 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1421 .current_freq = &rcg_dummy_freq,
1422 .base = &virt_bases[GCC_BASE],
1423 .c = {
1424 .dbg_name = "usb_hsic_io_cal_clk_src",
1425 .ops = &clk_ops_rcg,
1426 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1427 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1428 },
1429};
1430
1431static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1432 F(75000000, gpll0, 8, 0, 0),
1433 F_END
1434};
1435
1436static struct rcg_clk usb_hsic_system_clk_src = {
1437 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1438 .set_rate = set_rate_hid,
1439 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1440 .current_freq = &rcg_dummy_freq,
1441 .base = &virt_bases[GCC_BASE],
1442 .c = {
1443 .dbg_name = "usb_hsic_system_clk_src",
1444 .ops = &clk_ops_rcg,
1445 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1446 CLK_INIT(usb_hsic_system_clk_src.c),
1447 },
1448};
1449
1450static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1451 .cbcr_reg = BAM_DMA_AHB_CBCR,
1452 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1453 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001454 .base = &virt_bases[GCC_BASE],
1455 .c = {
1456 .dbg_name = "gcc_bam_dma_ahb_clk",
1457 .ops = &clk_ops_vote,
1458 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1459 },
1460};
1461
1462static struct local_vote_clk gcc_blsp1_ahb_clk = {
1463 .cbcr_reg = BLSP1_AHB_CBCR,
1464 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1465 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001466 .base = &virt_bases[GCC_BASE],
1467 .c = {
1468 .dbg_name = "gcc_blsp1_ahb_clk",
1469 .ops = &clk_ops_vote,
1470 CLK_INIT(gcc_blsp1_ahb_clk.c),
1471 },
1472};
1473
1474static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1475 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1476 .parent = &cxo_clk_src.c,
1477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001478 .base = &virt_bases[GCC_BASE],
1479 .c = {
1480 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1481 .ops = &clk_ops_branch,
1482 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1483 },
1484};
1485
1486static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1487 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1488 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001489 .base = &virt_bases[GCC_BASE],
1490 .c = {
1491 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1492 .ops = &clk_ops_branch,
1493 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1494 },
1495};
1496
1497static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1498 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1499 .parent = &cxo_clk_src.c,
1500 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001501 .base = &virt_bases[GCC_BASE],
1502 .c = {
1503 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1504 .ops = &clk_ops_branch,
1505 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1506 },
1507};
1508
1509static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1510 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1511 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001512 .base = &virt_bases[GCC_BASE],
1513 .c = {
1514 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1515 .ops = &clk_ops_branch,
1516 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1517 },
1518};
1519
1520static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1521 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1522 .parent = &cxo_clk_src.c,
1523 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001524 .base = &virt_bases[GCC_BASE],
1525 .c = {
1526 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1527 .ops = &clk_ops_branch,
1528 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1529 },
1530};
1531
1532static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1533 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1534 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001535 .base = &virt_bases[GCC_BASE],
1536 .c = {
1537 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1538 .ops = &clk_ops_branch,
1539 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1540 },
1541};
1542
1543static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1544 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1545 .parent = &cxo_clk_src.c,
1546 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001547 .base = &virt_bases[GCC_BASE],
1548 .c = {
1549 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1550 .ops = &clk_ops_branch,
1551 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1552 },
1553};
1554
1555static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1556 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1557 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001558 .base = &virt_bases[GCC_BASE],
1559 .c = {
1560 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1561 .ops = &clk_ops_branch,
1562 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1563 },
1564};
1565
1566static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1567 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1568 .parent = &cxo_clk_src.c,
1569 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001570 .base = &virt_bases[GCC_BASE],
1571 .c = {
1572 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1573 .ops = &clk_ops_branch,
1574 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1575 },
1576};
1577
1578static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1579 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1580 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001581 .base = &virt_bases[GCC_BASE],
1582 .c = {
1583 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1584 .ops = &clk_ops_branch,
1585 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1586 },
1587};
1588
1589static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1590 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1591 .parent = &cxo_clk_src.c,
1592 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001593 .base = &virt_bases[GCC_BASE],
1594 .c = {
1595 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1596 .ops = &clk_ops_branch,
1597 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1598 },
1599};
1600
1601static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1602 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1603 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001604 .base = &virt_bases[GCC_BASE],
1605 .c = {
1606 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1607 .ops = &clk_ops_branch,
1608 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1609 },
1610};
1611
1612static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1613 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1614 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001615 .base = &virt_bases[GCC_BASE],
1616 .c = {
1617 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1618 .ops = &clk_ops_branch,
1619 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1620 },
1621};
1622
1623static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1624 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1625 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001626 .base = &virt_bases[GCC_BASE],
1627 .c = {
1628 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1629 .ops = &clk_ops_branch,
1630 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1631 },
1632};
1633
1634static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1635 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1636 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001637 .base = &virt_bases[GCC_BASE],
1638 .c = {
1639 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1640 .ops = &clk_ops_branch,
1641 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1642 },
1643};
1644
1645static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1646 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1647 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001648 .base = &virt_bases[GCC_BASE],
1649 .c = {
1650 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1651 .ops = &clk_ops_branch,
1652 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1653 },
1654};
1655
1656static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1657 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1658 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001659 .base = &virt_bases[GCC_BASE],
1660 .c = {
1661 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1662 .ops = &clk_ops_branch,
1663 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1664 },
1665};
1666
1667static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1668 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1669 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001670 .base = &virt_bases[GCC_BASE],
1671 .c = {
1672 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1673 .ops = &clk_ops_branch,
1674 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1675 },
1676};
1677
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001678static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1679 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1680 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1681 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001682 .base = &virt_bases[GCC_BASE],
1683 .c = {
1684 .dbg_name = "gcc_boot_rom_ahb_clk",
1685 .ops = &clk_ops_vote,
1686 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1687 },
1688};
1689
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001690static struct local_vote_clk gcc_blsp2_ahb_clk = {
1691 .cbcr_reg = BLSP2_AHB_CBCR,
1692 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1693 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001694 .base = &virt_bases[GCC_BASE],
1695 .c = {
1696 .dbg_name = "gcc_blsp2_ahb_clk",
1697 .ops = &clk_ops_vote,
1698 CLK_INIT(gcc_blsp2_ahb_clk.c),
1699 },
1700};
1701
1702static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1703 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1704 .parent = &cxo_clk_src.c,
1705 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001706 .base = &virt_bases[GCC_BASE],
1707 .c = {
1708 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1709 .ops = &clk_ops_branch,
1710 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1711 },
1712};
1713
1714static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1715 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1716 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001717 .base = &virt_bases[GCC_BASE],
1718 .c = {
1719 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1720 .ops = &clk_ops_branch,
1721 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1722 },
1723};
1724
1725static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1726 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1727 .parent = &cxo_clk_src.c,
1728 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001729 .base = &virt_bases[GCC_BASE],
1730 .c = {
1731 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1732 .ops = &clk_ops_branch,
1733 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1734 },
1735};
1736
1737static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1738 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1739 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001740 .base = &virt_bases[GCC_BASE],
1741 .c = {
1742 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1743 .ops = &clk_ops_branch,
1744 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1745 },
1746};
1747
1748static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1749 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1750 .parent = &cxo_clk_src.c,
1751 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001752 .base = &virt_bases[GCC_BASE],
1753 .c = {
1754 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1755 .ops = &clk_ops_branch,
1756 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1757 },
1758};
1759
1760static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1761 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1762 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001763 .base = &virt_bases[GCC_BASE],
1764 .c = {
1765 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1766 .ops = &clk_ops_branch,
1767 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1768 },
1769};
1770
1771static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1772 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1773 .parent = &cxo_clk_src.c,
1774 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001775 .base = &virt_bases[GCC_BASE],
1776 .c = {
1777 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1778 .ops = &clk_ops_branch,
1779 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1780 },
1781};
1782
1783static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1784 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1785 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001786 .base = &virt_bases[GCC_BASE],
1787 .c = {
1788 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1789 .ops = &clk_ops_branch,
1790 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1791 },
1792};
1793
1794static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1795 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1796 .parent = &cxo_clk_src.c,
1797 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001798 .base = &virt_bases[GCC_BASE],
1799 .c = {
1800 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1801 .ops = &clk_ops_branch,
1802 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1803 },
1804};
1805
1806static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1807 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1808 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001809 .base = &virt_bases[GCC_BASE],
1810 .c = {
1811 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1812 .ops = &clk_ops_branch,
1813 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1814 },
1815};
1816
1817static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1818 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1819 .parent = &cxo_clk_src.c,
1820 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001821 .base = &virt_bases[GCC_BASE],
1822 .c = {
1823 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1824 .ops = &clk_ops_branch,
1825 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1826 },
1827};
1828
1829static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1830 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1831 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001832 .base = &virt_bases[GCC_BASE],
1833 .c = {
1834 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1835 .ops = &clk_ops_branch,
1836 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1837 },
1838};
1839
1840static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1841 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1842 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001843 .base = &virt_bases[GCC_BASE],
1844 .c = {
1845 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1846 .ops = &clk_ops_branch,
1847 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1848 },
1849};
1850
1851static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1852 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1853 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001854 .base = &virt_bases[GCC_BASE],
1855 .c = {
1856 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1857 .ops = &clk_ops_branch,
1858 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1859 },
1860};
1861
1862static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1863 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1864 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001865 .base = &virt_bases[GCC_BASE],
1866 .c = {
1867 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1868 .ops = &clk_ops_branch,
1869 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1870 },
1871};
1872
1873static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1874 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1875 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001876 .base = &virt_bases[GCC_BASE],
1877 .c = {
1878 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1879 .ops = &clk_ops_branch,
1880 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1881 },
1882};
1883
1884static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1885 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1886 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001887 .base = &virt_bases[GCC_BASE],
1888 .c = {
1889 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1890 .ops = &clk_ops_branch,
1891 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1892 },
1893};
1894
1895static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1896 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1897 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001898 .base = &virt_bases[GCC_BASE],
1899 .c = {
1900 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1901 .ops = &clk_ops_branch,
1902 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1903 },
1904};
1905
1906static struct local_vote_clk gcc_ce1_clk = {
1907 .cbcr_reg = CE1_CBCR,
1908 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1909 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001910 .base = &virt_bases[GCC_BASE],
1911 .c = {
1912 .dbg_name = "gcc_ce1_clk",
1913 .ops = &clk_ops_vote,
1914 CLK_INIT(gcc_ce1_clk.c),
1915 },
1916};
1917
1918static struct local_vote_clk gcc_ce1_ahb_clk = {
1919 .cbcr_reg = CE1_AHB_CBCR,
1920 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1921 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001922 .base = &virt_bases[GCC_BASE],
1923 .c = {
1924 .dbg_name = "gcc_ce1_ahb_clk",
1925 .ops = &clk_ops_vote,
1926 CLK_INIT(gcc_ce1_ahb_clk.c),
1927 },
1928};
1929
1930static struct local_vote_clk gcc_ce1_axi_clk = {
1931 .cbcr_reg = CE1_AXI_CBCR,
1932 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1933 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001934 .base = &virt_bases[GCC_BASE],
1935 .c = {
1936 .dbg_name = "gcc_ce1_axi_clk",
1937 .ops = &clk_ops_vote,
1938 CLK_INIT(gcc_ce1_axi_clk.c),
1939 },
1940};
1941
1942static struct local_vote_clk gcc_ce2_clk = {
1943 .cbcr_reg = CE2_CBCR,
1944 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1945 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001946 .base = &virt_bases[GCC_BASE],
1947 .c = {
1948 .dbg_name = "gcc_ce2_clk",
1949 .ops = &clk_ops_vote,
1950 CLK_INIT(gcc_ce2_clk.c),
1951 },
1952};
1953
1954static struct local_vote_clk gcc_ce2_ahb_clk = {
1955 .cbcr_reg = CE2_AHB_CBCR,
1956 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1957 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001958 .base = &virt_bases[GCC_BASE],
1959 .c = {
1960 .dbg_name = "gcc_ce1_ahb_clk",
1961 .ops = &clk_ops_vote,
1962 CLK_INIT(gcc_ce1_ahb_clk.c),
1963 },
1964};
1965
1966static struct local_vote_clk gcc_ce2_axi_clk = {
1967 .cbcr_reg = CE2_AXI_CBCR,
1968 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1969 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001970 .base = &virt_bases[GCC_BASE],
1971 .c = {
1972 .dbg_name = "gcc_ce1_axi_clk",
1973 .ops = &clk_ops_vote,
1974 CLK_INIT(gcc_ce2_axi_clk.c),
1975 },
1976};
1977
1978static struct branch_clk gcc_gp1_clk = {
1979 .cbcr_reg = GP1_CBCR,
1980 .parent = &gp1_clk_src.c,
1981 .base = &virt_bases[GCC_BASE],
1982 .c = {
1983 .dbg_name = "gcc_gp1_clk",
1984 .ops = &clk_ops_branch,
1985 CLK_INIT(gcc_gp1_clk.c),
1986 },
1987};
1988
1989static struct branch_clk gcc_gp2_clk = {
1990 .cbcr_reg = GP2_CBCR,
1991 .parent = &gp2_clk_src.c,
1992 .base = &virt_bases[GCC_BASE],
1993 .c = {
1994 .dbg_name = "gcc_gp2_clk",
1995 .ops = &clk_ops_branch,
1996 CLK_INIT(gcc_gp2_clk.c),
1997 },
1998};
1999
2000static struct branch_clk gcc_gp3_clk = {
2001 .cbcr_reg = GP3_CBCR,
2002 .parent = &gp3_clk_src.c,
2003 .base = &virt_bases[GCC_BASE],
2004 .c = {
2005 .dbg_name = "gcc_gp3_clk",
2006 .ops = &clk_ops_branch,
2007 CLK_INIT(gcc_gp3_clk.c),
2008 },
2009};
2010
2011static struct branch_clk gcc_pdm2_clk = {
2012 .cbcr_reg = PDM2_CBCR,
2013 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002014 .base = &virt_bases[GCC_BASE],
2015 .c = {
2016 .dbg_name = "gcc_pdm2_clk",
2017 .ops = &clk_ops_branch,
2018 CLK_INIT(gcc_pdm2_clk.c),
2019 },
2020};
2021
2022static struct branch_clk gcc_pdm_ahb_clk = {
2023 .cbcr_reg = PDM_AHB_CBCR,
2024 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002025 .base = &virt_bases[GCC_BASE],
2026 .c = {
2027 .dbg_name = "gcc_pdm_ahb_clk",
2028 .ops = &clk_ops_branch,
2029 CLK_INIT(gcc_pdm_ahb_clk.c),
2030 },
2031};
2032
2033static struct local_vote_clk gcc_prng_ahb_clk = {
2034 .cbcr_reg = PRNG_AHB_CBCR,
2035 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2036 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002037 .base = &virt_bases[GCC_BASE],
2038 .c = {
2039 .dbg_name = "gcc_prng_ahb_clk",
2040 .ops = &clk_ops_vote,
2041 CLK_INIT(gcc_prng_ahb_clk.c),
2042 },
2043};
2044
2045static struct branch_clk gcc_sdcc1_ahb_clk = {
2046 .cbcr_reg = SDCC1_AHB_CBCR,
2047 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002048 .base = &virt_bases[GCC_BASE],
2049 .c = {
2050 .dbg_name = "gcc_sdcc1_ahb_clk",
2051 .ops = &clk_ops_branch,
2052 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2053 },
2054};
2055
2056static struct branch_clk gcc_sdcc1_apps_clk = {
2057 .cbcr_reg = SDCC1_APPS_CBCR,
2058 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002059 .base = &virt_bases[GCC_BASE],
2060 .c = {
2061 .dbg_name = "gcc_sdcc1_apps_clk",
2062 .ops = &clk_ops_branch,
2063 CLK_INIT(gcc_sdcc1_apps_clk.c),
2064 },
2065};
2066
2067static struct branch_clk gcc_sdcc2_ahb_clk = {
2068 .cbcr_reg = SDCC2_AHB_CBCR,
2069 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002070 .base = &virt_bases[GCC_BASE],
2071 .c = {
2072 .dbg_name = "gcc_sdcc2_ahb_clk",
2073 .ops = &clk_ops_branch,
2074 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2075 },
2076};
2077
2078static struct branch_clk gcc_sdcc2_apps_clk = {
2079 .cbcr_reg = SDCC2_APPS_CBCR,
2080 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002081 .base = &virt_bases[GCC_BASE],
2082 .c = {
2083 .dbg_name = "gcc_sdcc2_apps_clk",
2084 .ops = &clk_ops_branch,
2085 CLK_INIT(gcc_sdcc2_apps_clk.c),
2086 },
2087};
2088
2089static struct branch_clk gcc_sdcc3_ahb_clk = {
2090 .cbcr_reg = SDCC3_AHB_CBCR,
2091 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002092 .base = &virt_bases[GCC_BASE],
2093 .c = {
2094 .dbg_name = "gcc_sdcc3_ahb_clk",
2095 .ops = &clk_ops_branch,
2096 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2097 },
2098};
2099
2100static struct branch_clk gcc_sdcc3_apps_clk = {
2101 .cbcr_reg = SDCC3_APPS_CBCR,
2102 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002103 .base = &virt_bases[GCC_BASE],
2104 .c = {
2105 .dbg_name = "gcc_sdcc3_apps_clk",
2106 .ops = &clk_ops_branch,
2107 CLK_INIT(gcc_sdcc3_apps_clk.c),
2108 },
2109};
2110
2111static struct branch_clk gcc_sdcc4_ahb_clk = {
2112 .cbcr_reg = SDCC4_AHB_CBCR,
2113 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002114 .base = &virt_bases[GCC_BASE],
2115 .c = {
2116 .dbg_name = "gcc_sdcc4_ahb_clk",
2117 .ops = &clk_ops_branch,
2118 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2119 },
2120};
2121
2122static struct branch_clk gcc_sdcc4_apps_clk = {
2123 .cbcr_reg = SDCC4_APPS_CBCR,
2124 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002125 .base = &virt_bases[GCC_BASE],
2126 .c = {
2127 .dbg_name = "gcc_sdcc4_apps_clk",
2128 .ops = &clk_ops_branch,
2129 CLK_INIT(gcc_sdcc4_apps_clk.c),
2130 },
2131};
2132
2133static struct branch_clk gcc_tsif_ahb_clk = {
2134 .cbcr_reg = TSIF_AHB_CBCR,
2135 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002136 .base = &virt_bases[GCC_BASE],
2137 .c = {
2138 .dbg_name = "gcc_tsif_ahb_clk",
2139 .ops = &clk_ops_branch,
2140 CLK_INIT(gcc_tsif_ahb_clk.c),
2141 },
2142};
2143
2144static struct branch_clk gcc_tsif_ref_clk = {
2145 .cbcr_reg = TSIF_REF_CBCR,
2146 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002147 .base = &virt_bases[GCC_BASE],
2148 .c = {
2149 .dbg_name = "gcc_tsif_ref_clk",
2150 .ops = &clk_ops_branch,
2151 CLK_INIT(gcc_tsif_ref_clk.c),
2152 },
2153};
2154
2155static struct branch_clk gcc_usb30_master_clk = {
2156 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002157 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002158 .parent = &usb30_master_clk_src.c,
2159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002160 .base = &virt_bases[GCC_BASE],
2161 .c = {
2162 .dbg_name = "gcc_usb30_master_clk",
2163 .ops = &clk_ops_branch,
2164 CLK_INIT(gcc_usb30_master_clk.c),
2165 },
2166};
2167
2168static struct branch_clk gcc_usb30_mock_utmi_clk = {
2169 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2170 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002171 .base = &virt_bases[GCC_BASE],
2172 .c = {
2173 .dbg_name = "gcc_usb30_mock_utmi_clk",
2174 .ops = &clk_ops_branch,
2175 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2176 },
2177};
2178
2179static struct branch_clk gcc_usb_hs_ahb_clk = {
2180 .cbcr_reg = USB_HS_AHB_CBCR,
2181 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002182 .base = &virt_bases[GCC_BASE],
2183 .c = {
2184 .dbg_name = "gcc_usb_hs_ahb_clk",
2185 .ops = &clk_ops_branch,
2186 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2187 },
2188};
2189
2190static struct branch_clk gcc_usb_hs_system_clk = {
2191 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002192 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002193 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002194 .base = &virt_bases[GCC_BASE],
2195 .c = {
2196 .dbg_name = "gcc_usb_hs_system_clk",
2197 .ops = &clk_ops_branch,
2198 CLK_INIT(gcc_usb_hs_system_clk.c),
2199 },
2200};
2201
2202static struct branch_clk gcc_usb_hsic_ahb_clk = {
2203 .cbcr_reg = USB_HSIC_AHB_CBCR,
2204 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002205 .base = &virt_bases[GCC_BASE],
2206 .c = {
2207 .dbg_name = "gcc_usb_hsic_ahb_clk",
2208 .ops = &clk_ops_branch,
2209 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2210 },
2211};
2212
2213static struct branch_clk gcc_usb_hsic_clk = {
2214 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002215 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002216 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002217 .base = &virt_bases[GCC_BASE],
2218 .c = {
2219 .dbg_name = "gcc_usb_hsic_clk",
2220 .ops = &clk_ops_branch,
2221 CLK_INIT(gcc_usb_hsic_clk.c),
2222 },
2223};
2224
2225static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2226 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2227 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002228 .base = &virt_bases[GCC_BASE],
2229 .c = {
2230 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2231 .ops = &clk_ops_branch,
2232 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2233 },
2234};
2235
2236static struct branch_clk gcc_usb_hsic_system_clk = {
2237 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2238 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002239 .base = &virt_bases[GCC_BASE],
2240 .c = {
2241 .dbg_name = "gcc_usb_hsic_system_clk",
2242 .ops = &clk_ops_branch,
2243 CLK_INIT(gcc_usb_hsic_system_clk.c),
2244 },
2245};
2246
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002247struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2248 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2249 .has_sibling = 1,
2250 .base = &virt_bases[GCC_BASE],
2251 .c = {
2252 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2253 .ops = &clk_ops_branch,
2254 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2255 },
2256};
2257
2258struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2259 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2260 .has_sibling = 1,
2261 .base = &virt_bases[GCC_BASE],
2262 .c = {
2263 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2264 .ops = &clk_ops_branch,
2265 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2266 },
2267};
2268
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002269static struct branch_clk gcc_mss_cfg_ahb_clk = {
2270 .cbcr_reg = MSS_CFG_AHB_CBCR,
2271 .has_sibling = 1,
2272 .base = &virt_bases[GCC_BASE],
2273 .c = {
2274 .dbg_name = "gcc_mss_cfg_ahb_clk",
2275 .ops = &clk_ops_branch,
2276 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2277 },
2278};
2279
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002280static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002281 F_MM( 19200000, cxo, 1, 0, 0),
2282 F_MM(150000000, gpll0, 4, 0, 0),
2283 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002284 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002285 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002286 F_END
2287};
2288
2289static struct rcg_clk axi_clk_src = {
2290 .cmd_rcgr_reg = 0x5040,
2291 .set_rate = set_rate_hid,
2292 .freq_tbl = ftbl_mmss_axi_clk,
2293 .current_freq = &rcg_dummy_freq,
2294 .base = &virt_bases[MMSS_BASE],
2295 .c = {
2296 .dbg_name = "axi_clk_src",
2297 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002298 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2299 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002300 CLK_INIT(axi_clk_src.c),
2301 },
2302};
2303
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002304static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2305 F_MM( 19200000, cxo, 1, 0, 0),
2306 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002307 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002308 F_MM(400000000, mmpll0, 2, 0, 0),
2309 F_END
2310};
2311
2312struct rcg_clk ocmemnoc_clk_src = {
2313 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2314 .set_rate = set_rate_hid,
2315 .freq_tbl = ftbl_ocmemnoc_clk,
2316 .current_freq = &rcg_dummy_freq,
2317 .base = &virt_bases[MMSS_BASE],
2318 .c = {
2319 .dbg_name = "ocmemnoc_clk_src",
2320 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002321 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002322 HIGH, 400000000),
2323 CLK_INIT(ocmemnoc_clk_src.c),
2324 },
2325};
2326
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002327static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2328 F_MM(100000000, gpll0, 6, 0, 0),
2329 F_MM(200000000, mmpll0, 4, 0, 0),
2330 F_END
2331};
2332
2333static struct rcg_clk csi0_clk_src = {
2334 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2335 .set_rate = set_rate_hid,
2336 .freq_tbl = ftbl_camss_csi0_3_clk,
2337 .current_freq = &rcg_dummy_freq,
2338 .base = &virt_bases[MMSS_BASE],
2339 .c = {
2340 .dbg_name = "csi0_clk_src",
2341 .ops = &clk_ops_rcg,
2342 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2343 CLK_INIT(csi0_clk_src.c),
2344 },
2345};
2346
2347static struct rcg_clk csi1_clk_src = {
2348 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2349 .set_rate = set_rate_hid,
2350 .freq_tbl = ftbl_camss_csi0_3_clk,
2351 .current_freq = &rcg_dummy_freq,
2352 .base = &virt_bases[MMSS_BASE],
2353 .c = {
2354 .dbg_name = "csi1_clk_src",
2355 .ops = &clk_ops_rcg,
2356 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2357 CLK_INIT(csi1_clk_src.c),
2358 },
2359};
2360
2361static struct rcg_clk csi2_clk_src = {
2362 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2363 .set_rate = set_rate_hid,
2364 .freq_tbl = ftbl_camss_csi0_3_clk,
2365 .current_freq = &rcg_dummy_freq,
2366 .base = &virt_bases[MMSS_BASE],
2367 .c = {
2368 .dbg_name = "csi2_clk_src",
2369 .ops = &clk_ops_rcg,
2370 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2371 CLK_INIT(csi2_clk_src.c),
2372 },
2373};
2374
2375static struct rcg_clk csi3_clk_src = {
2376 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2377 .set_rate = set_rate_hid,
2378 .freq_tbl = ftbl_camss_csi0_3_clk,
2379 .current_freq = &rcg_dummy_freq,
2380 .base = &virt_bases[MMSS_BASE],
2381 .c = {
2382 .dbg_name = "csi3_clk_src",
2383 .ops = &clk_ops_rcg,
2384 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2385 CLK_INIT(csi3_clk_src.c),
2386 },
2387};
2388
2389static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2390 F_MM( 37500000, gpll0, 16, 0, 0),
2391 F_MM( 50000000, gpll0, 12, 0, 0),
2392 F_MM( 60000000, gpll0, 10, 0, 0),
2393 F_MM( 80000000, gpll0, 7.5, 0, 0),
2394 F_MM(100000000, gpll0, 6, 0, 0),
2395 F_MM(109090000, gpll0, 5.5, 0, 0),
2396 F_MM(150000000, gpll0, 4, 0, 0),
2397 F_MM(200000000, gpll0, 3, 0, 0),
2398 F_MM(228570000, mmpll0, 3.5, 0, 0),
2399 F_MM(266670000, mmpll0, 3, 0, 0),
2400 F_MM(320000000, mmpll0, 2.5, 0, 0),
2401 F_END
2402};
2403
2404static struct rcg_clk vfe0_clk_src = {
2405 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2406 .set_rate = set_rate_hid,
2407 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2408 .current_freq = &rcg_dummy_freq,
2409 .base = &virt_bases[MMSS_BASE],
2410 .c = {
2411 .dbg_name = "vfe0_clk_src",
2412 .ops = &clk_ops_rcg,
2413 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2414 HIGH, 320000000),
2415 CLK_INIT(vfe0_clk_src.c),
2416 },
2417};
2418
2419static struct rcg_clk vfe1_clk_src = {
2420 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2421 .set_rate = set_rate_hid,
2422 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2423 .current_freq = &rcg_dummy_freq,
2424 .base = &virt_bases[MMSS_BASE],
2425 .c = {
2426 .dbg_name = "vfe1_clk_src",
2427 .ops = &clk_ops_rcg,
2428 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2429 HIGH, 320000000),
2430 CLK_INIT(vfe1_clk_src.c),
2431 },
2432};
2433
2434static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2435 F_MM( 37500000, gpll0, 16, 0, 0),
2436 F_MM( 60000000, gpll0, 10, 0, 0),
2437 F_MM( 75000000, gpll0, 8, 0, 0),
2438 F_MM( 85710000, gpll0, 7, 0, 0),
2439 F_MM(100000000, gpll0, 6, 0, 0),
2440 F_MM(133330000, mmpll0, 6, 0, 0),
2441 F_MM(160000000, mmpll0, 5, 0, 0),
2442 F_MM(200000000, mmpll0, 4, 0, 0),
2443 F_MM(266670000, mmpll0, 3, 0, 0),
2444 F_MM(320000000, mmpll0, 2.5, 0, 0),
2445 F_END
2446};
2447
2448static struct rcg_clk mdp_clk_src = {
2449 .cmd_rcgr_reg = MDP_CMD_RCGR,
2450 .set_rate = set_rate_hid,
2451 .freq_tbl = ftbl_mdss_mdp_clk,
2452 .current_freq = &rcg_dummy_freq,
2453 .base = &virt_bases[MMSS_BASE],
2454 .c = {
2455 .dbg_name = "mdp_clk_src",
2456 .ops = &clk_ops_rcg,
2457 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2458 HIGH, 320000000),
2459 CLK_INIT(mdp_clk_src.c),
2460 },
2461};
2462
2463static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2464 F_MM(19200000, cxo, 1, 0, 0),
2465 F_END
2466};
2467
2468static struct rcg_clk cci_clk_src = {
2469 .cmd_rcgr_reg = CCI_CMD_RCGR,
2470 .set_rate = set_rate_hid,
2471 .freq_tbl = ftbl_camss_cci_cci_clk,
2472 .current_freq = &rcg_dummy_freq,
2473 .base = &virt_bases[MMSS_BASE],
2474 .c = {
2475 .dbg_name = "cci_clk_src",
2476 .ops = &clk_ops_rcg,
2477 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2478 CLK_INIT(cci_clk_src.c),
2479 },
2480};
2481
2482static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2483 F_MM( 10000, cxo, 16, 1, 120),
2484 F_MM( 20000, cxo, 16, 1, 50),
2485 F_MM( 6000000, gpll0, 10, 1, 10),
2486 F_MM(12000000, gpll0, 10, 1, 5),
2487 F_MM(13000000, gpll0, 10, 13, 60),
2488 F_MM(24000000, gpll0, 5, 1, 5),
2489 F_END
2490};
2491
2492static struct rcg_clk mmss_gp0_clk_src = {
2493 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2494 .set_rate = set_rate_mnd,
2495 .freq_tbl = ftbl_camss_gp0_1_clk,
2496 .current_freq = &rcg_dummy_freq,
2497 .base = &virt_bases[MMSS_BASE],
2498 .c = {
2499 .dbg_name = "mmss_gp0_clk_src",
2500 .ops = &clk_ops_rcg_mnd,
2501 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2502 CLK_INIT(mmss_gp0_clk_src.c),
2503 },
2504};
2505
2506static struct rcg_clk mmss_gp1_clk_src = {
2507 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2508 .set_rate = set_rate_mnd,
2509 .freq_tbl = ftbl_camss_gp0_1_clk,
2510 .current_freq = &rcg_dummy_freq,
2511 .base = &virt_bases[MMSS_BASE],
2512 .c = {
2513 .dbg_name = "mmss_gp1_clk_src",
2514 .ops = &clk_ops_rcg_mnd,
2515 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2516 CLK_INIT(mmss_gp1_clk_src.c),
2517 },
2518};
2519
2520static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2521 F_MM( 75000000, gpll0, 8, 0, 0),
2522 F_MM(150000000, gpll0, 4, 0, 0),
2523 F_MM(200000000, gpll0, 3, 0, 0),
2524 F_MM(228570000, mmpll0, 3.5, 0, 0),
2525 F_MM(266670000, mmpll0, 3, 0, 0),
2526 F_MM(320000000, mmpll0, 2.5, 0, 0),
2527 F_END
2528};
2529
2530static struct rcg_clk jpeg0_clk_src = {
2531 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2532 .set_rate = set_rate_hid,
2533 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2534 .current_freq = &rcg_dummy_freq,
2535 .base = &virt_bases[MMSS_BASE],
2536 .c = {
2537 .dbg_name = "jpeg0_clk_src",
2538 .ops = &clk_ops_rcg,
2539 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2540 HIGH, 320000000),
2541 CLK_INIT(jpeg0_clk_src.c),
2542 },
2543};
2544
2545static struct rcg_clk jpeg1_clk_src = {
2546 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2547 .set_rate = set_rate_hid,
2548 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2549 .current_freq = &rcg_dummy_freq,
2550 .base = &virt_bases[MMSS_BASE],
2551 .c = {
2552 .dbg_name = "jpeg1_clk_src",
2553 .ops = &clk_ops_rcg,
2554 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2555 HIGH, 320000000),
2556 CLK_INIT(jpeg1_clk_src.c),
2557 },
2558};
2559
2560static struct rcg_clk jpeg2_clk_src = {
2561 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2562 .set_rate = set_rate_hid,
2563 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2564 .current_freq = &rcg_dummy_freq,
2565 .base = &virt_bases[MMSS_BASE],
2566 .c = {
2567 .dbg_name = "jpeg2_clk_src",
2568 .ops = &clk_ops_rcg,
2569 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2570 HIGH, 320000000),
2571 CLK_INIT(jpeg2_clk_src.c),
2572 },
2573};
2574
2575static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2576 F_MM(66670000, gpll0, 9, 0, 0),
2577 F_END
2578};
2579
2580static struct rcg_clk mclk0_clk_src = {
2581 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2582 .set_rate = set_rate_hid,
2583 .freq_tbl = ftbl_camss_mclk0_3_clk,
2584 .current_freq = &rcg_dummy_freq,
2585 .base = &virt_bases[MMSS_BASE],
2586 .c = {
2587 .dbg_name = "mclk0_clk_src",
2588 .ops = &clk_ops_rcg,
2589 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2590 CLK_INIT(mclk0_clk_src.c),
2591 },
2592};
2593
2594static struct rcg_clk mclk1_clk_src = {
2595 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2596 .set_rate = set_rate_hid,
2597 .freq_tbl = ftbl_camss_mclk0_3_clk,
2598 .current_freq = &rcg_dummy_freq,
2599 .base = &virt_bases[MMSS_BASE],
2600 .c = {
2601 .dbg_name = "mclk1_clk_src",
2602 .ops = &clk_ops_rcg,
2603 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2604 CLK_INIT(mclk1_clk_src.c),
2605 },
2606};
2607
2608static struct rcg_clk mclk2_clk_src = {
2609 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2610 .set_rate = set_rate_hid,
2611 .freq_tbl = ftbl_camss_mclk0_3_clk,
2612 .current_freq = &rcg_dummy_freq,
2613 .base = &virt_bases[MMSS_BASE],
2614 .c = {
2615 .dbg_name = "mclk2_clk_src",
2616 .ops = &clk_ops_rcg,
2617 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2618 CLK_INIT(mclk2_clk_src.c),
2619 },
2620};
2621
2622static struct rcg_clk mclk3_clk_src = {
2623 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2624 .set_rate = set_rate_hid,
2625 .freq_tbl = ftbl_camss_mclk0_3_clk,
2626 .current_freq = &rcg_dummy_freq,
2627 .base = &virt_bases[MMSS_BASE],
2628 .c = {
2629 .dbg_name = "mclk3_clk_src",
2630 .ops = &clk_ops_rcg,
2631 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2632 CLK_INIT(mclk3_clk_src.c),
2633 },
2634};
2635
2636static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2637 F_MM(100000000, gpll0, 6, 0, 0),
2638 F_MM(200000000, mmpll0, 4, 0, 0),
2639 F_END
2640};
2641
2642static struct rcg_clk csi0phytimer_clk_src = {
2643 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2644 .set_rate = set_rate_hid,
2645 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2646 .current_freq = &rcg_dummy_freq,
2647 .base = &virt_bases[MMSS_BASE],
2648 .c = {
2649 .dbg_name = "csi0phytimer_clk_src",
2650 .ops = &clk_ops_rcg,
2651 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2652 CLK_INIT(csi0phytimer_clk_src.c),
2653 },
2654};
2655
2656static struct rcg_clk csi1phytimer_clk_src = {
2657 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2658 .set_rate = set_rate_hid,
2659 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2660 .current_freq = &rcg_dummy_freq,
2661 .base = &virt_bases[MMSS_BASE],
2662 .c = {
2663 .dbg_name = "csi1phytimer_clk_src",
2664 .ops = &clk_ops_rcg,
2665 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2666 CLK_INIT(csi1phytimer_clk_src.c),
2667 },
2668};
2669
2670static struct rcg_clk csi2phytimer_clk_src = {
2671 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2672 .set_rate = set_rate_hid,
2673 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2674 .current_freq = &rcg_dummy_freq,
2675 .base = &virt_bases[MMSS_BASE],
2676 .c = {
2677 .dbg_name = "csi2phytimer_clk_src",
2678 .ops = &clk_ops_rcg,
2679 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2680 CLK_INIT(csi2phytimer_clk_src.c),
2681 },
2682};
2683
2684static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2685 F_MM(150000000, gpll0, 4, 0, 0),
2686 F_MM(266670000, mmpll0, 3, 0, 0),
2687 F_MM(320000000, mmpll0, 2.5, 0, 0),
2688 F_END
2689};
2690
2691static struct rcg_clk cpp_clk_src = {
2692 .cmd_rcgr_reg = CPP_CMD_RCGR,
2693 .set_rate = set_rate_hid,
2694 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2695 .current_freq = &rcg_dummy_freq,
2696 .base = &virt_bases[MMSS_BASE],
2697 .c = {
2698 .dbg_name = "cpp_clk_src",
2699 .ops = &clk_ops_rcg,
2700 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2701 HIGH, 320000000),
2702 CLK_INIT(cpp_clk_src.c),
2703 },
2704};
2705
2706static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2707 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2708 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2709 F_END
2710};
2711
2712static struct rcg_clk byte0_clk_src = {
2713 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2714 .set_rate = set_rate_hid,
2715 .freq_tbl = ftbl_mdss_byte0_1_clk,
2716 .current_freq = &rcg_dummy_freq,
2717 .base = &virt_bases[MMSS_BASE],
2718 .c = {
2719 .dbg_name = "byte0_clk_src",
2720 .ops = &clk_ops_rcg,
2721 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2722 HIGH, 188000000),
2723 CLK_INIT(byte0_clk_src.c),
2724 },
2725};
2726
2727static struct rcg_clk byte1_clk_src = {
2728 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2729 .set_rate = set_rate_hid,
2730 .freq_tbl = ftbl_mdss_byte0_1_clk,
2731 .current_freq = &rcg_dummy_freq,
2732 .base = &virt_bases[MMSS_BASE],
2733 .c = {
2734 .dbg_name = "byte1_clk_src",
2735 .ops = &clk_ops_rcg,
2736 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2737 HIGH, 188000000),
2738 CLK_INIT(byte1_clk_src.c),
2739 },
2740};
2741
2742static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2743 F_MM(19200000, cxo, 1, 0, 0),
2744 F_END
2745};
2746
2747static struct rcg_clk edpaux_clk_src = {
2748 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2749 .set_rate = set_rate_hid,
2750 .freq_tbl = ftbl_mdss_edpaux_clk,
2751 .current_freq = &rcg_dummy_freq,
2752 .base = &virt_bases[MMSS_BASE],
2753 .c = {
2754 .dbg_name = "edpaux_clk_src",
2755 .ops = &clk_ops_rcg,
2756 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2757 CLK_INIT(edpaux_clk_src.c),
2758 },
2759};
2760
2761static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2762 F_MDSS(135000000, edppll_270, 2, 0, 0),
2763 F_MDSS(270000000, edppll_270, 11, 0, 0),
2764 F_END
2765};
2766
2767static struct rcg_clk edplink_clk_src = {
2768 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2769 .set_rate = set_rate_hid,
2770 .freq_tbl = ftbl_mdss_edplink_clk,
2771 .current_freq = &rcg_dummy_freq,
2772 .base = &virt_bases[MMSS_BASE],
2773 .c = {
2774 .dbg_name = "edplink_clk_src",
2775 .ops = &clk_ops_rcg,
2776 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2777 CLK_INIT(edplink_clk_src.c),
2778 },
2779};
2780
2781static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2782 F_MDSS(175000000, edppll_350, 2, 0, 0),
2783 F_MDSS(350000000, edppll_350, 11, 0, 0),
2784 F_END
2785};
2786
2787static struct rcg_clk edppixel_clk_src = {
2788 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2789 .set_rate = set_rate_mnd,
2790 .freq_tbl = ftbl_mdss_edppixel_clk,
2791 .current_freq = &rcg_dummy_freq,
2792 .base = &virt_bases[MMSS_BASE],
2793 .c = {
2794 .dbg_name = "edppixel_clk_src",
2795 .ops = &clk_ops_rcg_mnd,
2796 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2797 CLK_INIT(edppixel_clk_src.c),
2798 },
2799};
2800
2801static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2802 F_MM(19200000, cxo, 1, 0, 0),
2803 F_END
2804};
2805
2806static struct rcg_clk esc0_clk_src = {
2807 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2808 .set_rate = set_rate_hid,
2809 .freq_tbl = ftbl_mdss_esc0_1_clk,
2810 .current_freq = &rcg_dummy_freq,
2811 .base = &virt_bases[MMSS_BASE],
2812 .c = {
2813 .dbg_name = "esc0_clk_src",
2814 .ops = &clk_ops_rcg,
2815 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2816 CLK_INIT(esc0_clk_src.c),
2817 },
2818};
2819
2820static struct rcg_clk esc1_clk_src = {
2821 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2822 .set_rate = set_rate_hid,
2823 .freq_tbl = ftbl_mdss_esc0_1_clk,
2824 .current_freq = &rcg_dummy_freq,
2825 .base = &virt_bases[MMSS_BASE],
2826 .c = {
2827 .dbg_name = "esc1_clk_src",
2828 .ops = &clk_ops_rcg,
2829 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2830 CLK_INIT(esc1_clk_src.c),
2831 },
2832};
2833
2834static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2835 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2836 F_END
2837};
2838
2839static struct rcg_clk extpclk_clk_src = {
2840 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2841 .set_rate = set_rate_hid,
2842 .freq_tbl = ftbl_mdss_extpclk_clk,
2843 .current_freq = &rcg_dummy_freq,
2844 .base = &virt_bases[MMSS_BASE],
2845 .c = {
2846 .dbg_name = "extpclk_clk_src",
2847 .ops = &clk_ops_rcg,
2848 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2849 CLK_INIT(extpclk_clk_src.c),
2850 },
2851};
2852
2853static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2854 F_MDSS(19200000, cxo, 1, 0, 0),
2855 F_END
2856};
2857
2858static struct rcg_clk hdmi_clk_src = {
2859 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2860 .set_rate = set_rate_hid,
2861 .freq_tbl = ftbl_mdss_hdmi_clk,
2862 .current_freq = &rcg_dummy_freq,
2863 .base = &virt_bases[MMSS_BASE],
2864 .c = {
2865 .dbg_name = "hdmi_clk_src",
2866 .ops = &clk_ops_rcg,
2867 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2868 CLK_INIT(hdmi_clk_src.c),
2869 },
2870};
2871
2872static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2873 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2874 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2875 F_END
2876};
2877
2878static struct rcg_clk pclk0_clk_src = {
2879 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2880 .set_rate = set_rate_mnd,
2881 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2882 .current_freq = &rcg_dummy_freq,
2883 .base = &virt_bases[MMSS_BASE],
2884 .c = {
2885 .dbg_name = "pclk0_clk_src",
2886 .ops = &clk_ops_rcg_mnd,
2887 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2888 CLK_INIT(pclk0_clk_src.c),
2889 },
2890};
2891
2892static struct rcg_clk pclk1_clk_src = {
2893 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2894 .set_rate = set_rate_mnd,
2895 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2896 .current_freq = &rcg_dummy_freq,
2897 .base = &virt_bases[MMSS_BASE],
2898 .c = {
2899 .dbg_name = "pclk1_clk_src",
2900 .ops = &clk_ops_rcg_mnd,
2901 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2902 CLK_INIT(pclk1_clk_src.c),
2903 },
2904};
2905
2906static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2907 F_MDSS(19200000, cxo, 1, 0, 0),
2908 F_END
2909};
2910
2911static struct rcg_clk vsync_clk_src = {
2912 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2913 .set_rate = set_rate_hid,
2914 .freq_tbl = ftbl_mdss_vsync_clk,
2915 .current_freq = &rcg_dummy_freq,
2916 .base = &virt_bases[MMSS_BASE],
2917 .c = {
2918 .dbg_name = "vsync_clk_src",
2919 .ops = &clk_ops_rcg,
2920 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2921 CLK_INIT(vsync_clk_src.c),
2922 },
2923};
2924
2925static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2926 F_MM( 50000000, gpll0, 12, 0, 0),
2927 F_MM(100000000, gpll0, 6, 0, 0),
2928 F_MM(133330000, mmpll0, 6, 0, 0),
2929 F_MM(200000000, mmpll0, 4, 0, 0),
2930 F_MM(266670000, mmpll0, 3, 0, 0),
2931 F_MM(410000000, mmpll3, 2, 0, 0),
2932 F_END
2933};
2934
2935static struct rcg_clk vcodec0_clk_src = {
2936 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2937 .set_rate = set_rate_mnd,
2938 .freq_tbl = ftbl_venus0_vcodec0_clk,
2939 .current_freq = &rcg_dummy_freq,
2940 .base = &virt_bases[MMSS_BASE],
2941 .c = {
2942 .dbg_name = "vcodec0_clk_src",
2943 .ops = &clk_ops_rcg_mnd,
2944 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2945 HIGH, 410000000),
2946 CLK_INIT(vcodec0_clk_src.c),
2947 },
2948};
2949
2950static struct branch_clk camss_cci_cci_ahb_clk = {
2951 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002952 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002953 .base = &virt_bases[MMSS_BASE],
2954 .c = {
2955 .dbg_name = "camss_cci_cci_ahb_clk",
2956 .ops = &clk_ops_branch,
2957 CLK_INIT(camss_cci_cci_ahb_clk.c),
2958 },
2959};
2960
2961static struct branch_clk camss_cci_cci_clk = {
2962 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2963 .parent = &cci_clk_src.c,
2964 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002965 .base = &virt_bases[MMSS_BASE],
2966 .c = {
2967 .dbg_name = "camss_cci_cci_clk",
2968 .ops = &clk_ops_branch,
2969 CLK_INIT(camss_cci_cci_clk.c),
2970 },
2971};
2972
2973static struct branch_clk camss_csi0_ahb_clk = {
2974 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002975 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002976 .base = &virt_bases[MMSS_BASE],
2977 .c = {
2978 .dbg_name = "camss_csi0_ahb_clk",
2979 .ops = &clk_ops_branch,
2980 CLK_INIT(camss_csi0_ahb_clk.c),
2981 },
2982};
2983
2984static struct branch_clk camss_csi0_clk = {
2985 .cbcr_reg = CAMSS_CSI0_CBCR,
2986 .parent = &csi0_clk_src.c,
2987 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002988 .base = &virt_bases[MMSS_BASE],
2989 .c = {
2990 .dbg_name = "camss_csi0_clk",
2991 .ops = &clk_ops_branch,
2992 CLK_INIT(camss_csi0_clk.c),
2993 },
2994};
2995
2996static struct branch_clk camss_csi0phy_clk = {
2997 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2998 .parent = &csi0_clk_src.c,
2999 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003000 .base = &virt_bases[MMSS_BASE],
3001 .c = {
3002 .dbg_name = "camss_csi0phy_clk",
3003 .ops = &clk_ops_branch,
3004 CLK_INIT(camss_csi0phy_clk.c),
3005 },
3006};
3007
3008static struct branch_clk camss_csi0pix_clk = {
3009 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3010 .parent = &csi0_clk_src.c,
3011 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003012 .base = &virt_bases[MMSS_BASE],
3013 .c = {
3014 .dbg_name = "camss_csi0pix_clk",
3015 .ops = &clk_ops_branch,
3016 CLK_INIT(camss_csi0pix_clk.c),
3017 },
3018};
3019
3020static struct branch_clk camss_csi0rdi_clk = {
3021 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3022 .parent = &csi0_clk_src.c,
3023 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003024 .base = &virt_bases[MMSS_BASE],
3025 .c = {
3026 .dbg_name = "camss_csi0rdi_clk",
3027 .ops = &clk_ops_branch,
3028 CLK_INIT(camss_csi0rdi_clk.c),
3029 },
3030};
3031
3032static struct branch_clk camss_csi1_ahb_clk = {
3033 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003034 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003035 .base = &virt_bases[MMSS_BASE],
3036 .c = {
3037 .dbg_name = "camss_csi1_ahb_clk",
3038 .ops = &clk_ops_branch,
3039 CLK_INIT(camss_csi1_ahb_clk.c),
3040 },
3041};
3042
3043static struct branch_clk camss_csi1_clk = {
3044 .cbcr_reg = CAMSS_CSI1_CBCR,
3045 .parent = &csi1_clk_src.c,
3046 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003047 .base = &virt_bases[MMSS_BASE],
3048 .c = {
3049 .dbg_name = "camss_csi1_clk",
3050 .ops = &clk_ops_branch,
3051 CLK_INIT(camss_csi1_clk.c),
3052 },
3053};
3054
3055static struct branch_clk camss_csi1phy_clk = {
3056 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3057 .parent = &csi1_clk_src.c,
3058 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003059 .base = &virt_bases[MMSS_BASE],
3060 .c = {
3061 .dbg_name = "camss_csi1phy_clk",
3062 .ops = &clk_ops_branch,
3063 CLK_INIT(camss_csi1phy_clk.c),
3064 },
3065};
3066
3067static struct branch_clk camss_csi1pix_clk = {
3068 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3069 .parent = &csi1_clk_src.c,
3070 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003071 .base = &virt_bases[MMSS_BASE],
3072 .c = {
3073 .dbg_name = "camss_csi1pix_clk",
3074 .ops = &clk_ops_branch,
3075 CLK_INIT(camss_csi1pix_clk.c),
3076 },
3077};
3078
3079static struct branch_clk camss_csi1rdi_clk = {
3080 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3081 .parent = &csi1_clk_src.c,
3082 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003083 .base = &virt_bases[MMSS_BASE],
3084 .c = {
3085 .dbg_name = "camss_csi1rdi_clk",
3086 .ops = &clk_ops_branch,
3087 CLK_INIT(camss_csi1rdi_clk.c),
3088 },
3089};
3090
3091static struct branch_clk camss_csi2_ahb_clk = {
3092 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003093 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003094 .base = &virt_bases[MMSS_BASE],
3095 .c = {
3096 .dbg_name = "camss_csi2_ahb_clk",
3097 .ops = &clk_ops_branch,
3098 CLK_INIT(camss_csi2_ahb_clk.c),
3099 },
3100};
3101
3102static struct branch_clk camss_csi2_clk = {
3103 .cbcr_reg = CAMSS_CSI2_CBCR,
3104 .parent = &csi2_clk_src.c,
3105 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003106 .base = &virt_bases[MMSS_BASE],
3107 .c = {
3108 .dbg_name = "camss_csi2_clk",
3109 .ops = &clk_ops_branch,
3110 CLK_INIT(camss_csi2_clk.c),
3111 },
3112};
3113
3114static struct branch_clk camss_csi2phy_clk = {
3115 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3116 .parent = &csi2_clk_src.c,
3117 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003118 .base = &virt_bases[MMSS_BASE],
3119 .c = {
3120 .dbg_name = "camss_csi2phy_clk",
3121 .ops = &clk_ops_branch,
3122 CLK_INIT(camss_csi2phy_clk.c),
3123 },
3124};
3125
3126static struct branch_clk camss_csi2pix_clk = {
3127 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3128 .parent = &csi2_clk_src.c,
3129 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003130 .base = &virt_bases[MMSS_BASE],
3131 .c = {
3132 .dbg_name = "camss_csi2pix_clk",
3133 .ops = &clk_ops_branch,
3134 CLK_INIT(camss_csi2pix_clk.c),
3135 },
3136};
3137
3138static struct branch_clk camss_csi2rdi_clk = {
3139 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3140 .parent = &csi2_clk_src.c,
3141 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003142 .base = &virt_bases[MMSS_BASE],
3143 .c = {
3144 .dbg_name = "camss_csi2rdi_clk",
3145 .ops = &clk_ops_branch,
3146 CLK_INIT(camss_csi2rdi_clk.c),
3147 },
3148};
3149
3150static struct branch_clk camss_csi3_ahb_clk = {
3151 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003152 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003153 .base = &virt_bases[MMSS_BASE],
3154 .c = {
3155 .dbg_name = "camss_csi3_ahb_clk",
3156 .ops = &clk_ops_branch,
3157 CLK_INIT(camss_csi3_ahb_clk.c),
3158 },
3159};
3160
3161static struct branch_clk camss_csi3_clk = {
3162 .cbcr_reg = CAMSS_CSI3_CBCR,
3163 .parent = &csi3_clk_src.c,
3164 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003165 .base = &virt_bases[MMSS_BASE],
3166 .c = {
3167 .dbg_name = "camss_csi3_clk",
3168 .ops = &clk_ops_branch,
3169 CLK_INIT(camss_csi3_clk.c),
3170 },
3171};
3172
3173static struct branch_clk camss_csi3phy_clk = {
3174 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3175 .parent = &csi3_clk_src.c,
3176 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003177 .base = &virt_bases[MMSS_BASE],
3178 .c = {
3179 .dbg_name = "camss_csi3phy_clk",
3180 .ops = &clk_ops_branch,
3181 CLK_INIT(camss_csi3phy_clk.c),
3182 },
3183};
3184
3185static struct branch_clk camss_csi3pix_clk = {
3186 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3187 .parent = &csi3_clk_src.c,
3188 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003189 .base = &virt_bases[MMSS_BASE],
3190 .c = {
3191 .dbg_name = "camss_csi3pix_clk",
3192 .ops = &clk_ops_branch,
3193 CLK_INIT(camss_csi3pix_clk.c),
3194 },
3195};
3196
3197static struct branch_clk camss_csi3rdi_clk = {
3198 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3199 .parent = &csi3_clk_src.c,
3200 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003201 .base = &virt_bases[MMSS_BASE],
3202 .c = {
3203 .dbg_name = "camss_csi3rdi_clk",
3204 .ops = &clk_ops_branch,
3205 CLK_INIT(camss_csi3rdi_clk.c),
3206 },
3207};
3208
3209static struct branch_clk camss_csi_vfe0_clk = {
3210 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3211 .parent = &vfe0_clk_src.c,
3212 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003213 .base = &virt_bases[MMSS_BASE],
3214 .c = {
3215 .dbg_name = "camss_csi_vfe0_clk",
3216 .ops = &clk_ops_branch,
3217 CLK_INIT(camss_csi_vfe0_clk.c),
3218 },
3219};
3220
3221static struct branch_clk camss_csi_vfe1_clk = {
3222 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3223 .parent = &vfe1_clk_src.c,
3224 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003225 .base = &virt_bases[MMSS_BASE],
3226 .c = {
3227 .dbg_name = "camss_csi_vfe1_clk",
3228 .ops = &clk_ops_branch,
3229 CLK_INIT(camss_csi_vfe1_clk.c),
3230 },
3231};
3232
3233static struct branch_clk camss_gp0_clk = {
3234 .cbcr_reg = CAMSS_GP0_CBCR,
3235 .parent = &mmss_gp0_clk_src.c,
3236 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003237 .base = &virt_bases[MMSS_BASE],
3238 .c = {
3239 .dbg_name = "camss_gp0_clk",
3240 .ops = &clk_ops_branch,
3241 CLK_INIT(camss_gp0_clk.c),
3242 },
3243};
3244
3245static struct branch_clk camss_gp1_clk = {
3246 .cbcr_reg = CAMSS_GP1_CBCR,
3247 .parent = &mmss_gp1_clk_src.c,
3248 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003249 .base = &virt_bases[MMSS_BASE],
3250 .c = {
3251 .dbg_name = "camss_gp1_clk",
3252 .ops = &clk_ops_branch,
3253 CLK_INIT(camss_gp1_clk.c),
3254 },
3255};
3256
3257static struct branch_clk camss_ispif_ahb_clk = {
3258 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003259 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003260 .base = &virt_bases[MMSS_BASE],
3261 .c = {
3262 .dbg_name = "camss_ispif_ahb_clk",
3263 .ops = &clk_ops_branch,
3264 CLK_INIT(camss_ispif_ahb_clk.c),
3265 },
3266};
3267
3268static struct branch_clk camss_jpeg_jpeg0_clk = {
3269 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3270 .parent = &jpeg0_clk_src.c,
3271 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003272 .base = &virt_bases[MMSS_BASE],
3273 .c = {
3274 .dbg_name = "camss_jpeg_jpeg0_clk",
3275 .ops = &clk_ops_branch,
3276 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3277 },
3278};
3279
3280static struct branch_clk camss_jpeg_jpeg1_clk = {
3281 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3282 .parent = &jpeg1_clk_src.c,
3283 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003284 .base = &virt_bases[MMSS_BASE],
3285 .c = {
3286 .dbg_name = "camss_jpeg_jpeg1_clk",
3287 .ops = &clk_ops_branch,
3288 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3289 },
3290};
3291
3292static struct branch_clk camss_jpeg_jpeg2_clk = {
3293 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3294 .parent = &jpeg2_clk_src.c,
3295 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003296 .base = &virt_bases[MMSS_BASE],
3297 .c = {
3298 .dbg_name = "camss_jpeg_jpeg2_clk",
3299 .ops = &clk_ops_branch,
3300 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3301 },
3302};
3303
3304static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3305 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003306 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003307 .base = &virt_bases[MMSS_BASE],
3308 .c = {
3309 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3310 .ops = &clk_ops_branch,
3311 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3312 },
3313};
3314
3315static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3316 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3317 .parent = &axi_clk_src.c,
3318 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003319 .base = &virt_bases[MMSS_BASE],
3320 .c = {
3321 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3322 .ops = &clk_ops_branch,
3323 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3324 },
3325};
3326
3327static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3328 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003329 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003330 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003331 .base = &virt_bases[MMSS_BASE],
3332 .c = {
3333 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3334 .ops = &clk_ops_branch,
3335 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3336 },
3337};
3338
3339static struct branch_clk camss_mclk0_clk = {
3340 .cbcr_reg = CAMSS_MCLK0_CBCR,
3341 .parent = &mclk0_clk_src.c,
3342 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003343 .base = &virt_bases[MMSS_BASE],
3344 .c = {
3345 .dbg_name = "camss_mclk0_clk",
3346 .ops = &clk_ops_branch,
3347 CLK_INIT(camss_mclk0_clk.c),
3348 },
3349};
3350
3351static struct branch_clk camss_mclk1_clk = {
3352 .cbcr_reg = CAMSS_MCLK1_CBCR,
3353 .parent = &mclk1_clk_src.c,
3354 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003355 .base = &virt_bases[MMSS_BASE],
3356 .c = {
3357 .dbg_name = "camss_mclk1_clk",
3358 .ops = &clk_ops_branch,
3359 CLK_INIT(camss_mclk1_clk.c),
3360 },
3361};
3362
3363static struct branch_clk camss_mclk2_clk = {
3364 .cbcr_reg = CAMSS_MCLK2_CBCR,
3365 .parent = &mclk2_clk_src.c,
3366 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003367 .base = &virt_bases[MMSS_BASE],
3368 .c = {
3369 .dbg_name = "camss_mclk2_clk",
3370 .ops = &clk_ops_branch,
3371 CLK_INIT(camss_mclk2_clk.c),
3372 },
3373};
3374
3375static struct branch_clk camss_mclk3_clk = {
3376 .cbcr_reg = CAMSS_MCLK3_CBCR,
3377 .parent = &mclk3_clk_src.c,
3378 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003379 .base = &virt_bases[MMSS_BASE],
3380 .c = {
3381 .dbg_name = "camss_mclk3_clk",
3382 .ops = &clk_ops_branch,
3383 CLK_INIT(camss_mclk3_clk.c),
3384 },
3385};
3386
3387static struct branch_clk camss_micro_ahb_clk = {
3388 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003389 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003390 .base = &virt_bases[MMSS_BASE],
3391 .c = {
3392 .dbg_name = "camss_micro_ahb_clk",
3393 .ops = &clk_ops_branch,
3394 CLK_INIT(camss_micro_ahb_clk.c),
3395 },
3396};
3397
3398static struct branch_clk camss_phy0_csi0phytimer_clk = {
3399 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3400 .parent = &csi0phytimer_clk_src.c,
3401 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003402 .base = &virt_bases[MMSS_BASE],
3403 .c = {
3404 .dbg_name = "camss_phy0_csi0phytimer_clk",
3405 .ops = &clk_ops_branch,
3406 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3407 },
3408};
3409
3410static struct branch_clk camss_phy1_csi1phytimer_clk = {
3411 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3412 .parent = &csi1phytimer_clk_src.c,
3413 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003414 .base = &virt_bases[MMSS_BASE],
3415 .c = {
3416 .dbg_name = "camss_phy1_csi1phytimer_clk",
3417 .ops = &clk_ops_branch,
3418 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3419 },
3420};
3421
3422static struct branch_clk camss_phy2_csi2phytimer_clk = {
3423 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3424 .parent = &csi2phytimer_clk_src.c,
3425 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003426 .base = &virt_bases[MMSS_BASE],
3427 .c = {
3428 .dbg_name = "camss_phy2_csi2phytimer_clk",
3429 .ops = &clk_ops_branch,
3430 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3431 },
3432};
3433
3434static struct branch_clk camss_top_ahb_clk = {
3435 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003436 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003437 .base = &virt_bases[MMSS_BASE],
3438 .c = {
3439 .dbg_name = "camss_top_ahb_clk",
3440 .ops = &clk_ops_branch,
3441 CLK_INIT(camss_top_ahb_clk.c),
3442 },
3443};
3444
3445static struct branch_clk camss_vfe_cpp_ahb_clk = {
3446 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003447 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003448 .base = &virt_bases[MMSS_BASE],
3449 .c = {
3450 .dbg_name = "camss_vfe_cpp_ahb_clk",
3451 .ops = &clk_ops_branch,
3452 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3453 },
3454};
3455
3456static struct branch_clk camss_vfe_cpp_clk = {
3457 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3458 .parent = &cpp_clk_src.c,
3459 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003460 .base = &virt_bases[MMSS_BASE],
3461 .c = {
3462 .dbg_name = "camss_vfe_cpp_clk",
3463 .ops = &clk_ops_branch,
3464 CLK_INIT(camss_vfe_cpp_clk.c),
3465 },
3466};
3467
3468static struct branch_clk camss_vfe_vfe0_clk = {
3469 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3470 .parent = &vfe0_clk_src.c,
3471 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003472 .base = &virt_bases[MMSS_BASE],
3473 .c = {
3474 .dbg_name = "camss_vfe_vfe0_clk",
3475 .ops = &clk_ops_branch,
3476 CLK_INIT(camss_vfe_vfe0_clk.c),
3477 },
3478};
3479
3480static struct branch_clk camss_vfe_vfe1_clk = {
3481 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3482 .parent = &vfe1_clk_src.c,
3483 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003484 .base = &virt_bases[MMSS_BASE],
3485 .c = {
3486 .dbg_name = "camss_vfe_vfe1_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(camss_vfe_vfe1_clk.c),
3489 },
3490};
3491
3492static struct branch_clk camss_vfe_vfe_ahb_clk = {
3493 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003495 .base = &virt_bases[MMSS_BASE],
3496 .c = {
3497 .dbg_name = "camss_vfe_vfe_ahb_clk",
3498 .ops = &clk_ops_branch,
3499 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3500 },
3501};
3502
3503static struct branch_clk camss_vfe_vfe_axi_clk = {
3504 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3505 .parent = &axi_clk_src.c,
3506 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003507 .base = &virt_bases[MMSS_BASE],
3508 .c = {
3509 .dbg_name = "camss_vfe_vfe_axi_clk",
3510 .ops = &clk_ops_branch,
3511 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3512 },
3513};
3514
3515static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3516 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003517 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003518 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003519 .base = &virt_bases[MMSS_BASE],
3520 .c = {
3521 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3522 .ops = &clk_ops_branch,
3523 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3524 },
3525};
3526
3527static struct branch_clk mdss_ahb_clk = {
3528 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003530 .base = &virt_bases[MMSS_BASE],
3531 .c = {
3532 .dbg_name = "mdss_ahb_clk",
3533 .ops = &clk_ops_branch,
3534 CLK_INIT(mdss_ahb_clk.c),
3535 },
3536};
3537
3538static struct branch_clk mdss_axi_clk = {
3539 .cbcr_reg = MDSS_AXI_CBCR,
3540 .parent = &axi_clk_src.c,
3541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .base = &virt_bases[MMSS_BASE],
3543 .c = {
3544 .dbg_name = "mdss_axi_clk",
3545 .ops = &clk_ops_branch,
3546 CLK_INIT(mdss_axi_clk.c),
3547 },
3548};
3549
3550static struct branch_clk mdss_byte0_clk = {
3551 .cbcr_reg = MDSS_BYTE0_CBCR,
3552 .parent = &byte0_clk_src.c,
3553 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003554 .base = &virt_bases[MMSS_BASE],
3555 .c = {
3556 .dbg_name = "mdss_byte0_clk",
3557 .ops = &clk_ops_branch,
3558 CLK_INIT(mdss_byte0_clk.c),
3559 },
3560};
3561
3562static struct branch_clk mdss_byte1_clk = {
3563 .cbcr_reg = MDSS_BYTE1_CBCR,
3564 .parent = &byte1_clk_src.c,
3565 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003566 .base = &virt_bases[MMSS_BASE],
3567 .c = {
3568 .dbg_name = "mdss_byte1_clk",
3569 .ops = &clk_ops_branch,
3570 CLK_INIT(mdss_byte1_clk.c),
3571 },
3572};
3573
3574static struct branch_clk mdss_edpaux_clk = {
3575 .cbcr_reg = MDSS_EDPAUX_CBCR,
3576 .parent = &edpaux_clk_src.c,
3577 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003578 .base = &virt_bases[MMSS_BASE],
3579 .c = {
3580 .dbg_name = "mdss_edpaux_clk",
3581 .ops = &clk_ops_branch,
3582 CLK_INIT(mdss_edpaux_clk.c),
3583 },
3584};
3585
3586static struct branch_clk mdss_edplink_clk = {
3587 .cbcr_reg = MDSS_EDPLINK_CBCR,
3588 .parent = &edplink_clk_src.c,
3589 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003590 .base = &virt_bases[MMSS_BASE],
3591 .c = {
3592 .dbg_name = "mdss_edplink_clk",
3593 .ops = &clk_ops_branch,
3594 CLK_INIT(mdss_edplink_clk.c),
3595 },
3596};
3597
3598static struct branch_clk mdss_edppixel_clk = {
3599 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3600 .parent = &edppixel_clk_src.c,
3601 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003602 .base = &virt_bases[MMSS_BASE],
3603 .c = {
3604 .dbg_name = "mdss_edppixel_clk",
3605 .ops = &clk_ops_branch,
3606 CLK_INIT(mdss_edppixel_clk.c),
3607 },
3608};
3609
3610static struct branch_clk mdss_esc0_clk = {
3611 .cbcr_reg = MDSS_ESC0_CBCR,
3612 .parent = &esc0_clk_src.c,
3613 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003614 .base = &virt_bases[MMSS_BASE],
3615 .c = {
3616 .dbg_name = "mdss_esc0_clk",
3617 .ops = &clk_ops_branch,
3618 CLK_INIT(mdss_esc0_clk.c),
3619 },
3620};
3621
3622static struct branch_clk mdss_esc1_clk = {
3623 .cbcr_reg = MDSS_ESC1_CBCR,
3624 .parent = &esc1_clk_src.c,
3625 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003626 .base = &virt_bases[MMSS_BASE],
3627 .c = {
3628 .dbg_name = "mdss_esc1_clk",
3629 .ops = &clk_ops_branch,
3630 CLK_INIT(mdss_esc1_clk.c),
3631 },
3632};
3633
3634static struct branch_clk mdss_extpclk_clk = {
3635 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3636 .parent = &extpclk_clk_src.c,
3637 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003638 .base = &virt_bases[MMSS_BASE],
3639 .c = {
3640 .dbg_name = "mdss_extpclk_clk",
3641 .ops = &clk_ops_branch,
3642 CLK_INIT(mdss_extpclk_clk.c),
3643 },
3644};
3645
3646static struct branch_clk mdss_hdmi_ahb_clk = {
3647 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003648 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003649 .base = &virt_bases[MMSS_BASE],
3650 .c = {
3651 .dbg_name = "mdss_hdmi_ahb_clk",
3652 .ops = &clk_ops_branch,
3653 CLK_INIT(mdss_hdmi_ahb_clk.c),
3654 },
3655};
3656
3657static struct branch_clk mdss_hdmi_clk = {
3658 .cbcr_reg = MDSS_HDMI_CBCR,
3659 .parent = &hdmi_clk_src.c,
3660 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003661 .base = &virt_bases[MMSS_BASE],
3662 .c = {
3663 .dbg_name = "mdss_hdmi_clk",
3664 .ops = &clk_ops_branch,
3665 CLK_INIT(mdss_hdmi_clk.c),
3666 },
3667};
3668
3669static struct branch_clk mdss_mdp_clk = {
3670 .cbcr_reg = MDSS_MDP_CBCR,
3671 .parent = &mdp_clk_src.c,
3672 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003673 .base = &virt_bases[MMSS_BASE],
3674 .c = {
3675 .dbg_name = "mdss_mdp_clk",
3676 .ops = &clk_ops_branch,
3677 CLK_INIT(mdss_mdp_clk.c),
3678 },
3679};
3680
3681static struct branch_clk mdss_mdp_lut_clk = {
3682 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3683 .parent = &mdp_clk_src.c,
3684 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003685 .base = &virt_bases[MMSS_BASE],
3686 .c = {
3687 .dbg_name = "mdss_mdp_lut_clk",
3688 .ops = &clk_ops_branch,
3689 CLK_INIT(mdss_mdp_lut_clk.c),
3690 },
3691};
3692
3693static struct branch_clk mdss_pclk0_clk = {
3694 .cbcr_reg = MDSS_PCLK0_CBCR,
3695 .parent = &pclk0_clk_src.c,
3696 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003697 .base = &virt_bases[MMSS_BASE],
3698 .c = {
3699 .dbg_name = "mdss_pclk0_clk",
3700 .ops = &clk_ops_branch,
3701 CLK_INIT(mdss_pclk0_clk.c),
3702 },
3703};
3704
3705static struct branch_clk mdss_pclk1_clk = {
3706 .cbcr_reg = MDSS_PCLK1_CBCR,
3707 .parent = &pclk1_clk_src.c,
3708 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003709 .base = &virt_bases[MMSS_BASE],
3710 .c = {
3711 .dbg_name = "mdss_pclk1_clk",
3712 .ops = &clk_ops_branch,
3713 CLK_INIT(mdss_pclk1_clk.c),
3714 },
3715};
3716
3717static struct branch_clk mdss_vsync_clk = {
3718 .cbcr_reg = MDSS_VSYNC_CBCR,
3719 .parent = &vsync_clk_src.c,
3720 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .base = &virt_bases[MMSS_BASE],
3722 .c = {
3723 .dbg_name = "mdss_vsync_clk",
3724 .ops = &clk_ops_branch,
3725 CLK_INIT(mdss_vsync_clk.c),
3726 },
3727};
3728
3729static struct branch_clk mmss_misc_ahb_clk = {
3730 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003732 .base = &virt_bases[MMSS_BASE],
3733 .c = {
3734 .dbg_name = "mmss_misc_ahb_clk",
3735 .ops = &clk_ops_branch,
3736 CLK_INIT(mmss_misc_ahb_clk.c),
3737 },
3738};
3739
3740static struct branch_clk mmss_mmssnoc_ahb_clk = {
3741 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003742 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003743 .base = &virt_bases[MMSS_BASE],
3744 .c = {
3745 .dbg_name = "mmss_mmssnoc_ahb_clk",
3746 .ops = &clk_ops_branch,
3747 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3748 },
3749};
3750
3751static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3752 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754 .base = &virt_bases[MMSS_BASE],
3755 .c = {
3756 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3757 .ops = &clk_ops_branch,
3758 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3759 },
3760};
3761
3762static struct branch_clk mmss_mmssnoc_axi_clk = {
3763 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3764 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003765 /* The bus driver needs set_rate to go through to the parent */
3766 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003767 .base = &virt_bases[MMSS_BASE],
3768 .c = {
3769 .dbg_name = "mmss_mmssnoc_axi_clk",
3770 .ops = &clk_ops_branch,
3771 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3772 },
3773};
3774
3775static struct branch_clk mmss_s0_axi_clk = {
3776 .cbcr_reg = MMSS_S0_AXI_CBCR,
3777 .parent = &axi_clk_src.c,
3778 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003779 .base = &virt_bases[MMSS_BASE],
3780 .c = {
3781 .dbg_name = "mmss_s0_axi_clk",
3782 .ops = &clk_ops_branch,
3783 CLK_INIT(mmss_s0_axi_clk.c),
3784 },
3785};
3786
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003787struct branch_clk ocmemnoc_clk = {
3788 .cbcr_reg = OCMEMNOC_CBCR,
3789 .parent = &ocmemnoc_clk_src.c,
3790 .has_sibling = 0,
3791 .bcr_reg = 0x50b0,
3792 .base = &virt_bases[MMSS_BASE],
3793 .c = {
3794 .dbg_name = "ocmemnoc_clk",
3795 .ops = &clk_ops_branch,
3796 CLK_INIT(ocmemnoc_clk.c),
3797 },
3798};
3799
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003800struct branch_clk ocmemcx_ocmemnoc_clk = {
3801 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3802 .parent = &ocmemnoc_clk_src.c,
3803 .has_sibling = 1,
3804 .base = &virt_bases[MMSS_BASE],
3805 .c = {
3806 .dbg_name = "ocmemcx_ocmemnoc_clk",
3807 .ops = &clk_ops_branch,
3808 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3809 },
3810};
3811
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812static struct branch_clk venus0_ahb_clk = {
3813 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003814 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815 .base = &virt_bases[MMSS_BASE],
3816 .c = {
3817 .dbg_name = "venus0_ahb_clk",
3818 .ops = &clk_ops_branch,
3819 CLK_INIT(venus0_ahb_clk.c),
3820 },
3821};
3822
3823static struct branch_clk venus0_axi_clk = {
3824 .cbcr_reg = VENUS0_AXI_CBCR,
3825 .parent = &axi_clk_src.c,
3826 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003827 .base = &virt_bases[MMSS_BASE],
3828 .c = {
3829 .dbg_name = "venus0_axi_clk",
3830 .ops = &clk_ops_branch,
3831 CLK_INIT(venus0_axi_clk.c),
3832 },
3833};
3834
3835static struct branch_clk venus0_ocmemnoc_clk = {
3836 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003837 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003838 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003839 .base = &virt_bases[MMSS_BASE],
3840 .c = {
3841 .dbg_name = "venus0_ocmemnoc_clk",
3842 .ops = &clk_ops_branch,
3843 CLK_INIT(venus0_ocmemnoc_clk.c),
3844 },
3845};
3846
3847static struct branch_clk venus0_vcodec0_clk = {
3848 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3849 .parent = &vcodec0_clk_src.c,
3850 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003851 .base = &virt_bases[MMSS_BASE],
3852 .c = {
3853 .dbg_name = "venus0_vcodec0_clk",
3854 .ops = &clk_ops_branch,
3855 CLK_INIT(venus0_vcodec0_clk.c),
3856 },
3857};
3858
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003859static struct branch_clk oxilicx_axi_clk = {
3860 .cbcr_reg = OXILICX_AXI_CBCR,
3861 .parent = &axi_clk_src.c,
3862 .has_sibling = 1,
3863 .base = &virt_bases[MMSS_BASE],
3864 .c = {
3865 .dbg_name = "oxilicx_axi_clk",
3866 .ops = &clk_ops_branch,
3867 CLK_INIT(oxilicx_axi_clk.c),
3868 },
3869};
3870
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871static struct branch_clk oxili_gfx3d_clk = {
3872 .cbcr_reg = OXILI_GFX3D_CBCR,
3873 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003874 .base = &virt_bases[MMSS_BASE],
3875 .c = {
3876 .dbg_name = "oxili_gfx3d_clk",
3877 .ops = &clk_ops_branch,
3878 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003879 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003880 },
3881};
3882
3883static struct branch_clk oxilicx_ahb_clk = {
3884 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003885 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003886 .base = &virt_bases[MMSS_BASE],
3887 .c = {
3888 .dbg_name = "oxilicx_ahb_clk",
3889 .ops = &clk_ops_branch,
3890 CLK_INIT(oxilicx_ahb_clk.c),
3891 },
3892};
3893
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003894static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3895 F_LPASS(28800000, lpapll0, 1, 15, 256),
3896 F_END
3897};
3898
3899static struct rcg_clk audio_core_slimbus_core_clk_src = {
3900 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3901 .set_rate = set_rate_mnd,
3902 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3903 .current_freq = &rcg_dummy_freq,
3904 .base = &virt_bases[LPASS_BASE],
3905 .c = {
3906 .dbg_name = "audio_core_slimbus_core_clk_src",
3907 .ops = &clk_ops_rcg_mnd,
3908 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3909 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3910 },
3911};
3912
3913static struct branch_clk audio_core_slimbus_core_clk = {
3914 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3915 .parent = &audio_core_slimbus_core_clk_src.c,
3916 .base = &virt_bases[LPASS_BASE],
3917 .c = {
3918 .dbg_name = "audio_core_slimbus_core_clk",
3919 .ops = &clk_ops_branch,
3920 CLK_INIT(audio_core_slimbus_core_clk.c),
3921 },
3922};
3923
3924static struct branch_clk audio_core_slimbus_lfabif_clk = {
3925 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3926 .has_sibling = 1,
3927 .base = &virt_bases[LPASS_BASE],
3928 .c = {
3929 .dbg_name = "audio_core_slimbus_lfabif_clk",
3930 .ops = &clk_ops_branch,
3931 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3932 },
3933};
3934
3935static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3936 F_LPASS( 512000, lpapll0, 16, 1, 60),
3937 F_LPASS( 768000, lpapll0, 16, 1, 40),
3938 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3939 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3940 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3941 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3942 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3943 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3944 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3945 F_LPASS(12288000, lpapll0, 10, 1, 4),
3946 F_END
3947};
3948
3949static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3950 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3951 .set_rate = set_rate_mnd,
3952 .freq_tbl = ftbl_audio_core_lpaif_clock,
3953 .current_freq = &rcg_dummy_freq,
3954 .base = &virt_bases[LPASS_BASE],
3955 .c = {
3956 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3957 .ops = &clk_ops_rcg_mnd,
3958 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3959 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3960 },
3961};
3962
3963static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3964 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3965 .set_rate = set_rate_mnd,
3966 .freq_tbl = ftbl_audio_core_lpaif_clock,
3967 .current_freq = &rcg_dummy_freq,
3968 .base = &virt_bases[LPASS_BASE],
3969 .c = {
3970 .dbg_name = "audio_core_lpaif_pri_clk_src",
3971 .ops = &clk_ops_rcg_mnd,
3972 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3973 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3974 },
3975};
3976
3977static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3978 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3979 .set_rate = set_rate_mnd,
3980 .freq_tbl = ftbl_audio_core_lpaif_clock,
3981 .current_freq = &rcg_dummy_freq,
3982 .base = &virt_bases[LPASS_BASE],
3983 .c = {
3984 .dbg_name = "audio_core_lpaif_sec_clk_src",
3985 .ops = &clk_ops_rcg_mnd,
3986 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3987 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3988 },
3989};
3990
3991static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3992 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3993 .set_rate = set_rate_mnd,
3994 .freq_tbl = ftbl_audio_core_lpaif_clock,
3995 .current_freq = &rcg_dummy_freq,
3996 .base = &virt_bases[LPASS_BASE],
3997 .c = {
3998 .dbg_name = "audio_core_lpaif_ter_clk_src",
3999 .ops = &clk_ops_rcg_mnd,
4000 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4001 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4002 },
4003};
4004
4005static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4006 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4007 .set_rate = set_rate_mnd,
4008 .freq_tbl = ftbl_audio_core_lpaif_clock,
4009 .current_freq = &rcg_dummy_freq,
4010 .base = &virt_bases[LPASS_BASE],
4011 .c = {
4012 .dbg_name = "audio_core_lpaif_quad_clk_src",
4013 .ops = &clk_ops_rcg_mnd,
4014 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4015 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4016 },
4017};
4018
4019static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4020 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4021 .set_rate = set_rate_mnd,
4022 .freq_tbl = ftbl_audio_core_lpaif_clock,
4023 .current_freq = &rcg_dummy_freq,
4024 .base = &virt_bases[LPASS_BASE],
4025 .c = {
4026 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4027 .ops = &clk_ops_rcg_mnd,
4028 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4029 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4030 },
4031};
4032
4033static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4034 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4035 .set_rate = set_rate_mnd,
4036 .freq_tbl = ftbl_audio_core_lpaif_clock,
4037 .current_freq = &rcg_dummy_freq,
4038 .base = &virt_bases[LPASS_BASE],
4039 .c = {
4040 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4041 .ops = &clk_ops_rcg_mnd,
4042 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4043 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4044 },
4045};
4046
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004047struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4048 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4049 .set_rate = set_rate_mnd,
4050 .freq_tbl = ftbl_audio_core_lpaif_clock,
4051 .current_freq = &rcg_dummy_freq,
4052 .base = &virt_bases[LPASS_BASE],
4053 .c = {
4054 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4055 .ops = &clk_ops_rcg_mnd,
4056 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4057 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4058 },
4059};
4060
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4062 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4063 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4064 .has_sibling = 1,
4065 .base = &virt_bases[LPASS_BASE],
4066 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004067 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004069 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004070 },
4071};
4072
4073static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4074 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 .has_sibling = 1,
4076 .base = &virt_bases[LPASS_BASE],
4077 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004078 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004080 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004081 },
4082};
4083
4084static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4085 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4086 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4087 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004088 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004089 .base = &virt_bases[LPASS_BASE],
4090 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004091 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004093 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004094 },
4095};
4096
4097static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4098 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4099 .parent = &audio_core_lpaif_pri_clk_src.c,
4100 .has_sibling = 1,
4101 .base = &virt_bases[LPASS_BASE],
4102 .c = {
4103 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4104 .ops = &clk_ops_branch,
4105 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4106 },
4107};
4108
4109static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4110 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004111 .has_sibling = 1,
4112 .base = &virt_bases[LPASS_BASE],
4113 .c = {
4114 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4115 .ops = &clk_ops_branch,
4116 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4117 },
4118};
4119
4120static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4121 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4122 .parent = &audio_core_lpaif_pri_clk_src.c,
4123 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004124 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004125 .base = &virt_bases[LPASS_BASE],
4126 .c = {
4127 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4128 .ops = &clk_ops_branch,
4129 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4130 },
4131};
4132
4133static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4134 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4135 .parent = &audio_core_lpaif_sec_clk_src.c,
4136 .has_sibling = 1,
4137 .base = &virt_bases[LPASS_BASE],
4138 .c = {
4139 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4140 .ops = &clk_ops_branch,
4141 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4142 },
4143};
4144
4145static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4146 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004147 .has_sibling = 1,
4148 .base = &virt_bases[LPASS_BASE],
4149 .c = {
4150 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4151 .ops = &clk_ops_branch,
4152 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4153 },
4154};
4155
4156static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4157 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4158 .parent = &audio_core_lpaif_sec_clk_src.c,
4159 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004160 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004161 .base = &virt_bases[LPASS_BASE],
4162 .c = {
4163 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4164 .ops = &clk_ops_branch,
4165 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4166 },
4167};
4168
4169static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4170 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4171 .parent = &audio_core_lpaif_ter_clk_src.c,
4172 .has_sibling = 1,
4173 .base = &virt_bases[LPASS_BASE],
4174 .c = {
4175 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4176 .ops = &clk_ops_branch,
4177 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4178 },
4179};
4180
4181static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4182 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004183 .has_sibling = 1,
4184 .base = &virt_bases[LPASS_BASE],
4185 .c = {
4186 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4187 .ops = &clk_ops_branch,
4188 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4189 },
4190};
4191
4192static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4193 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4194 .parent = &audio_core_lpaif_ter_clk_src.c,
4195 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004196 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004197 .base = &virt_bases[LPASS_BASE],
4198 .c = {
4199 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4200 .ops = &clk_ops_branch,
4201 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4202 },
4203};
4204
4205static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4206 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4207 .parent = &audio_core_lpaif_quad_clk_src.c,
4208 .has_sibling = 1,
4209 .base = &virt_bases[LPASS_BASE],
4210 .c = {
4211 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4212 .ops = &clk_ops_branch,
4213 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4214 },
4215};
4216
4217static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4218 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004219 .has_sibling = 1,
4220 .base = &virt_bases[LPASS_BASE],
4221 .c = {
4222 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4223 .ops = &clk_ops_branch,
4224 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4225 },
4226};
4227
4228static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4229 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4230 .parent = &audio_core_lpaif_quad_clk_src.c,
4231 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004232 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004233 .base = &virt_bases[LPASS_BASE],
4234 .c = {
4235 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4236 .ops = &clk_ops_branch,
4237 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4238 },
4239};
4240
4241static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4242 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004243 .has_sibling = 1,
4244 .base = &virt_bases[LPASS_BASE],
4245 .c = {
4246 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4247 .ops = &clk_ops_branch,
4248 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4249 },
4250};
4251
4252static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4253 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4254 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4255 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004256 .base = &virt_bases[LPASS_BASE],
4257 .c = {
4258 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4259 .ops = &clk_ops_branch,
4260 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4261 },
4262};
4263
4264static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4265 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4266 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4267 .has_sibling = 1,
4268 .base = &virt_bases[LPASS_BASE],
4269 .c = {
4270 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4271 .ops = &clk_ops_branch,
4272 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4273 },
4274};
4275
4276static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4277 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4278 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4279 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004280 .base = &virt_bases[LPASS_BASE],
4281 .c = {
4282 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4283 .ops = &clk_ops_branch,
4284 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4285 },
4286};
4287
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004288struct branch_clk audio_core_lpaif_pcmoe_clk = {
4289 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4290 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4291 .base = &virt_bases[LPASS_BASE],
4292 .c = {
4293 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4294 .ops = &clk_ops_branch,
4295 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4296 },
4297};
4298
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004299static struct branch_clk q6ss_ahb_lfabif_clk = {
4300 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4301 .has_sibling = 1,
4302 .base = &virt_bases[LPASS_BASE],
4303 .c = {
4304 .dbg_name = "q6ss_ahb_lfabif_clk",
4305 .ops = &clk_ops_branch,
4306 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4307 },
4308};
4309
4310static struct branch_clk q6ss_xo_clk = {
4311 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4312 .bcr_reg = LPASS_Q6SS_BCR,
4313 .has_sibling = 1,
4314 .base = &virt_bases[LPASS_BASE],
4315 .c = {
4316 .dbg_name = "q6ss_xo_clk",
4317 .ops = &clk_ops_branch,
4318 CLK_INIT(q6ss_xo_clk.c),
4319 },
4320};
4321
4322static struct branch_clk mss_xo_q6_clk = {
4323 .cbcr_reg = MSS_XO_Q6_CBCR,
4324 .bcr_reg = MSS_Q6SS_BCR,
4325 .has_sibling = 1,
4326 .base = &virt_bases[MSS_BASE],
4327 .c = {
4328 .dbg_name = "mss_xo_q6_clk",
4329 .ops = &clk_ops_branch,
4330 CLK_INIT(mss_xo_q6_clk.c),
4331 .depends = &gcc_mss_cfg_ahb_clk.c,
4332 },
4333};
4334
4335static struct branch_clk mss_bus_q6_clk = {
4336 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004337 .has_sibling = 1,
4338 .base = &virt_bases[MSS_BASE],
4339 .c = {
4340 .dbg_name = "mss_bus_q6_clk",
4341 .ops = &clk_ops_branch,
4342 CLK_INIT(mss_bus_q6_clk.c),
4343 .depends = &gcc_mss_cfg_ahb_clk.c,
4344 },
4345};
4346
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004347#ifdef CONFIG_DEBUG_FS
4348
4349struct measure_mux_entry {
4350 struct clk *c;
4351 int base;
4352 u32 debug_mux;
4353};
4354
4355struct measure_mux_entry measure_mux[] = {
4356 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4357 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4358 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4359 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4360 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4361 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4362 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4363 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4364 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4365 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4366 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4367 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4368 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4369 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4370 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4371 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4372 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4373 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4374 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4375 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4376 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4377 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4378 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4379 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4380 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4381 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4382 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4383 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4384 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4385 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4386 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4387 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4388 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4389 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4390 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4391 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4392 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4393 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4394 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004395 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004396 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4397 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002A},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004398 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004399 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4400 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4401 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4402 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4403 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4404 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4405 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4406 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4407 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4408 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4409 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4410 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4411 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4412 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4413 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4414 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4415 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4416 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4417 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4418 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4419 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4420 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4421 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4422 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4423 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004424 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004425 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004426 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4427 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4428 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4429 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4430 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4431 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4432 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4433 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4434 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4435 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4436 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4437 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4438 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4439 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4440 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4441 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4442 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4443 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4444 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4445 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4446 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4447 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4448 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4449 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4450 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4451 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4452 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4453 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4454 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4455 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4456 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4457 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4458 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4459 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4460 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4461 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4462 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4463 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4464 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4465 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4466 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4467 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4468 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4469 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4470 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4471 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4472 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4473 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4474 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4475 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4476 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4477 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4478 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4479 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4480 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4481 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4482 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4483 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4484 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4485 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4486 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4487 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4488 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4489 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4490 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4491 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4492 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4493 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4494 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4495 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4496 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4497 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004498 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004499 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4500 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004501 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4502 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4503 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4504 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4505
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004506 {&dummy_clk, N_BASES, 0x0000},
4507};
4508
4509static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4510{
4511 struct measure_clk *clk = to_measure_clk(c);
4512 unsigned long flags;
4513 u32 regval, clk_sel, i;
4514
4515 if (!parent)
4516 return -EINVAL;
4517
4518 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4519 if (measure_mux[i].c == parent)
4520 break;
4521
4522 if (measure_mux[i].c == &dummy_clk)
4523 return -EINVAL;
4524
4525 spin_lock_irqsave(&local_clock_reg_lock, flags);
4526 /*
4527 * Program the test vector, measurement period (sample_ticks)
4528 * and scaling multiplier.
4529 */
4530 clk->sample_ticks = 0x10000;
4531 clk->multiplier = 1;
4532
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004533 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004534 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4535 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4536 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4537
4538 switch (measure_mux[i].base) {
4539
4540 case GCC_BASE:
4541 clk_sel = measure_mux[i].debug_mux;
4542 break;
4543
4544 case MMSS_BASE:
4545 clk_sel = 0x02C;
4546 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4547 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4548
4549 /* Activate debug clock output */
4550 regval |= BIT(16);
4551 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4552 break;
4553
4554 case LPASS_BASE:
4555 clk_sel = 0x169;
4556 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4557 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4558
4559 /* Activate debug clock output */
4560 regval |= BIT(16);
4561 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4562 break;
4563
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004564 case MSS_BASE:
4565 clk_sel = 0x32;
4566 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4567 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4568 break;
4569
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004570 default:
4571 return -EINVAL;
4572 }
4573
4574 /* Set debug mux clock index */
4575 regval = BVAL(8, 0, clk_sel);
4576 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4577
4578 /* Activate debug clock output */
4579 regval |= BIT(16);
4580 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4581
4582 /* Make sure test vector is set before starting measurements. */
4583 mb();
4584 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4585
4586 return 0;
4587}
4588
4589/* Sample clock for 'ticks' reference clock ticks. */
4590static u32 run_measurement(unsigned ticks)
4591{
4592 /* Stop counters and set the XO4 counter start value. */
4593 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4594
4595 /* Wait for timer to become ready. */
4596 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4597 BIT(25)) != 0)
4598 cpu_relax();
4599
4600 /* Run measurement and wait for completion. */
4601 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4602 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4603 BIT(25)) == 0)
4604 cpu_relax();
4605
4606 /* Return measured ticks. */
4607 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4608 BM(24, 0);
4609}
4610
4611/*
4612 * Perform a hardware rate measurement for a given clock.
4613 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4614 */
4615static unsigned long measure_clk_get_rate(struct clk *c)
4616{
4617 unsigned long flags;
4618 u32 gcc_xo4_reg_backup;
4619 u64 raw_count_short, raw_count_full;
4620 struct measure_clk *clk = to_measure_clk(c);
4621 unsigned ret;
4622
4623 ret = clk_prepare_enable(&cxo_clk_src.c);
4624 if (ret) {
4625 pr_warning("CXO clock failed to enable. Can't measure\n");
4626 return 0;
4627 }
4628
4629 spin_lock_irqsave(&local_clock_reg_lock, flags);
4630
4631 /* Enable CXO/4 and RINGOSC branch. */
4632 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4633 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4634
4635 /*
4636 * The ring oscillator counter will not reset if the measured clock
4637 * is not running. To detect this, run a short measurement before
4638 * the full measurement. If the raw results of the two are the same
4639 * then the clock must be off.
4640 */
4641
4642 /* Run a short measurement. (~1 ms) */
4643 raw_count_short = run_measurement(0x1000);
4644 /* Run a full measurement. (~14 ms) */
4645 raw_count_full = run_measurement(clk->sample_ticks);
4646
4647 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4648
4649 /* Return 0 if the clock is off. */
4650 if (raw_count_full == raw_count_short) {
4651 ret = 0;
4652 } else {
4653 /* Compute rate in Hz. */
4654 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4655 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4656 ret = (raw_count_full * clk->multiplier);
4657 }
4658
4659 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4660
4661 clk_disable_unprepare(&cxo_clk_src.c);
4662
4663 return ret;
4664}
4665#else /* !CONFIG_DEBUG_FS */
4666static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4667{
4668 return -EINVAL;
4669}
4670
4671static unsigned long measure_clk_get_rate(struct clk *clk)
4672{
4673 return 0;
4674}
4675#endif /* CONFIG_DEBUG_FS */
4676
Matt Wagantallae053222012-05-14 19:42:07 -07004677static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004678 .set_parent = measure_clk_set_parent,
4679 .get_rate = measure_clk_get_rate,
4680};
4681
4682static struct measure_clk measure_clk = {
4683 .c = {
4684 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004685 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004686 CLK_INIT(measure_clk.c),
4687 },
4688 .multiplier = 1,
4689};
4690
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004691
4692static struct clk_lookup msm_clocks_8974_rumi[] = {
4693 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4694 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4695 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4696 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4697 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4698 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4699 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4700 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4701 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4702 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4703 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4704 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4705 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4706 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
4707 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "msm_serial_hsl.0", OFF),
4708 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "msm_serial_hsl.0", OFF),
4709 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4710 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4711 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4712 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4713 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4714 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4715 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4716 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4717 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4718 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4719 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4720 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4721 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4722 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4723 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4724 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4725 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4726 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4727 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4728 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4729 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4730 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4731};
4732
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004733static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004734 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4735 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004736 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004737 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004738 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004739 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4740
4741 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4742 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4743 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4744 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004745 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004746 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004747 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004748 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4749 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4750 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4751 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4752 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4753 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4754 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4755 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4756 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004757 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4758 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004759 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4760 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4761 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4762
4763 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4764 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4765 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4766 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4767 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4768 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004769 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004770 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004771 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004772 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4773 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4774 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4775 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4776 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004777 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4778 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004779 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4780 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4781 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4782 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4783
4784 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4785 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4786 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4787 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4788 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4789 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4790
Mona Hossainb43e94b2012-05-07 08:52:06 -07004791 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4792 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4793 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4794 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4795
4796 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4797 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4798 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4799 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4800
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004801 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4802 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4804
4805 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4806 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4807 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4808
4809 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4810 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304811 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004812 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4813 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304814 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004815 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4816 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304817 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004818 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4819 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304820 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004821
4822 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4823 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4824
Manu Gautam51be9712012-06-06 14:54:52 +05304825 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4826 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4827 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4828 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4829 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4830 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4831 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4832 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004833
4834 /* Multimedia clocks */
4835 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004836 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4837 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4838 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4839 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4840 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4841 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4842 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4843 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004844 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4845 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4846 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4847 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004848 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4849 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4850 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4851 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4852 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4853 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4854 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4855 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4856 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4857 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4858 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4859 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4860 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4861 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4862 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4863 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4864 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4865 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4866 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4867 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4868 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4869 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4870 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4871 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4872 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4873 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4874 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4875 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4876 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4877 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4878 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4879 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4880 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4881 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004882 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4883 "fda64000.qcom,iommu"),
4884 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4885 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004886 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4887 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4888 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4889 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4890 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4891 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4892 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4893 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4894 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4895 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4896 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004897 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4898 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004899 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4900 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4901 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4902 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4903 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4904 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4905 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004906 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004907 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4908 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004909 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004910 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4911 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004912 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4913 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004914 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4915 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004916 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004917 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004918 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004919 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4920 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004921 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4922 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4923 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4924 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4925 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004926 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4927 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4928 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4929 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004930
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004931
4932 /* LPASS clocks */
4933 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4934 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4935 "fe12f000.slim"),
4936 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4937 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4938 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4939 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4940 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4941 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4942 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4943 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4944 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4945 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4946 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4947 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4948 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4949 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4950 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4951 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4952 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4953 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4954 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4955 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4956 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4957 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4958 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4959 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4960 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4961 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004962 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4963 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004964
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004965 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4966 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4967 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4968 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004969 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4970 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004971 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004972
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004973 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004974 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4975 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4976 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004977 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004978
4979 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4980 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4981 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4982 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4983 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4984 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4985 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4986 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4987 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4988 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4989
4990 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4991 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4992 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4993 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4994 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4995 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4996 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4997 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4998 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4999 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5000 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5001 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5002 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07005003 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
5004 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005005 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5006 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005007
5008 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5009 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5010 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5011 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5012 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5013 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5014 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5015 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5016 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5017 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5018 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5019 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5020 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5021 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5022
5023 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5024 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5025 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5026 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5027 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5028 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5029 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5030 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5031 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5032 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5033 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5034 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5035 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5036 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005037};
5038
5039static struct pll_config_regs gpll0_regs __initdata = {
5040 .l_reg = (void __iomem *)GPLL0_L_REG,
5041 .m_reg = (void __iomem *)GPLL0_M_REG,
5042 .n_reg = (void __iomem *)GPLL0_N_REG,
5043 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5044 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5045 .base = &virt_bases[GCC_BASE],
5046};
5047
5048/* GPLL0 at 600 MHz, main output enabled. */
5049static struct pll_config gpll0_config __initdata = {
5050 .l = 0x1f,
5051 .m = 0x1,
5052 .n = 0x4,
5053 .vco_val = 0x0,
5054 .vco_mask = BM(21, 20),
5055 .pre_div_val = 0x0,
5056 .pre_div_mask = BM(14, 12),
5057 .post_div_val = 0x0,
5058 .post_div_mask = BM(9, 8),
5059 .mn_ena_val = BIT(24),
5060 .mn_ena_mask = BIT(24),
5061 .main_output_val = BIT(0),
5062 .main_output_mask = BIT(0),
5063};
5064
5065static struct pll_config_regs gpll1_regs __initdata = {
5066 .l_reg = (void __iomem *)GPLL1_L_REG,
5067 .m_reg = (void __iomem *)GPLL1_M_REG,
5068 .n_reg = (void __iomem *)GPLL1_N_REG,
5069 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5070 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5071 .base = &virt_bases[GCC_BASE],
5072};
5073
5074/* GPLL1 at 480 MHz, main output enabled. */
5075static struct pll_config gpll1_config __initdata = {
5076 .l = 0x19,
5077 .m = 0x0,
5078 .n = 0x1,
5079 .vco_val = 0x0,
5080 .vco_mask = BM(21, 20),
5081 .pre_div_val = 0x0,
5082 .pre_div_mask = BM(14, 12),
5083 .post_div_val = 0x0,
5084 .post_div_mask = BM(9, 8),
5085 .main_output_val = BIT(0),
5086 .main_output_mask = BIT(0),
5087};
5088
5089static struct pll_config_regs mmpll0_regs __initdata = {
5090 .l_reg = (void __iomem *)MMPLL0_L_REG,
5091 .m_reg = (void __iomem *)MMPLL0_M_REG,
5092 .n_reg = (void __iomem *)MMPLL0_N_REG,
5093 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5094 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5095 .base = &virt_bases[MMSS_BASE],
5096};
5097
5098/* MMPLL0 at 800 MHz, main output enabled. */
5099static struct pll_config mmpll0_config __initdata = {
5100 .l = 0x29,
5101 .m = 0x2,
5102 .n = 0x3,
5103 .vco_val = 0x0,
5104 .vco_mask = BM(21, 20),
5105 .pre_div_val = 0x0,
5106 .pre_div_mask = BM(14, 12),
5107 .post_div_val = 0x0,
5108 .post_div_mask = BM(9, 8),
5109 .mn_ena_val = BIT(24),
5110 .mn_ena_mask = BIT(24),
5111 .main_output_val = BIT(0),
5112 .main_output_mask = BIT(0),
5113};
5114
5115static struct pll_config_regs mmpll1_regs __initdata = {
5116 .l_reg = (void __iomem *)MMPLL1_L_REG,
5117 .m_reg = (void __iomem *)MMPLL1_M_REG,
5118 .n_reg = (void __iomem *)MMPLL1_N_REG,
5119 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5120 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5121 .base = &virt_bases[MMSS_BASE],
5122};
5123
5124/* MMPLL1 at 1000 MHz, main output enabled. */
5125static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005126 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005127 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005128 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005129 .vco_val = 0x0,
5130 .vco_mask = BM(21, 20),
5131 .pre_div_val = 0x0,
5132 .pre_div_mask = BM(14, 12),
5133 .post_div_val = 0x0,
5134 .post_div_mask = BM(9, 8),
5135 .mn_ena_val = BIT(24),
5136 .mn_ena_mask = BIT(24),
5137 .main_output_val = BIT(0),
5138 .main_output_mask = BIT(0),
5139};
5140
5141static struct pll_config_regs mmpll3_regs __initdata = {
5142 .l_reg = (void __iomem *)MMPLL3_L_REG,
5143 .m_reg = (void __iomem *)MMPLL3_M_REG,
5144 .n_reg = (void __iomem *)MMPLL3_N_REG,
5145 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5146 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5147 .base = &virt_bases[MMSS_BASE],
5148};
5149
5150/* MMPLL3 at 820 MHz, main output enabled. */
5151static struct pll_config mmpll3_config __initdata = {
5152 .l = 0x2A,
5153 .m = 0x11,
5154 .n = 0x18,
5155 .vco_val = 0x0,
5156 .vco_mask = BM(21, 20),
5157 .pre_div_val = 0x0,
5158 .pre_div_mask = BM(14, 12),
5159 .post_div_val = 0x0,
5160 .post_div_mask = BM(9, 8),
5161 .mn_ena_val = BIT(24),
5162 .mn_ena_mask = BIT(24),
5163 .main_output_val = BIT(0),
5164 .main_output_mask = BIT(0),
5165};
5166
5167static struct pll_config_regs lpapll0_regs __initdata = {
5168 .l_reg = (void __iomem *)LPAPLL_L_REG,
5169 .m_reg = (void __iomem *)LPAPLL_M_REG,
5170 .n_reg = (void __iomem *)LPAPLL_N_REG,
5171 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5172 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5173 .base = &virt_bases[LPASS_BASE],
5174};
5175
5176/* LPAPLL0 at 491.52 MHz, main output enabled. */
5177static struct pll_config lpapll0_config __initdata = {
5178 .l = 0x33,
5179 .m = 0x1,
5180 .n = 0x5,
5181 .vco_val = 0x0,
5182 .vco_mask = BM(21, 20),
5183 .pre_div_val = BVAL(14, 12, 0x1),
5184 .pre_div_mask = BM(14, 12),
5185 .post_div_val = 0x0,
5186 .post_div_mask = BM(9, 8),
5187 .mn_ena_val = BIT(24),
5188 .mn_ena_mask = BIT(24),
5189 .main_output_val = BIT(0),
5190 .main_output_mask = BIT(0),
5191};
5192
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005193#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005194
5195static void __init reg_init(void)
5196{
5197 u32 regval;
5198
5199 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5200 & gpll0_clk_src.status_mask))
5201 configure_pll(&gpll0_config, &gpll0_regs, 1);
5202
5203 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5204 & gpll1_clk_src.status_mask))
5205 configure_pll(&gpll1_config, &gpll1_regs, 1);
5206
5207 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5208 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5209 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5210 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5211
5212 /* Active GPLL0's aux output. This is needed by acpuclock. */
5213 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005214 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005215 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5216
5217 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5218 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5219 regval |= BIT(0);
5220 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5221
5222 /*
5223 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5224 * register.
5225 */
5226 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5227}
5228
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005229static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005230{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005231 clk_set_rate(&axi_clk_src.c, 282000000);
5232 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005233
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005234 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005235 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5236 * source. Sleep set vote is 0.
5237 */
5238 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5239 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5240
5241 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005242 * Hold an active set vote for CXO; this is because CXO is expected
5243 * to remain on whenever CPUs aren't power collapsed.
5244 */
5245 clk_prepare_enable(&cxo_a_clk_src.c);
5246
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005247 /*
5248 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5249 * the bus driver is ready.
5250 */
5251 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5252 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5253
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005254 /* Set rates for single-rate clocks. */
5255 clk_set_rate(&usb30_master_clk_src.c,
5256 usb30_master_clk_src.freq_tbl[0].freq_hz);
5257 clk_set_rate(&tsif_ref_clk_src.c,
5258 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5259 clk_set_rate(&usb_hs_system_clk_src.c,
5260 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5261 clk_set_rate(&usb_hsic_clk_src.c,
5262 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5263 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5264 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5265 clk_set_rate(&usb_hsic_system_clk_src.c,
5266 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5267 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5268 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5269 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5270 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5271 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5272 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5273 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5274 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5275 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5276 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5277 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5278 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5279 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5280 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5281}
5282
5283#define GCC_CC_PHYS 0xFC400000
5284#define GCC_CC_SIZE SZ_16K
5285
5286#define MMSS_CC_PHYS 0xFD8C0000
5287#define MMSS_CC_SIZE SZ_256K
5288
5289#define LPASS_CC_PHYS 0xFE000000
5290#define LPASS_CC_SIZE SZ_256K
5291
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005292#define MSS_CC_PHYS 0xFC980000
5293#define MSS_CC_SIZE SZ_16K
5294
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005295static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005296{
5297 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5298 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005299 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005300
5301 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5302 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005303 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005304
5305 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5306 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005307 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005308
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005309 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5310 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005311 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005312
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005313 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005314
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005315 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5316 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005317 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005318
5319 /*
5320 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5321 * until late_init. This may not be necessary with clock handoff;
5322 * Investigate this code on a real non-simulator target to determine
5323 * its necessity.
5324 */
5325 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5326 rpm_regulator_enable(vdd_dig_reg);
5327
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005328 reg_init();
5329}
5330
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005331static int __init msm8974_clock_late_init(void)
5332{
5333 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5334}
5335
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005336static void __init msm8974_rumi_clock_pre_init(void)
5337{
5338 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5339 if (!virt_bases[GCC_BASE])
5340 panic("clock-8974: Unable to ioremap GCC memory!");
5341
5342 /* SDCC clocks are partially emulated in the RUMI */
5343 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5344 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5345 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5346 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5347
5348 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5349 if (IS_ERR(vdd_dig_reg))
5350 panic("clock-8974: Unable to get the vdd_dig regulator!");
5351
5352 /*
5353 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5354 * until late_init. This may not be necessary with clock handoff;
5355 * Investigate this code on a real non-simulator target to determine
5356 * its necessity.
5357 */
5358 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5359 rpm_regulator_enable(vdd_dig_reg);
5360}
5361
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005362struct clock_init_data msm8974_clock_init_data __initdata = {
5363 .table = msm_clocks_8974,
5364 .size = ARRAY_SIZE(msm_clocks_8974),
5365 .pre_init = msm8974_clock_pre_init,
5366 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005367 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005368};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005369
5370struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5371 .table = msm_clocks_8974_rumi,
5372 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5373 .pre_init = msm8974_rumi_clock_pre_init,
5374};