blob: b68939703a989f293e4bbbcc5381298e8bb1bb18 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evans28ccd292011-03-29 13:40:46 +1100116 return (le32_to_cpu(trb->link.control) & TRB_TYPE_BITMASK)
117 == TRB_TYPE(TRB_LINK);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evans28ccd292011-03-29 13:40:46 +1100123 return ((le32_to_cpu(link->control) & TRB_TYPE_BITMASK) ==
124 TRB_TYPE(TRB_LINK));
John Youn6c12db92010-05-10 15:33:00 -0700125}
126
Sarah Sharpae636742009-04-29 19:02:31 -0700127/* Updates trb to point to the next TRB in the ring, and updates seg if the next
128 * TRB is in a new segment. This does not skip over link TRBs, and it does not
129 * effect the ring dequeue or enqueue pointers.
130 */
131static void next_trb(struct xhci_hcd *xhci,
132 struct xhci_ring *ring,
133 struct xhci_segment **seg,
134 union xhci_trb **trb)
135{
136 if (last_trb(xhci, ring, *seg, *trb)) {
137 *seg = (*seg)->next;
138 *trb = ((*seg)->trbs);
139 } else {
John Youna1669b22010-08-09 13:56:11 -0700140 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700141 }
142}
143
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700144/*
145 * See Cycle bit rules. SW is the consumer for the event ring only.
146 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
147 */
148static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
149{
150 union xhci_trb *next = ++(ring->dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700151 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700152
153 ring->deq_updates++;
154 /* Update the dequeue pointer further if that was a link TRB or we're at
155 * the end of an event ring segment (which doesn't have link TRBS)
156 */
157 while (last_trb(xhci, ring, ring->deq_seg, next)) {
158 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
159 ring->cycle_state = (ring->cycle_state ? 0 : 1);
160 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700161 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
162 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700163 (unsigned int) ring->cycle_state);
164 }
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 next = ring->dequeue;
168 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700169 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700170}
171
172/*
173 * See Cycle bit rules. SW is the consumer for the event ring only.
174 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
175 *
176 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
177 * chain bit is set), then set the chain bit in all the following link TRBs.
178 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
179 * have their chain bit cleared (so that each Link TRB is a separate TD).
180 *
181 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700182 * set, but other sections talk about dealing with the chain bit set. This was
183 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
184 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700185 *
186 * @more_trbs_coming: Will you enqueue more TRBs before calling
187 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700188 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700189static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu5c7a6982011-09-23 14:19:54 -0700190 bool consumer, bool more_trbs_coming, bool isoc)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191{
192 u32 chain;
193 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700194 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700195
Matt Evans28ccd292011-03-29 13:40:46 +1100196 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700197 next = ++(ring->enqueue);
198
199 ring->enq_updates++;
200 /* Update the dequeue pointer further if that was a link TRB or we're at
201 * the end of an event ring segment (which doesn't have link TRBS)
202 */
203 while (last_trb(xhci, ring, ring->enq_seg, next)) {
204 if (!consumer) {
205 if (ring != xhci->event_ring) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206 /*
207 * If the caller doesn't plan on enqueueing more
208 * TDs before ringing the doorbell, then we
209 * don't want to give the link TRB to the
210 * hardware just yet. We'll give the link TRB
211 * back in prepare_ring() just before we enqueue
212 * the TD at the top of the ring.
213 */
214 if (!chain && !more_trbs_coming)
John Youn6c12db92010-05-10 15:33:00 -0700215 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700216
Andiry Xu5c7a6982011-09-23 14:19:54 -0700217 /* If we're not dealing with 0.95 hardware or
218 * isoc rings on AMD 0.96 host,
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700219 * carry over the chain bit of the previous TRB
220 * (which may mean the chain bit is cleared).
221 */
Andiry Xu5c7a6982011-09-23 14:19:54 -0700222 if (!(isoc && (xhci->quirks & XHCI_AMD_0x96_HOST))
223 && !xhci_link_trb_quirk(xhci)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100224 next->link.control &=
225 cpu_to_le32(~TRB_CHAIN);
226 next->link.control |=
227 cpu_to_le32(chain);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700228 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700229 /* Give this link TRB to the hardware */
230 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +1100231 next->link.control ^= cpu_to_le32(TRB_CYCLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700232 }
233 /* Toggle the cycle bit after the last ring segment. */
234 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
235 ring->cycle_state = (ring->cycle_state ? 0 : 1);
236 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700237 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
238 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700239 (unsigned int) ring->cycle_state);
240 }
241 }
242 ring->enq_seg = ring->enq_seg->next;
243 ring->enqueue = ring->enq_seg->trbs;
244 next = ring->enqueue;
245 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700246 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700247}
248
249/*
250 * Check to see if there's room to enqueue num_trbs on the ring. See rules
251 * above.
252 * FIXME: this would be simpler and faster if we just kept track of the number
253 * of free TRBs in a ring.
254 */
255static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
256 unsigned int num_trbs)
257{
258 int i;
259 union xhci_trb *enq = ring->enqueue;
260 struct xhci_segment *enq_seg = ring->enq_seg;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700261 struct xhci_segment *cur_seg;
262 unsigned int left_on_ring;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700263
John Youn6c12db92010-05-10 15:33:00 -0700264 /* If we are currently pointing to a link TRB, advance the
265 * enqueue pointer before checking for space */
266 while (last_trb(xhci, ring, enq_seg, enq)) {
267 enq_seg = enq_seg->next;
268 enq = enq_seg->trbs;
269 }
270
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700271 /* Check if ring is empty */
Sarah Sharp44ebd032010-05-18 16:05:26 -0700272 if (enq == ring->dequeue) {
273 /* Can't use link trbs */
274 left_on_ring = TRBS_PER_SEGMENT - 1;
275 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
276 cur_seg = cur_seg->next)
277 left_on_ring += TRBS_PER_SEGMENT - 1;
278
279 /* Always need one TRB free in the ring. */
280 left_on_ring -= 1;
281 if (num_trbs > left_on_ring) {
282 xhci_warn(xhci, "Not enough room on ring; "
283 "need %u TRBs, %u TRBs left\n",
284 num_trbs, left_on_ring);
285 return 0;
286 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 return 1;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700288 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289 /* Make sure there's an extra empty TRB available */
290 for (i = 0; i <= num_trbs; ++i) {
291 if (enq == ring->dequeue)
292 return 0;
293 enq++;
294 while (last_trb(xhci, ring, enq_seg, enq)) {
295 enq_seg = enq_seg->next;
296 enq = enq_seg->trbs;
297 }
298 }
299 return 1;
300}
301
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700302/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700303void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700304{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700305 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500306 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700307 /* Flush PCI posted writes */
308 xhci_readl(xhci, &xhci->dba->doorbell[0]);
309}
310
Andiry Xube88fe42010-10-14 07:22:57 -0700311void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700312 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700313 unsigned int ep_index,
314 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700315{
Matt Evans28ccd292011-03-29 13:40:46 +1100316 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500317 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
318 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700319
Sarah Sharpae636742009-04-29 19:02:31 -0700320 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500321 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700322 * We don't want to restart any stream rings if there's a set dequeue
323 * pointer command pending because the device can choose to start any
324 * stream once the endpoint is on the HW schedule.
325 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700326 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500327 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
328 (ep_state & EP_HALTED))
329 return;
330 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
331 /* The CPU has better things to do at this point than wait for a
332 * write-posting flush. It'll get there soon enough.
333 */
Sarah Sharpae636742009-04-29 19:02:31 -0700334}
335
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700336/* Ring the doorbell for any rings with pending URBs */
337static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
338 unsigned int slot_id,
339 unsigned int ep_index)
340{
341 unsigned int stream_id;
342 struct xhci_virt_ep *ep;
343
344 ep = &xhci->devs[slot_id]->eps[ep_index];
345
346 /* A ring has pending URBs if its TD list is not empty */
347 if (!(ep->ep_state & EP_HAS_STREAMS)) {
348 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700349 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700350 return;
351 }
352
353 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
354 stream_id++) {
355 struct xhci_stream_info *stream_info = ep->stream_info;
356 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700357 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
358 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700359 }
360}
361
Sarah Sharpae636742009-04-29 19:02:31 -0700362/*
363 * Find the segment that trb is in. Start searching in start_seg.
364 * If we must move past a segment that has a link TRB with a toggle cycle state
365 * bit set, then we will toggle the value pointed at by cycle_state.
366 */
367static struct xhci_segment *find_trb_seg(
368 struct xhci_segment *start_seg,
369 union xhci_trb *trb, int *cycle_state)
370{
371 struct xhci_segment *cur_seg = start_seg;
372 struct xhci_generic_trb *generic_trb;
373
374 while (cur_seg->trbs > trb ||
375 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
376 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evans28ccd292011-03-29 13:40:46 +1100377 if (le32_to_cpu(generic_trb->field[3]) & LINK_TOGGLE)
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800378 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700379 cur_seg = cur_seg->next;
380 if (cur_seg == start_seg)
381 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700382 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700383 }
384 return cur_seg;
385}
386
Sarah Sharp021bff92010-07-29 22:12:20 -0700387
388static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
389 unsigned int slot_id, unsigned int ep_index,
390 unsigned int stream_id)
391{
392 struct xhci_virt_ep *ep;
393
394 ep = &xhci->devs[slot_id]->eps[ep_index];
395 /* Common case: no streams */
396 if (!(ep->ep_state & EP_HAS_STREAMS))
397 return ep->ring;
398
399 if (stream_id == 0) {
400 xhci_warn(xhci,
401 "WARN: Slot ID %u, ep index %u has streams, "
402 "but URB has no stream ID.\n",
403 slot_id, ep_index);
404 return NULL;
405 }
406
407 if (stream_id < ep->stream_info->num_streams)
408 return ep->stream_info->stream_rings[stream_id];
409
410 xhci_warn(xhci,
411 "WARN: Slot ID %u, ep index %u has "
412 "stream IDs 1 to %u allocated, "
413 "but stream ID %u is requested.\n",
414 slot_id, ep_index,
415 ep->stream_info->num_streams - 1,
416 stream_id);
417 return NULL;
418}
419
420/* Get the right ring for the given URB.
421 * If the endpoint supports streams, boundary check the URB's stream ID.
422 * If the endpoint doesn't support streams, return the singular endpoint ring.
423 */
424static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
425 struct urb *urb)
426{
427 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
428 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
429}
430
Sarah Sharpae636742009-04-29 19:02:31 -0700431/*
432 * Move the xHC's endpoint ring dequeue pointer past cur_td.
433 * Record the new state of the xHC's endpoint ring dequeue segment,
434 * dequeue pointer, and new consumer cycle state in state.
435 * Update our internal representation of the ring's dequeue pointer.
436 *
437 * We do this in three jumps:
438 * - First we update our new ring state to be the same as when the xHC stopped.
439 * - Then we traverse the ring to find the segment that contains
440 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
441 * any link TRBs with the toggle cycle bit set.
442 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
443 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100444 *
445 * Some of the uses of xhci_generic_trb are grotty, but if they're done
446 * with correct __le32 accesses they should work fine. Only users of this are
447 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700448 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700449void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700450 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700451 unsigned int stream_id, struct xhci_td *cur_td,
452 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700453{
454 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700455 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700456 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700457 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700458 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700459
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700460 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
461 ep_index, stream_id);
462 if (!ep_ring) {
463 xhci_warn(xhci, "WARN can't find new dequeue state "
464 "for invalid stream ID %u.\n",
465 stream_id);
466 return;
467 }
Sarah Sharpae636742009-04-29 19:02:31 -0700468 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700469 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700470 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700471 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700472 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800473 if (!state->new_deq_seg) {
474 WARN_ON(1);
475 return;
476 }
477
Sarah Sharpae636742009-04-29 19:02:31 -0700478 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700479 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700480 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100481 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700482
483 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700484 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700485 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
486 state->new_deq_ptr,
487 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800488 if (!state->new_deq_seg) {
489 WARN_ON(1);
490 return;
491 }
Sarah Sharpae636742009-04-29 19:02:31 -0700492
493 trb = &state->new_deq_ptr->generic;
Matt Evans28ccd292011-03-29 13:40:46 +1100494 if ((le32_to_cpu(trb->field[3]) & TRB_TYPE_BITMASK) ==
495 TRB_TYPE(TRB_LINK) && (le32_to_cpu(trb->field[3]) & LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800496 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700497 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
498
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800499 /*
500 * If there is only one segment in a ring, find_trb_seg()'s while loop
501 * will not run, and it will return before it has a chance to see if it
502 * needs to toggle the cycle bit. It can't tell if the stalled transfer
503 * ended just before the link TRB on a one-segment ring, or if the TD
504 * wrapped around the top of the ring, because it doesn't have the TD in
505 * question. Look for the one-segment case where stalled TRB's address
506 * is greater than the new dequeue pointer address.
507 */
508 if (ep_ring->first_seg == ep_ring->first_seg->next &&
509 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
510 state->new_cycle_state ^= 0x1;
511 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
512
Sarah Sharpae636742009-04-29 19:02:31 -0700513 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700514 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
515 state->new_deq_seg);
516 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
517 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
518 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700519}
520
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700521/* flip_cycle means flip the cycle bit of all but the first and last TRB.
522 * (The last TRB actually points to the ring enqueue pointer, which is not part
523 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
524 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700525static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700526 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700527{
528 struct xhci_segment *cur_seg;
529 union xhci_trb *cur_trb;
530
531 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
532 true;
533 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100534 if ((le32_to_cpu(cur_trb->generic.field[3]) & TRB_TYPE_BITMASK)
535 == TRB_TYPE(TRB_LINK)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700536 /* Unchain any chained Link TRBs, but
537 * leave the pointers intact.
538 */
Matt Evans28ccd292011-03-29 13:40:46 +1100539 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700540 /* Flip the cycle bit (link TRBs can't be the first
541 * or last TRB).
542 */
543 if (flip_cycle)
544 cur_trb->generic.field[3] ^=
545 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700546 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700547 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
548 "in seg %p (0x%llx dma)\n",
549 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700550 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700551 cur_seg,
552 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700553 } else {
554 cur_trb->generic.field[0] = 0;
555 cur_trb->generic.field[1] = 0;
556 cur_trb->generic.field[2] = 0;
557 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100558 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700559 /* Flip the cycle bit except on the first or last TRB */
560 if (flip_cycle && cur_trb != cur_td->first_trb &&
561 cur_trb != cur_td->last_trb)
562 cur_trb->generic.field[3] ^=
563 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100564 cur_trb->generic.field[3] |= cpu_to_le32(
565 TRB_TYPE(TRB_TR_NOOP));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700566 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
567 "in seg %p (0x%llx dma)\n",
568 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700569 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700570 cur_seg,
571 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700572 }
573 if (cur_trb == cur_td->last_trb)
574 break;
575 }
576}
577
578static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700579 unsigned int ep_index, unsigned int stream_id,
580 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700581 union xhci_trb *deq_ptr, u32 cycle_state);
582
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700583void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700584 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700585 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700586 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700587{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700588 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
589
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700590 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
591 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
592 deq_state->new_deq_seg,
593 (unsigned long long)deq_state->new_deq_seg->dma,
594 deq_state->new_deq_ptr,
595 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
596 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700597 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700598 deq_state->new_deq_seg,
599 deq_state->new_deq_ptr,
600 (u32) deq_state->new_cycle_state);
601 /* Stop the TD queueing code from ringing the doorbell until
602 * this command completes. The HC won't set the dequeue pointer
603 * if the ring is running, and ringing the doorbell starts the
604 * ring running.
605 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700606 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700607}
608
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700609static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700610 struct xhci_virt_ep *ep)
611{
612 ep->ep_state &= ~EP_HALT_PENDING;
613 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
614 * timer is running on another CPU, we don't decrement stop_cmds_pending
615 * (since we didn't successfully stop the watchdog timer).
616 */
617 if (del_timer(&ep->stop_cmd_timer))
618 ep->stop_cmds_pending--;
619}
620
621/* Must be called with xhci->lock held in interrupt context */
622static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
623 struct xhci_td *cur_td, int status, char *adjective)
624{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700625 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700626 struct urb *urb;
627 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700628
Andiry Xu8e51adc2010-07-22 15:23:31 -0700629 urb = cur_td->urb;
630 urb_priv = urb->hcpriv;
631 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700632 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700633
Andiry Xu8e51adc2010-07-22 15:23:31 -0700634 /* Only giveback urb when this is the last td in urb */
635 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800636 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
637 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
638 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
639 if (xhci->quirks & XHCI_AMD_PLL_FIX)
640 usb_amd_quirk_pll_enable();
641 }
642 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700643 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700644
645 spin_unlock(&xhci->lock);
646 usb_hcd_giveback_urb(hcd, urb, status);
647 xhci_urb_free_priv(xhci, urb_priv);
648 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700649 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700650}
651
Sarah Sharpae636742009-04-29 19:02:31 -0700652/*
653 * When we get a command completion for a Stop Endpoint Command, we need to
654 * unlink any cancelled TDs from the ring. There are two ways to do that:
655 *
656 * 1. If the HW was in the middle of processing the TD that needs to be
657 * cancelled, then we must move the ring's dequeue pointer past the last TRB
658 * in the TD with a Set Dequeue Pointer Command.
659 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
660 * bit cleared) so that the HW will skip over them.
661 */
662static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700663 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700664{
665 unsigned int slot_id;
666 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700667 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700668 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700669 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700670 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700671 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700672 struct xhci_td *last_unlinked_td;
673
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700674 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700675
Andiry Xube88fe42010-10-14 07:22:57 -0700676 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100677 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700678 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100679 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700680 virt_dev = xhci->devs[slot_id];
681 if (virt_dev)
682 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
683 event);
684 else
685 xhci_warn(xhci, "Stop endpoint command "
686 "completion for disabled slot %u\n",
687 slot_id);
688 return;
689 }
690
Sarah Sharpae636742009-04-29 19:02:31 -0700691 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100692 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
693 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700694 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700695
Sarah Sharp678539c2009-10-27 10:55:52 -0700696 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700697 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700698 ep->stopped_td = NULL;
699 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700700 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700701 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700702 }
Sarah Sharpae636742009-04-29 19:02:31 -0700703
704 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
705 * We have the xHCI lock, so nothing can modify this list until we drop
706 * it. We're also in the event handler, so we can't get re-interrupted
707 * if another Stop Endpoint command completes
708 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700709 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700710 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700711 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
712 cur_td->first_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700713 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700714 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
715 if (!ep_ring) {
716 /* This shouldn't happen unless a driver is mucking
717 * with the stream ID after submission. This will
718 * leave the TD on the hardware ring, and the hardware
719 * will try to execute it, and may access a buffer
720 * that has already been freed. In the best case, the
721 * hardware will execute it, and the event handler will
722 * ignore the completion event for that TD, since it was
723 * removed from the td_list for that endpoint. In
724 * short, don't muck with the stream ID after
725 * submission.
726 */
727 xhci_warn(xhci, "WARN Cancelled URB %p "
728 "has invalid stream ID %u.\n",
729 cur_td->urb,
730 cur_td->urb->stream_id);
731 goto remove_finished_td;
732 }
Sarah Sharpae636742009-04-29 19:02:31 -0700733 /*
734 * If we stopped on the TD we need to cancel, then we have to
735 * move the xHC endpoint ring dequeue pointer past this TD.
736 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700737 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700738 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
739 cur_td->urb->stream_id,
740 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700741 else
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700742 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700743remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700744 /*
745 * The event handler won't see a completion for this TD anymore,
746 * so remove it from the endpoint ring's TD list. Keep it in
747 * the cancelled TD list for URB completion later.
748 */
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700749 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700750 }
751 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700752 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700753
754 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
755 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700756 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700757 slot_id, ep_index,
758 ep->stopped_td->urb->stream_id,
759 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700760 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700761 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700762 /* Otherwise ring the doorbell(s) to restart queued transfers */
763 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700764 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700765 ep->stopped_td = NULL;
766 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700767
768 /*
769 * Drop the lock and complete the URBs in the cancelled TD list.
770 * New TDs to be cancelled might be added to the end of the list before
771 * we can complete all the URBs for the TDs we already unlinked.
772 * So stop when we've completed the URB for the last TD we unlinked.
773 */
774 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700775 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700776 struct xhci_td, cancelled_td_list);
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700777 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700778
779 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700780 /* Doesn't matter what we pass for status, since the core will
781 * just overwrite it (because the URB has been unlinked).
782 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700783 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700784
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700785 /* Stop processing the cancelled list if the watchdog timer is
786 * running.
787 */
788 if (xhci->xhc_state & XHCI_STATE_DYING)
789 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700790 } while (cur_td != last_unlinked_td);
791
792 /* Return to the event handler with xhci->lock re-acquired */
793}
794
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700795/* Watchdog timer function for when a stop endpoint command fails to complete.
796 * In this case, we assume the host controller is broken or dying or dead. The
797 * host may still be completing some other events, so we have to be careful to
798 * let the event ring handler and the URB dequeueing/enqueueing functions know
799 * through xhci->state.
800 *
801 * The timer may also fire if the host takes a very long time to respond to the
802 * command, and the stop endpoint command completion handler cannot delete the
803 * timer before the timer function is called. Another endpoint cancellation may
804 * sneak in before the timer function can grab the lock, and that may queue
805 * another stop endpoint command and add the timer back. So we cannot use a
806 * simple flag to say whether there is a pending stop endpoint command for a
807 * particular endpoint.
808 *
809 * Instead we use a combination of that flag and a counter for the number of
810 * pending stop endpoint commands. If the timer is the tail end of the last
811 * stop endpoint command, and the endpoint's command is still pending, we assume
812 * the host is dying.
813 */
814void xhci_stop_endpoint_command_watchdog(unsigned long arg)
815{
816 struct xhci_hcd *xhci;
817 struct xhci_virt_ep *ep;
818 struct xhci_virt_ep *temp_ep;
819 struct xhci_ring *ring;
820 struct xhci_td *cur_td;
821 int ret, i, j;
822
823 ep = (struct xhci_virt_ep *) arg;
824 xhci = ep->xhci;
825
826 spin_lock(&xhci->lock);
827
828 ep->stop_cmds_pending--;
829 if (xhci->xhc_state & XHCI_STATE_DYING) {
830 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
831 "xHCI as DYING, exiting.\n");
832 spin_unlock(&xhci->lock);
833 return;
834 }
835 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
836 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
837 "exiting.\n");
838 spin_unlock(&xhci->lock);
839 return;
840 }
841
842 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
843 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
844 /* Oops, HC is dead or dying or at least not responding to the stop
845 * endpoint command.
846 */
847 xhci->xhc_state |= XHCI_STATE_DYING;
848 /* Disable interrupts from the host controller and start halting it */
849 xhci_quiesce(xhci);
850 spin_unlock(&xhci->lock);
851
852 ret = xhci_halt(xhci);
853
854 spin_lock(&xhci->lock);
855 if (ret < 0) {
856 /* This is bad; the host is not responding to commands and it's
857 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800858 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700859 * disconnect all device drivers under this host. Those
860 * disconnect() methods will wait for all URBs to be unlinked,
861 * so we must complete them.
862 */
863 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
864 xhci_warn(xhci, "Completing active URBs anyway.\n");
865 /* We could turn all TDs on the rings to no-ops. This won't
866 * help if the host has cached part of the ring, and is slow if
867 * we want to preserve the cycle bit. Skip it and hope the host
868 * doesn't touch the memory.
869 */
870 }
871 for (i = 0; i < MAX_HC_SLOTS; i++) {
872 if (!xhci->devs[i])
873 continue;
874 for (j = 0; j < 31; j++) {
875 temp_ep = &xhci->devs[i]->eps[j];
876 ring = temp_ep->ring;
877 if (!ring)
878 continue;
879 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
880 "ep index %u\n", i, j);
881 while (!list_empty(&ring->td_list)) {
882 cur_td = list_first_entry(&ring->td_list,
883 struct xhci_td,
884 td_list);
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700885 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700886 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700887 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700888 xhci_giveback_urb_in_irq(xhci, cur_td,
889 -ESHUTDOWN, "killed");
890 }
891 while (!list_empty(&temp_ep->cancelled_td_list)) {
892 cur_td = list_first_entry(
893 &temp_ep->cancelled_td_list,
894 struct xhci_td,
895 cancelled_td_list);
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700896 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700897 xhci_giveback_urb_in_irq(xhci, cur_td,
898 -ESHUTDOWN, "killed");
899 }
900 }
901 }
902 spin_unlock(&xhci->lock);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700903 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800904 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700905 xhci_dbg(xhci, "xHCI host controller is dead.\n");
906}
907
Sarah Sharpae636742009-04-29 19:02:31 -0700908/*
909 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
910 * we need to clear the set deq pending flag in the endpoint ring state, so that
911 * the TD queueing code can ring the doorbell again. We also need to ring the
912 * endpoint doorbell to restart the ring, but only if there aren't more
913 * cancellations pending.
914 */
915static void handle_set_deq_completion(struct xhci_hcd *xhci,
916 struct xhci_event_cmd *event,
917 union xhci_trb *trb)
918{
919 unsigned int slot_id;
920 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700921 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700922 struct xhci_ring *ep_ring;
923 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700924 struct xhci_ep_ctx *ep_ctx;
925 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700926
Matt Evans28ccd292011-03-29 13:40:46 +1100927 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
928 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
929 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700930 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700931
932 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
933 if (!ep_ring) {
934 xhci_warn(xhci, "WARN Set TR deq ptr command for "
935 "freed stream ID %u\n",
936 stream_id);
937 /* XXX: Harmless??? */
938 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
939 return;
940 }
941
John Yound115b042009-07-27 12:05:15 -0700942 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
943 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700944
Matt Evans28ccd292011-03-29 13:40:46 +1100945 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700946 unsigned int ep_state;
947 unsigned int slot_state;
948
Matt Evans28ccd292011-03-29 13:40:46 +1100949 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700950 case COMP_TRB_ERR:
951 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
952 "of stream ID configuration\n");
953 break;
954 case COMP_CTX_STATE:
955 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
956 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100957 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700958 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100959 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700960 slot_state = GET_SLOT_STATE(slot_state);
961 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
962 slot_state, ep_state);
963 break;
964 case COMP_EBADSLT:
965 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
966 "slot %u was not enabled.\n", slot_id);
967 break;
968 default:
969 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
970 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100971 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700972 break;
973 }
974 /* OK what do we do now? The endpoint state is hosed, and we
975 * should never get to this point if the synchronization between
976 * queueing, and endpoint state are correct. This might happen
977 * if the device gets disconnected after we've finished
978 * cancelling URBs, which might not be an error...
979 */
980 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700981 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100982 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800983 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100984 dev->eps[ep_index].queued_deq_ptr) ==
985 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -0800986 /* Update the ring's dequeue segment and dequeue pointer
987 * to reflect the new position.
988 */
989 ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
990 ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
991 } else {
992 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
993 "Ptr command & xHCI internal state.\n");
994 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
995 dev->eps[ep_index].queued_deq_seg,
996 dev->eps[ep_index].queued_deq_ptr);
997 }
Sarah Sharpae636742009-04-29 19:02:31 -0700998 }
999
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001000 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001001 dev->eps[ep_index].queued_deq_seg = NULL;
1002 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001003 /* Restart any rings with pending URBs */
1004 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001005}
1006
Sarah Sharpa1587d92009-07-27 12:03:15 -07001007static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1008 struct xhci_event_cmd *event,
1009 union xhci_trb *trb)
1010{
1011 int slot_id;
1012 unsigned int ep_index;
1013
Matt Evans28ccd292011-03-29 13:40:46 +11001014 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1015 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001016 /* This command will only fail if the endpoint wasn't halted,
1017 * but we don't care.
1018 */
1019 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001020 (unsigned int) GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001021
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001022 /* HW with the reset endpoint quirk needs to have a configure endpoint
1023 * command complete before the endpoint can be used. Queue that here
1024 * because the HW can't handle two commands being queued in a row.
1025 */
1026 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1027 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1028 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001029 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1030 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001031 xhci_ring_cmd_db(xhci);
1032 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001033 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001034 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001035 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001036 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001037}
Sarah Sharpae636742009-04-29 19:02:31 -07001038
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001039/* Check to see if a command in the device's command queue matches this one.
1040 * Signal the completion or free the command, and return 1. Return 0 if the
1041 * completed command isn't at the head of the command list.
1042 */
1043static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1044 struct xhci_virt_device *virt_dev,
1045 struct xhci_event_cmd *event)
1046{
1047 struct xhci_command *command;
1048
1049 if (list_empty(&virt_dev->cmd_list))
1050 return 0;
1051
1052 command = list_entry(virt_dev->cmd_list.next,
1053 struct xhci_command, cmd_list);
1054 if (xhci->cmd_ring->dequeue != command->command_trb)
1055 return 0;
1056
Matt Evans28ccd292011-03-29 13:40:46 +11001057 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001058 list_del(&command->cmd_list);
1059 if (command->completion)
1060 complete(command->completion);
1061 else
1062 xhci_free_command(xhci, command);
1063 return 1;
1064}
1065
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001066static void handle_cmd_completion(struct xhci_hcd *xhci,
1067 struct xhci_event_cmd *event)
1068{
Matt Evans28ccd292011-03-29 13:40:46 +11001069 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001070 u64 cmd_dma;
1071 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001072 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001073 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001074 unsigned int ep_index;
1075 struct xhci_ring *ep_ring;
1076 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001077
Matt Evans28ccd292011-03-29 13:40:46 +11001078 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001079 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001080 xhci->cmd_ring->dequeue);
1081 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1082 if (cmd_dequeue_dma == 0) {
1083 xhci->error_bitmask |= 1 << 4;
1084 return;
1085 }
1086 /* Does the DMA address match our internal dequeue pointer address? */
1087 if (cmd_dma != (u64) cmd_dequeue_dma) {
1088 xhci->error_bitmask |= 1 << 5;
1089 return;
1090 }
Matt Evans28ccd292011-03-29 13:40:46 +11001091 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1092 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001093 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001094 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001095 xhci->slot_id = slot_id;
1096 else
1097 xhci->slot_id = 0;
1098 complete(&xhci->addr_dev);
1099 break;
1100 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001101 if (xhci->devs[slot_id]) {
1102 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1103 /* Delete default control endpoint resources */
1104 xhci_free_device_endpoint_resources(xhci,
1105 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001106 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001107 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001108 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001109 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001110 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001111 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001112 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001113 /*
1114 * Configure endpoint commands can come from the USB core
1115 * configuration or alt setting changes, or because the HW
1116 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001117 * endpoint command or streams were being configured.
1118 * If the command was for a halted endpoint, the xHCI driver
1119 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001120 */
1121 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001122 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001123 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001124 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001125 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001126 * condition may race on this quirky hardware. Not worth
1127 * worrying about, since this is prototype hardware. Not sure
1128 * if this will work for streams, but streams support was
1129 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001130 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001131 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001132 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001133 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1134 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001135 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1136 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1137 if (!(ep_state & EP_HALTED))
1138 goto bandwidth_change;
1139 xhci_dbg(xhci, "Completed config ep cmd - "
1140 "last ep index = %d, state = %d\n",
1141 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001142 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001143 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001144 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001145 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001146 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001147 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001148bandwidth_change:
1149 xhci_dbg(xhci, "Completed config ep cmd\n");
1150 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001151 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001152 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001153 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001154 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001155 virt_dev = xhci->devs[slot_id];
1156 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1157 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001158 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001159 complete(&xhci->devs[slot_id]->cmd_completion);
1160 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001161 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001162 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001163 complete(&xhci->addr_dev);
1164 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001165 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001166 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001167 break;
1168 case TRB_TYPE(TRB_SET_DEQ):
1169 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1170 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001171 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001172 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001173 case TRB_TYPE(TRB_RESET_EP):
1174 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1175 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001176 case TRB_TYPE(TRB_RESET_DEV):
1177 xhci_dbg(xhci, "Completed reset device command.\n");
1178 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001179 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001180 virt_dev = xhci->devs[slot_id];
1181 if (virt_dev)
1182 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1183 else
1184 xhci_warn(xhci, "Reset device command completion "
1185 "for disabled slot %u\n", slot_id);
1186 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001187 case TRB_TYPE(TRB_NEC_GET_FW):
1188 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1189 xhci->error_bitmask |= 1 << 6;
1190 break;
1191 }
1192 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001193 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1194 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001195 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001196 default:
1197 /* Skip over unknown commands on the event ring */
1198 xhci->error_bitmask |= 1 << 6;
1199 break;
1200 }
1201 inc_deq(xhci, xhci->cmd_ring, false);
1202}
1203
Sarah Sharp02386342010-05-24 13:25:28 -07001204static void handle_vendor_event(struct xhci_hcd *xhci,
1205 union xhci_trb *event)
1206{
1207 u32 trb_type;
1208
Matt Evans28ccd292011-03-29 13:40:46 +11001209 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001210 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1211 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1212 handle_cmd_completion(xhci, &event->event_cmd);
1213}
1214
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001215/* @port_id: the one-based port ID from the hardware (indexed from array of all
1216 * port registers -- USB 3.0 and USB 2.0).
1217 *
1218 * Returns a zero-based port number, which is suitable for indexing into each of
1219 * the split roothubs' port arrays and bus state arrays.
1220 */
1221static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1222 struct xhci_hcd *xhci, u32 port_id)
1223{
1224 unsigned int i;
1225 unsigned int num_similar_speed_ports = 0;
1226
1227 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1228 * and usb2_ports are 0-based indexes. Count the number of similar
1229 * speed ports, up to 1 port before this port.
1230 */
1231 for (i = 0; i < (port_id - 1); i++) {
1232 u8 port_speed = xhci->port_array[i];
1233
1234 /*
1235 * Skip ports that don't have known speeds, or have duplicate
1236 * Extended Capabilities port speed entries.
1237 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001238 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001239 continue;
1240
1241 /*
1242 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1243 * 1.1 ports are under the USB 2.0 hub. If the port speed
1244 * matches the device speed, it's a similar speed port.
1245 */
1246 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1247 num_similar_speed_ports++;
1248 }
1249 return num_similar_speed_ports;
1250}
1251
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001252static void handle_port_status(struct xhci_hcd *xhci,
1253 union xhci_trb *event)
1254{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001255 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001256 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001257 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001258 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001259 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001260 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001261 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001262 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001263 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001264 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001265
1266 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001267 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001268 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1269 xhci->error_bitmask |= 1 << 8;
1270 }
Matt Evans28ccd292011-03-29 13:40:46 +11001271 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001272 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1273
Sarah Sharp518e8482010-12-15 11:56:29 -08001274 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1275 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001276 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001277 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001278 goto cleanup;
1279 }
1280
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001281 /* Figure out which usb_hcd this port is attached to:
1282 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1283 */
1284 major_revision = xhci->port_array[port_id - 1];
1285 if (major_revision == 0) {
1286 xhci_warn(xhci, "Event for port %u not in "
1287 "Extended Capabilities, ignoring.\n",
1288 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001289 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001290 goto cleanup;
1291 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001292 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001293 xhci_warn(xhci, "Event for port %u duplicated in"
1294 "Extended Capabilities, ignoring.\n",
1295 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001296 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001297 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001298 }
1299
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001300 /*
1301 * Hardware port IDs reported by a Port Status Change Event include USB
1302 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1303 * resume event, but we first need to translate the hardware port ID
1304 * into the index into the ports on the correct split roothub, and the
1305 * correct bus_state structure.
1306 */
1307 /* Find the right roothub. */
1308 hcd = xhci_to_hcd(xhci);
1309 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1310 hcd = xhci->shared_hcd;
1311 bus_state = &xhci->bus_state[hcd_index(hcd)];
1312 if (hcd->speed == HCD_USB3)
1313 port_array = xhci->usb3_ports;
1314 else
1315 port_array = xhci->usb2_ports;
1316 /* Find the faked port hub number */
1317 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1318 port_id);
1319
Sarah Sharp5308a912010-12-01 11:34:59 -08001320 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001321 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001322 xhci_dbg(xhci, "resume root hub\n");
1323 usb_hcd_resume_root_hub(hcd);
1324 }
1325
1326 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1327 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1328
1329 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1330 if (!(temp1 & CMD_RUN)) {
1331 xhci_warn(xhci, "xHC is not running.\n");
1332 goto cleanup;
1333 }
1334
1335 if (DEV_SUPERSPEED(temp)) {
1336 xhci_dbg(xhci, "resume SS port %d\n", port_id);
1337 temp = xhci_port_state_to_neutral(temp);
1338 temp &= ~PORT_PLS_MASK;
1339 temp |= PORT_LINK_STROBE | XDEV_U0;
Sarah Sharp5308a912010-12-01 11:34:59 -08001340 xhci_writel(xhci, temp, port_array[faked_port_index]);
Sarah Sharp52336302010-12-16 10:49:09 -08001341 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1342 faked_port_index);
Andiry Xu56192532010-10-14 07:23:00 -07001343 if (!slot_id) {
1344 xhci_dbg(xhci, "slot_id is zero\n");
1345 goto cleanup;
1346 }
1347 xhci_ring_device(xhci, slot_id);
1348 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1349 /* Clear PORT_PLC */
Sarah Sharp5308a912010-12-01 11:34:59 -08001350 temp = xhci_readl(xhci, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001351 temp = xhci_port_state_to_neutral(temp);
1352 temp |= PORT_PLC;
Sarah Sharp5308a912010-12-01 11:34:59 -08001353 xhci_writel(xhci, temp, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001354 } else {
1355 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001356 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001357 msecs_to_jiffies(20);
1358 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001359 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001360 /* Do the rest in GetPortStatus */
1361 }
1362 }
1363
1364cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001365 /* Update event ring dequeue pointer before dropping the lock */
1366 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001367
Sarah Sharp386139d2011-03-24 08:02:58 -07001368 /* Don't make the USB core poll the roothub if we got a bad port status
1369 * change event. Besides, at that point we can't tell which roothub
1370 * (USB 2.0 or USB 3.0) to kick.
1371 */
1372 if (bogus_port_status)
1373 return;
1374
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001375 spin_unlock(&xhci->lock);
1376 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001377 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001378 spin_lock(&xhci->lock);
1379}
1380
1381/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001382 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1383 * at end_trb, which may be in another segment. If the suspect DMA address is a
1384 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1385 * returns 0.
1386 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001387struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001388 union xhci_trb *start_trb,
1389 union xhci_trb *end_trb,
1390 dma_addr_t suspect_dma)
1391{
1392 dma_addr_t start_dma;
1393 dma_addr_t end_seg_dma;
1394 dma_addr_t end_trb_dma;
1395 struct xhci_segment *cur_seg;
1396
Sarah Sharp23e3be12009-04-29 19:05:20 -07001397 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001398 cur_seg = start_seg;
1399
1400 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001401 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001402 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001403 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001404 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001405 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001406 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001407 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001408
1409 if (end_trb_dma > 0) {
1410 /* The end TRB is in this segment, so suspect should be here */
1411 if (start_dma <= end_trb_dma) {
1412 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1413 return cur_seg;
1414 } else {
1415 /* Case for one segment with
1416 * a TD wrapped around to the top
1417 */
1418 if ((suspect_dma >= start_dma &&
1419 suspect_dma <= end_seg_dma) ||
1420 (suspect_dma >= cur_seg->dma &&
1421 suspect_dma <= end_trb_dma))
1422 return cur_seg;
1423 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001424 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001425 } else {
1426 /* Might still be somewhere in this segment */
1427 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1428 return cur_seg;
1429 }
1430 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001431 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001432 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001433
Randy Dunlap326b4812010-04-19 08:53:50 -07001434 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001435}
1436
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001437static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1438 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001439 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001440 struct xhci_td *td, union xhci_trb *event_trb)
1441{
1442 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1443 ep->ep_state |= EP_HALTED;
1444 ep->stopped_td = td;
1445 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001446 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001447
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001448 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1449 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001450
1451 ep->stopped_td = NULL;
1452 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001453 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001454
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001455 xhci_ring_cmd_db(xhci);
1456}
1457
1458/* Check if an error has halted the endpoint ring. The class driver will
1459 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1460 * However, a babble and other errors also halt the endpoint ring, and the class
1461 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1462 * Ring Dequeue Pointer command manually.
1463 */
1464static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1465 struct xhci_ep_ctx *ep_ctx,
1466 unsigned int trb_comp_code)
1467{
1468 /* TRB completion codes that may require a manual halt cleanup */
1469 if (trb_comp_code == COMP_TX_ERR ||
1470 trb_comp_code == COMP_BABBLE ||
1471 trb_comp_code == COMP_SPLIT_ERR)
1472 /* The 0.96 spec says a babbling control endpoint
1473 * is not halted. The 0.96 spec says it is. Some HW
1474 * claims to be 0.95 compliant, but it halts the control
1475 * endpoint anyway. Check if a babble halted the
1476 * endpoint.
1477 */
Matt Evans28ccd292011-03-29 13:40:46 +11001478 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == EP_STATE_HALTED)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001479 return 1;
1480
1481 return 0;
1482}
1483
Sarah Sharpb45b5062009-12-09 15:59:06 -08001484int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1485{
1486 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1487 /* Vendor defined "informational" completion code,
1488 * treat as not-an-error.
1489 */
1490 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1491 trb_comp_code);
1492 xhci_dbg(xhci, "Treating code as success.\n");
1493 return 1;
1494 }
1495 return 0;
1496}
1497
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001498/*
Andiry Xu4422da62010-07-22 15:22:55 -07001499 * Finish the td processing, remove the td from td list;
1500 * Return 1 if the urb can be given back.
1501 */
1502static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1503 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1504 struct xhci_virt_ep *ep, int *status, bool skip)
1505{
1506 struct xhci_virt_device *xdev;
1507 struct xhci_ring *ep_ring;
1508 unsigned int slot_id;
1509 int ep_index;
1510 struct urb *urb = NULL;
1511 struct xhci_ep_ctx *ep_ctx;
1512 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001513 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001514 u32 trb_comp_code;
1515
Matt Evans28ccd292011-03-29 13:40:46 +11001516 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001517 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001518 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1519 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001520 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001521 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001522
1523 if (skip)
1524 goto td_cleanup;
1525
1526 if (trb_comp_code == COMP_STOP_INVAL ||
1527 trb_comp_code == COMP_STOP) {
1528 /* The Endpoint Stop Command completion will take care of any
1529 * stopped TDs. A stopped TD may be restarted, so don't update
1530 * the ring dequeue pointer or take this TD off any lists yet.
1531 */
1532 ep->stopped_td = td;
1533 ep->stopped_trb = event_trb;
1534 return 0;
1535 } else {
1536 if (trb_comp_code == COMP_STALL) {
1537 /* The transfer is completed from the driver's
1538 * perspective, but we need to issue a set dequeue
1539 * command for this stalled endpoint to move the dequeue
1540 * pointer past the TD. We can't do that here because
1541 * the halt condition must be cleared first. Let the
1542 * USB class driver clear the stall later.
1543 */
1544 ep->stopped_td = td;
1545 ep->stopped_trb = event_trb;
1546 ep->stopped_stream = ep_ring->stream_id;
1547 } else if (xhci_requires_manual_halt_cleanup(xhci,
1548 ep_ctx, trb_comp_code)) {
1549 /* Other types of errors halt the endpoint, but the
1550 * class driver doesn't call usb_reset_endpoint() unless
1551 * the error is -EPIPE. Clear the halted status in the
1552 * xHCI hardware manually.
1553 */
1554 xhci_cleanup_halted_endpoint(xhci,
1555 slot_id, ep_index, ep_ring->stream_id,
1556 td, event_trb);
1557 } else {
1558 /* Update ring dequeue pointer */
1559 while (ep_ring->dequeue != td->last_trb)
1560 inc_deq(xhci, ep_ring, false);
1561 inc_deq(xhci, ep_ring, false);
1562 }
1563
1564td_cleanup:
1565 /* Clean up the endpoint's TD list */
1566 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001567 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001568
1569 /* Do one last check of the actual transfer length.
1570 * If the host controller said we transferred more data than
1571 * the buffer length, urb->actual_length will be a very big
1572 * number (since it's unsigned). Play it safe and say we didn't
1573 * transfer anything.
1574 */
1575 if (urb->actual_length > urb->transfer_buffer_length) {
1576 xhci_warn(xhci, "URB transfer length is wrong, "
1577 "xHC issue? req. len = %u, "
1578 "act. len = %u\n",
1579 urb->transfer_buffer_length,
1580 urb->actual_length);
1581 urb->actual_length = 0;
1582 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1583 *status = -EREMOTEIO;
1584 else
1585 *status = 0;
1586 }
Sarah Sharp4343d2a2011-08-02 15:43:40 -07001587 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001588 /* Was this TD slated to be cancelled but completed anyway? */
1589 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp4343d2a2011-08-02 15:43:40 -07001590 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001591
Andiry Xu8e51adc2010-07-22 15:23:31 -07001592 urb_priv->td_cnt++;
1593 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001594 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001595 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001596 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1597 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1598 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1599 == 0) {
1600 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1601 usb_amd_quirk_pll_enable();
1602 }
1603 }
1604 }
Andiry Xu4422da62010-07-22 15:22:55 -07001605 }
1606
1607 return ret;
1608}
1609
1610/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001611 * Process control tds, update urb status and actual_length.
1612 */
1613static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1614 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1615 struct xhci_virt_ep *ep, int *status)
1616{
1617 struct xhci_virt_device *xdev;
1618 struct xhci_ring *ep_ring;
1619 unsigned int slot_id;
1620 int ep_index;
1621 struct xhci_ep_ctx *ep_ctx;
1622 u32 trb_comp_code;
1623
Matt Evans28ccd292011-03-29 13:40:46 +11001624 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001625 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001626 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1627 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001628 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001629 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001630
1631 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
1632 switch (trb_comp_code) {
1633 case COMP_SUCCESS:
1634 if (event_trb == ep_ring->dequeue) {
1635 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1636 "without IOC set??\n");
1637 *status = -ESHUTDOWN;
1638 } else if (event_trb != td->last_trb) {
1639 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1640 "without IOC set??\n");
1641 *status = -ESHUTDOWN;
1642 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001643 *status = 0;
1644 }
1645 break;
1646 case COMP_SHORT_TX:
1647 xhci_warn(xhci, "WARN: short transfer on control ep\n");
1648 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1649 *status = -EREMOTEIO;
1650 else
1651 *status = 0;
1652 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001653 case COMP_STOP_INVAL:
1654 case COMP_STOP:
1655 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001656 default:
1657 if (!xhci_requires_manual_halt_cleanup(xhci,
1658 ep_ctx, trb_comp_code))
1659 break;
1660 xhci_dbg(xhci, "TRB error code %u, "
1661 "halted endpoint index = %u\n",
1662 trb_comp_code, ep_index);
1663 /* else fall through */
1664 case COMP_STALL:
1665 /* Did we transfer part of the data (middle) phase? */
1666 if (event_trb != ep_ring->dequeue &&
1667 event_trb != td->last_trb)
1668 td->urb->actual_length =
1669 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001670 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001671 else
1672 td->urb->actual_length = 0;
1673
1674 xhci_cleanup_halted_endpoint(xhci,
1675 slot_id, ep_index, 0, td, event_trb);
1676 return finish_td(xhci, td, event_trb, event, ep, status, true);
1677 }
1678 /*
1679 * Did we transfer any data, despite the errors that might have
1680 * happened? I.e. did we get past the setup stage?
1681 */
1682 if (event_trb != ep_ring->dequeue) {
1683 /* The event was for the status stage */
1684 if (event_trb == td->last_trb) {
1685 if (td->urb->actual_length != 0) {
1686 /* Don't overwrite a previously set error code
1687 */
1688 if ((*status == -EINPROGRESS || *status == 0) &&
1689 (td->urb->transfer_flags
1690 & URB_SHORT_NOT_OK))
1691 /* Did we already see a short data
1692 * stage? */
1693 *status = -EREMOTEIO;
1694 } else {
1695 td->urb->actual_length =
1696 td->urb->transfer_buffer_length;
1697 }
1698 } else {
1699 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001700 td->urb->actual_length =
1701 td->urb->transfer_buffer_length -
1702 TRB_LEN(le32_to_cpu(event->transfer_len));
1703 xhci_dbg(xhci, "Waiting for status "
1704 "stage event\n");
1705 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001706 }
1707 }
1708
1709 return finish_td(xhci, td, event_trb, event, ep, status, false);
1710}
1711
1712/*
Andiry Xu04e51902010-07-22 15:23:39 -07001713 * Process isochronous tds, update urb packet status and actual_length.
1714 */
1715static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1716 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1717 struct xhci_virt_ep *ep, int *status)
1718{
1719 struct xhci_ring *ep_ring;
1720 struct urb_priv *urb_priv;
1721 int idx;
1722 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001723 union xhci_trb *cur_trb;
1724 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001725 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001726 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001727 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001728
Matt Evans28ccd292011-03-29 13:40:46 +11001729 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1730 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001731 urb_priv = td->urb->hcpriv;
1732 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001733 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001734
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001735 /* handle completion code */
1736 switch (trb_comp_code) {
1737 case COMP_SUCCESS:
1738 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001739 break;
1740 case COMP_SHORT_TX:
1741 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1742 -EREMOTEIO : 0;
1743 break;
1744 case COMP_BW_OVER:
1745 frame->status = -ECOMM;
1746 skip_td = true;
1747 break;
1748 case COMP_BUFF_OVER:
1749 case COMP_BABBLE:
1750 frame->status = -EOVERFLOW;
1751 skip_td = true;
1752 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001753 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001754 case COMP_STALL:
1755 frame->status = -EPROTO;
1756 skip_td = true;
1757 break;
1758 case COMP_STOP:
1759 case COMP_STOP_INVAL:
1760 break;
1761 default:
1762 frame->status = -1;
1763 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001764 }
1765
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001766 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1767 frame->actual_length = frame->length;
1768 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001769 } else {
1770 for (cur_trb = ep_ring->dequeue,
1771 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1772 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evans28ccd292011-03-29 13:40:46 +11001773 if ((le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu04e51902010-07-22 15:23:39 -07001774 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
Matt Evans28ccd292011-03-29 13:40:46 +11001775 (le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu04e51902010-07-22 15:23:39 -07001776 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
Matt Evans28ccd292011-03-29 13:40:46 +11001777 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001778 }
Matt Evans28ccd292011-03-29 13:40:46 +11001779 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1780 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001781
1782 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001783 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001784 td->urb->actual_length += len;
1785 }
1786 }
1787
Andiry Xu04e51902010-07-22 15:23:39 -07001788 return finish_td(xhci, td, event_trb, event, ep, status, false);
1789}
1790
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001791static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1792 struct xhci_transfer_event *event,
1793 struct xhci_virt_ep *ep, int *status)
1794{
1795 struct xhci_ring *ep_ring;
1796 struct urb_priv *urb_priv;
1797 struct usb_iso_packet_descriptor *frame;
1798 int idx;
1799
Matt Evansf6975312011-06-01 13:01:01 +10001800 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001801 urb_priv = td->urb->hcpriv;
1802 idx = urb_priv->td_cnt;
1803 frame = &td->urb->iso_frame_desc[idx];
1804
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001805 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001806 frame->status = -EXDEV;
1807
1808 /* calc actual length */
1809 frame->actual_length = 0;
1810
1811 /* Update ring dequeue pointer */
1812 while (ep_ring->dequeue != td->last_trb)
1813 inc_deq(xhci, ep_ring, false);
1814 inc_deq(xhci, ep_ring, false);
1815
1816 return finish_td(xhci, td, NULL, event, ep, status, true);
1817}
1818
Andiry Xu04e51902010-07-22 15:23:39 -07001819/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001820 * Process bulk and interrupt tds, update urb status and actual_length.
1821 */
1822static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1823 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1824 struct xhci_virt_ep *ep, int *status)
1825{
1826 struct xhci_ring *ep_ring;
1827 union xhci_trb *cur_trb;
1828 struct xhci_segment *cur_seg;
1829 u32 trb_comp_code;
1830
Matt Evans28ccd292011-03-29 13:40:46 +11001831 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1832 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001833
1834 switch (trb_comp_code) {
1835 case COMP_SUCCESS:
1836 /* Double check that the HW transferred everything. */
1837 if (event_trb != td->last_trb) {
1838 xhci_warn(xhci, "WARN Successful completion "
1839 "on short TX\n");
1840 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1841 *status = -EREMOTEIO;
1842 else
1843 *status = 0;
1844 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001845 *status = 0;
1846 }
1847 break;
1848 case COMP_SHORT_TX:
1849 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1850 *status = -EREMOTEIO;
1851 else
1852 *status = 0;
1853 break;
1854 default:
1855 /* Others already handled above */
1856 break;
1857 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001858 if (trb_comp_code == COMP_SHORT_TX)
1859 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1860 "%d bytes untransferred\n",
1861 td->urb->ep->desc.bEndpointAddress,
1862 td->urb->transfer_buffer_length,
1863 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001864 /* Fast path - was this the last TRB in the TD for this URB? */
1865 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001866 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001867 td->urb->actual_length =
1868 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001869 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001870 if (td->urb->transfer_buffer_length <
1871 td->urb->actual_length) {
1872 xhci_warn(xhci, "HC gave bad length "
1873 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001874 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001875 td->urb->actual_length = 0;
1876 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1877 *status = -EREMOTEIO;
1878 else
1879 *status = 0;
1880 }
1881 /* Don't overwrite a previously set error code */
1882 if (*status == -EINPROGRESS) {
1883 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1884 *status = -EREMOTEIO;
1885 else
1886 *status = 0;
1887 }
1888 } else {
1889 td->urb->actual_length =
1890 td->urb->transfer_buffer_length;
1891 /* Ignore a short packet completion if the
1892 * untransferred length was zero.
1893 */
1894 if (*status == -EREMOTEIO)
1895 *status = 0;
1896 }
1897 } else {
1898 /* Slow path - walk the list, starting from the dequeue
1899 * pointer, to get the actual length transferred.
1900 */
1901 td->urb->actual_length = 0;
1902 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1903 cur_trb != event_trb;
1904 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evans28ccd292011-03-29 13:40:46 +11001905 if ((le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu22405ed2010-07-22 15:23:08 -07001906 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
Matt Evans28ccd292011-03-29 13:40:46 +11001907 (le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu22405ed2010-07-22 15:23:08 -07001908 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1909 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001910 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001911 }
1912 /* If the ring didn't stop on a Link or No-op TRB, add
1913 * in the actual bytes transferred from the Normal TRB
1914 */
1915 if (trb_comp_code != COMP_STOP_INVAL)
1916 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001917 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1918 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001919 }
1920
1921 return finish_td(xhci, td, event_trb, event, ep, status, false);
1922}
1923
1924/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001925 * If this function returns an error condition, it means it got a Transfer
1926 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1927 * At this point, the host controller is probably hosed and should be reset.
1928 */
1929static int handle_tx_event(struct xhci_hcd *xhci,
1930 struct xhci_transfer_event *event)
1931{
1932 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001933 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001934 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001935 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001936 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001937 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001938 dma_addr_t event_dma;
1939 struct xhci_segment *event_seg;
1940 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001941 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001942 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001943 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001944 struct xhci_ep_ctx *ep_ctx;
Andiry Xu1a0a3b42011-09-19 16:05:12 -07001945 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001946 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001947 int ret = 0;
Andiry Xu1a0a3b42011-09-19 16:05:12 -07001948 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001949
Matt Evans28ccd292011-03-29 13:40:46 +11001950 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07001951 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001952 if (!xdev) {
1953 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1954 return -ENODEV;
1955 }
1956
1957 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11001958 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001959 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11001960 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07001961 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07001962 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11001963 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
1964 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001965 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1966 "or incorrect stream ring\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001967 return -ENODEV;
1968 }
1969
Andiry Xu1a0a3b42011-09-19 16:05:12 -07001970 /* Count current td numbers if ep->skip is set */
1971 if (ep->skip) {
1972 list_for_each(tmp, &ep_ring->td_list)
1973 td_num++;
1974 }
1975
Matt Evans28ccd292011-03-29 13:40:46 +11001976 event_dma = le64_to_cpu(event->buffer);
1977 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07001978 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001979 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07001980 /* Skip codes that require special handling depending on
1981 * transfer type
1982 */
1983 case COMP_SUCCESS:
1984 case COMP_SHORT_TX:
1985 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001986 case COMP_STOP:
1987 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1988 break;
1989 case COMP_STOP_INVAL:
1990 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1991 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07001992 case COMP_STALL:
1993 xhci_warn(xhci, "WARN: Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001994 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07001995 status = -EPIPE;
1996 break;
1997 case COMP_TRB_ERR:
1998 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1999 status = -EILSEQ;
2000 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002001 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002002 case COMP_TX_ERR:
2003 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
2004 status = -EPROTO;
2005 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002006 case COMP_BABBLE:
2007 xhci_warn(xhci, "WARN: babble error on endpoint\n");
2008 status = -EOVERFLOW;
2009 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002010 case COMP_DB_ERR:
2011 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2012 status = -ENOSR;
2013 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002014 case COMP_BW_OVER:
2015 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2016 break;
2017 case COMP_BUFF_OVER:
2018 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2019 break;
2020 case COMP_UNDERRUN:
2021 /*
2022 * When the Isoch ring is empty, the xHC will generate
2023 * a Ring Overrun Event for IN Isoch endpoint or Ring
2024 * Underrun Event for OUT Isoch endpoint.
2025 */
2026 xhci_dbg(xhci, "underrun event on endpoint\n");
2027 if (!list_empty(&ep_ring->td_list))
2028 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2029 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002030 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2031 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002032 goto cleanup;
2033 case COMP_OVERRUN:
2034 xhci_dbg(xhci, "overrun event on endpoint\n");
2035 if (!list_empty(&ep_ring->td_list))
2036 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2037 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002038 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2039 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002040 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002041 case COMP_DEV_ERR:
2042 xhci_warn(xhci, "WARN: detect an incompatible device");
2043 status = -EPROTO;
2044 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002045 case COMP_MISSED_INT:
2046 /*
2047 * When encounter missed service error, one or more isoc tds
2048 * may be missed by xHC.
2049 * Set skip flag of the ep_ring; Complete the missed tds as
2050 * short transfer when process the ep_ring next time.
2051 */
2052 ep->skip = true;
2053 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2054 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002055 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002056 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002057 status = 0;
2058 break;
2059 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002060 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2061 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002062 goto cleanup;
2063 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002064
Andiry Xud18240d2010-07-22 15:23:25 -07002065 do {
2066 /* This TRB should be in the TD at the head of this ring's
2067 * TD list.
2068 */
2069 if (list_empty(&ep_ring->td_list)) {
2070 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2071 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002072 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2073 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002074 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002075 (unsigned int) (le32_to_cpu(event->flags)
2076 & TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002077 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2078 if (ep->skip) {
2079 ep->skip = false;
2080 xhci_dbg(xhci, "td_list is empty while skip "
2081 "flag set. Clear skip flag.\n");
2082 }
2083 ret = 0;
2084 goto cleanup;
2085 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002086
Andiry Xu1a0a3b42011-09-19 16:05:12 -07002087 /* We've skipped all the TDs on the ep ring when ep->skip set */
2088 if (ep->skip && td_num == 0) {
2089 ep->skip = false;
2090 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2091 "Clear skip flag.\n");
2092 ret = 0;
2093 goto cleanup;
2094 }
2095
Andiry Xud18240d2010-07-22 15:23:25 -07002096 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xu1a0a3b42011-09-19 16:05:12 -07002097 if (ep->skip)
2098 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002099
Andiry Xud18240d2010-07-22 15:23:25 -07002100 /* Is this a TRB in the currently executing TD? */
2101 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2102 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002103
2104 /*
2105 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2106 * is not in the current TD pointed by ep_ring->dequeue because
2107 * that the hardware dequeue pointer still at the previous TRB
2108 * of the current TD. The previous TRB maybe a Link TD or the
2109 * last TRB of the previous TD. The command completion handle
2110 * will take care the rest.
2111 */
2112 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2113 ret = 0;
2114 goto cleanup;
2115 }
2116
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002117 if (!event_seg) {
2118 if (!ep->skip ||
2119 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002120 /* Some host controllers give a spurious
2121 * successful event after a short transfer.
2122 * Ignore it.
2123 */
2124 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2125 ep_ring->last_td_was_short) {
2126 ep_ring->last_td_was_short = false;
2127 ret = 0;
2128 goto cleanup;
2129 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002130 /* HC is busted, give up! */
2131 xhci_err(xhci,
2132 "ERROR Transfer event TRB DMA ptr not "
2133 "part of current TD\n");
2134 return -ESHUTDOWN;
2135 }
2136
2137 ret = skip_isoc_td(xhci, td, event, ep, &status);
2138 goto cleanup;
2139 }
Sarah Sharpad808332011-05-25 10:43:56 -07002140 if (trb_comp_code == COMP_SHORT_TX)
2141 ep_ring->last_td_was_short = true;
2142 else
2143 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002144
2145 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002146 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2147 ep->skip = false;
2148 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002149
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002150 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2151 sizeof(*event_trb)];
2152 /*
2153 * No-op TRB should not trigger interrupts.
2154 * If event_trb is a no-op TRB, it means the
2155 * corresponding TD has been cancelled. Just ignore
2156 * the TD.
2157 */
Matt Evans28ccd292011-03-29 13:40:46 +11002158 if ((le32_to_cpu(event_trb->generic.field[3])
2159 & TRB_TYPE_BITMASK)
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002160 == TRB_TYPE(TRB_TR_NOOP)) {
2161 xhci_dbg(xhci,
2162 "event_trb is a no-op TRB. Skip it\n");
2163 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002164 }
2165
2166 /* Now update the urb's actual_length and give back to
2167 * the core
2168 */
2169 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2170 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2171 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002172 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2173 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2174 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002175 else
2176 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2177 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002178
2179cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002180 /*
2181 * Do not update event ring dequeue pointer if ep->skip is set.
2182 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002183 */
Andiry Xud18240d2010-07-22 15:23:25 -07002184 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2185 inc_deq(xhci, xhci->event_ring, true);
Andiry Xud18240d2010-07-22 15:23:25 -07002186 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002187
Andiry Xud18240d2010-07-22 15:23:25 -07002188 if (ret) {
2189 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002190 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002191 /* Leave the TD around for the reset endpoint function
2192 * to use(but only if it's not a control endpoint,
2193 * since we already queued the Set TR dequeue pointer
2194 * command for stalled control endpoints).
2195 */
2196 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2197 (trb_comp_code != COMP_STALL &&
2198 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002199 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002200
Sarah Sharp214f76f2010-10-26 11:22:02 -07002201 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002202 if ((urb->actual_length != urb->transfer_buffer_length &&
2203 (urb->transfer_flags &
2204 URB_SHORT_NOT_OK)) ||
2205 status != 0)
2206 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2207 "expected = %x, status = %d\n",
2208 urb, urb->actual_length,
2209 urb->transfer_buffer_length,
2210 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002211 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002212 /* EHCI, UHCI, and OHCI always unconditionally set the
2213 * urb->status of an isochronous endpoint to 0.
2214 */
2215 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2216 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002217 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002218 spin_lock(&xhci->lock);
2219 }
2220
2221 /*
2222 * If ep->skip is set, it means there are missed tds on the
2223 * endpoint ring need to take care of.
2224 * Process them as short transfer until reach the td pointed by
2225 * the event.
2226 */
2227 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2228
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002229 return 0;
2230}
2231
2232/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002233 * This function handles all OS-owned events on the event ring. It may drop
2234 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002235 * Returns >0 for "possibly more events to process" (caller should call again),
2236 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002237 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002238static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002239{
2240 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002241 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002242 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002243
2244 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2245 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002246 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002247 }
2248
2249 event = xhci->event_ring->dequeue;
2250 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002251 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2252 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002253 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002254 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002255 }
2256
Matt Evans92a3da42011-03-29 13:40:51 +11002257 /*
2258 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2259 * speculative reads of the event's flags/data below.
2260 */
2261 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002262 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002263 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002264 case TRB_TYPE(TRB_COMPLETION):
2265 handle_cmd_completion(xhci, &event->event_cmd);
2266 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002267 case TRB_TYPE(TRB_PORT_STATUS):
2268 handle_port_status(xhci, event);
2269 update_ptrs = 0;
2270 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002271 case TRB_TYPE(TRB_TRANSFER):
2272 ret = handle_tx_event(xhci, &event->trans_event);
2273 if (ret < 0)
2274 xhci->error_bitmask |= 1 << 9;
2275 else
2276 update_ptrs = 0;
2277 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002278 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002279 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2280 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002281 handle_vendor_event(xhci, event);
2282 else
2283 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002284 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002285 /* Any of the above functions may drop and re-acquire the lock, so check
2286 * to make sure a watchdog timer didn't mark the host as non-responsive.
2287 */
2288 if (xhci->xhc_state & XHCI_STATE_DYING) {
2289 xhci_dbg(xhci, "xHCI host dying, returning from "
2290 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002291 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002292 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002293
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002294 if (update_ptrs)
2295 /* Update SW event ring dequeue pointer */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002296 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002297
Matt Evans9dee9a22011-03-29 13:41:02 +11002298 /* Are there more items on the event ring? Caller will call us again to
2299 * check.
2300 */
2301 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002302}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002303
2304/*
2305 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2306 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2307 * indicators of an event TRB error, but we check the status *first* to be safe.
2308 */
2309irqreturn_t xhci_irq(struct usb_hcd *hcd)
2310{
2311 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002312 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002313 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002314 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002315 union xhci_trb *event_ring_deq;
2316 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002317
2318 spin_lock(&xhci->lock);
2319 trb = xhci->event_ring->dequeue;
2320 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002321 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002322 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002323 goto hw_died;
2324
Sarah Sharpc21599a2010-07-29 22:13:00 -07002325 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002326 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002327 return IRQ_NONE;
2328 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002329 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002330 xhci_warn(xhci, "WARNING: Host System Error\n");
2331 xhci_halt(xhci);
2332hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002333 spin_unlock(&xhci->lock);
2334 return -ESHUTDOWN;
2335 }
2336
Sarah Sharpbda53142010-07-29 22:12:38 -07002337 /*
2338 * Clear the op reg interrupt status first,
2339 * so we can receive interrupts from other MSI-X interrupters.
2340 * Write 1 to clear the interrupt status.
2341 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002342 status |= STS_EINT;
2343 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002344 /* FIXME when MSI-X is supported and there are multiple vectors */
2345 /* Clear the MSI-X event interrupt status */
2346
Sarah Sharpc21599a2010-07-29 22:13:00 -07002347 if (hcd->irq != -1) {
2348 u32 irq_pending;
2349 /* Acknowledge the PCI interrupt */
2350 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2351 irq_pending |= 0x3;
2352 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2353 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002354
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002355 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002356 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2357 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002358 /* Clear the event handler busy flag (RW1C);
2359 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002360 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002361 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2362 xhci_write_64(xhci, temp_64 | ERST_EHB,
2363 &xhci->ir_set->erst_dequeue);
2364 spin_unlock(&xhci->lock);
2365
2366 return IRQ_HANDLED;
2367 }
2368
2369 event_ring_deq = xhci->event_ring->dequeue;
2370 /* FIXME this should be a delayed service routine
2371 * that clears the EHB.
2372 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002373 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002374
2375 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2376 /* If necessary, update the HW's version of the event ring deq ptr. */
2377 if (event_ring_deq != xhci->event_ring->dequeue) {
2378 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2379 xhci->event_ring->dequeue);
2380 if (deq == 0)
2381 xhci_warn(xhci, "WARN something wrong with SW event "
2382 "ring dequeue ptr.\n");
2383 /* Update HC event ring dequeue pointer */
2384 temp_64 &= ERST_PTR_MASK;
2385 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2386 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002387
2388 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002389 temp_64 |= ERST_EHB;
2390 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2391
Sarah Sharp9032cd52010-07-29 22:12:29 -07002392 spin_unlock(&xhci->lock);
2393
2394 return IRQ_HANDLED;
2395}
2396
2397irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2398{
2399 irqreturn_t ret;
Sarah Sharpb3209372011-03-07 11:24:07 -08002400 struct xhci_hcd *xhci;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002401
Sarah Sharpb3209372011-03-07 11:24:07 -08002402 xhci = hcd_to_xhci(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002403 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -08002404 if (xhci->shared_hcd)
2405 set_bit(HCD_FLAG_SAW_IRQ, &xhci->shared_hcd->flags);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002406
2407 ret = xhci_irq(hcd);
2408
2409 return ret;
2410}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002411
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002412/**** Endpoint Ring Operations ****/
2413
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002414/*
2415 * Generic function for queueing a TRB on a ring.
2416 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002417 *
2418 * @more_trbs_coming: Will you enqueue more TRBs before calling
2419 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002420 */
2421static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu5c7a6982011-09-23 14:19:54 -07002422 bool consumer, bool more_trbs_coming, bool isoc,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002423 u32 field1, u32 field2, u32 field3, u32 field4)
2424{
2425 struct xhci_generic_trb *trb;
2426
2427 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002428 trb->field[0] = cpu_to_le32(field1);
2429 trb->field[1] = cpu_to_le32(field2);
2430 trb->field[2] = cpu_to_le32(field3);
2431 trb->field[3] = cpu_to_le32(field4);
Andiry Xu5c7a6982011-09-23 14:19:54 -07002432 inc_enq(xhci, ring, consumer, more_trbs_coming, isoc);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002433}
2434
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002435/*
2436 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2437 * FIXME allocate segments if the ring is full.
2438 */
2439static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu5c7a6982011-09-23 14:19:54 -07002440 u32 ep_state, unsigned int num_trbs, bool isoc, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002441{
2442 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002443 switch (ep_state) {
2444 case EP_STATE_DISABLED:
2445 /*
2446 * USB core changed config/interfaces without notifying us,
2447 * or hardware is reporting the wrong state.
2448 */
2449 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2450 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002451 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002452 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002453 /* FIXME event handling code for error needs to clear it */
2454 /* XXX not sure if this should be -ENOENT or not */
2455 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002456 case EP_STATE_HALTED:
2457 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002458 case EP_STATE_STOPPED:
2459 case EP_STATE_RUNNING:
2460 break;
2461 default:
2462 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2463 /*
2464 * FIXME issue Configure Endpoint command to try to get the HC
2465 * back into a known state.
2466 */
2467 return -EINVAL;
2468 }
2469 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2470 /* FIXME allocate more room */
2471 xhci_err(xhci, "ERROR no room on ep ring\n");
2472 return -ENOMEM;
2473 }
John Youn6c12db92010-05-10 15:33:00 -07002474
2475 if (enqueue_is_link_trb(ep_ring)) {
2476 struct xhci_ring *ring = ep_ring;
2477 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002478
John Youn6c12db92010-05-10 15:33:00 -07002479 next = ring->enqueue;
2480
2481 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu5c7a6982011-09-23 14:19:54 -07002482 /* If we're not dealing with 0.95 hardware or isoc rings
2483 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002484 */
Andiry Xu5c7a6982011-09-23 14:19:54 -07002485 if (!xhci_link_trb_quirk(xhci) && !(isoc &&
2486 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002487 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002488 else
Matt Evans28ccd292011-03-29 13:40:46 +11002489 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002490
2491 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +11002492 next->link.control ^= cpu_to_le32((u32) TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002493
2494 /* Toggle the cycle bit after the last ring segment. */
2495 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2496 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2497 if (!in_interrupt()) {
2498 xhci_dbg(xhci, "queue_trb: Toggle cycle "
2499 "state for ring %p = %i\n",
2500 ring, (unsigned int)ring->cycle_state);
2501 }
2502 }
2503 ring->enq_seg = ring->enq_seg->next;
2504 ring->enqueue = ring->enq_seg->trbs;
2505 next = ring->enqueue;
2506 }
2507 }
2508
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002509 return 0;
2510}
2511
Sarah Sharp23e3be12009-04-29 19:05:20 -07002512static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002513 struct xhci_virt_device *xdev,
2514 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002515 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002516 unsigned int num_trbs,
2517 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002518 unsigned int td_index,
Andiry Xu5c7a6982011-09-23 14:19:54 -07002519 bool isoc,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002520 gfp_t mem_flags)
2521{
2522 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002523 struct urb_priv *urb_priv;
2524 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002525 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002526 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002527
2528 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2529 if (!ep_ring) {
2530 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2531 stream_id);
2532 return -EINVAL;
2533 }
2534
2535 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002536 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu5c7a6982011-09-23 14:19:54 -07002537 num_trbs, isoc, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002538 if (ret)
2539 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002540
Andiry Xu8e51adc2010-07-22 15:23:31 -07002541 urb_priv = urb->hcpriv;
2542 td = urb_priv->td[td_index];
2543
2544 INIT_LIST_HEAD(&td->td_list);
2545 INIT_LIST_HEAD(&td->cancelled_td_list);
2546
2547 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002548 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpe0a45182011-07-22 14:34:34 -07002549 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002550 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002551 }
2552
Andiry Xu8e51adc2010-07-22 15:23:31 -07002553 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002554 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002555 list_add_tail(&td->td_list, &ep_ring->td_list);
2556 td->start_seg = ep_ring->enq_seg;
2557 td->first_trb = ep_ring->enqueue;
2558
2559 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002560
2561 return 0;
2562}
2563
Sarah Sharp23e3be12009-04-29 19:05:20 -07002564static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002565{
2566 int num_sgs, num_trbs, running_total, temp, i;
2567 struct scatterlist *sg;
2568
2569 sg = NULL;
2570 num_sgs = urb->num_sgs;
2571 temp = urb->transfer_buffer_length;
2572
2573 xhci_dbg(xhci, "count sg list trbs: \n");
2574 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002575 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002576 unsigned int previous_total_trbs = num_trbs;
2577 unsigned int len = sg_dma_len(sg);
2578
2579 /* Scatter gather list entries may cross 64KB boundaries */
2580 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002581 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002582 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002583 if (running_total != 0)
2584 num_trbs++;
2585
2586 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002587 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002588 num_trbs++;
2589 running_total += TRB_MAX_BUFF_SIZE;
2590 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002591 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
2592 i, (unsigned long long)sg_dma_address(sg),
2593 len, len, num_trbs - previous_total_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002594
2595 len = min_t(int, len, temp);
2596 temp -= len;
2597 if (temp == 0)
2598 break;
2599 }
2600 xhci_dbg(xhci, "\n");
2601 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002602 xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
2603 "num_trbs = %d\n",
Sarah Sharp8a96c052009-04-27 19:59:19 -07002604 urb->ep->desc.bEndpointAddress,
2605 urb->transfer_buffer_length,
2606 num_trbs);
2607 return num_trbs;
2608}
2609
Sarah Sharp23e3be12009-04-29 19:05:20 -07002610static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002611{
2612 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002613 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002614 "TRBs, %d left\n", __func__,
2615 urb->ep->desc.bEndpointAddress, num_trbs);
2616 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002617 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002618 "queued %#x (%d), asked for %#x (%d)\n",
2619 __func__,
2620 urb->ep->desc.bEndpointAddress,
2621 running_total, running_total,
2622 urb->transfer_buffer_length,
2623 urb->transfer_buffer_length);
2624}
2625
Sarah Sharp23e3be12009-04-29 19:05:20 -07002626static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002627 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002628 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002629{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002630 /*
2631 * Pass all the TRBs to the hardware at once and make sure this write
2632 * isn't reordered.
2633 */
2634 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002635 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002636 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002637 else
Matt Evans28ccd292011-03-29 13:40:46 +11002638 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002639 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002640}
2641
Sarah Sharp624defa2009-09-02 12:14:28 -07002642/*
2643 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2644 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2645 * (comprised of sg list entries) can take several service intervals to
2646 * transmit.
2647 */
2648int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2649 struct urb *urb, int slot_id, unsigned int ep_index)
2650{
2651 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2652 xhci->devs[slot_id]->out_ctx, ep_index);
2653 int xhci_interval;
2654 int ep_interval;
2655
Matt Evans28ccd292011-03-29 13:40:46 +11002656 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002657 ep_interval = urb->interval;
2658 /* Convert to microframes */
2659 if (urb->dev->speed == USB_SPEED_LOW ||
2660 urb->dev->speed == USB_SPEED_FULL)
2661 ep_interval *= 8;
2662 /* FIXME change this to a warning and a suggestion to use the new API
2663 * to set the polling interval (once the API is added).
2664 */
2665 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002666 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002667 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2668 " (%d microframe%s) than xHCI "
2669 "(%d microframe%s)\n",
2670 ep_interval,
2671 ep_interval == 1 ? "" : "s",
2672 xhci_interval,
2673 xhci_interval == 1 ? "" : "s");
2674 urb->interval = xhci_interval;
2675 /* Convert back to frames for LS/FS devices */
2676 if (urb->dev->speed == USB_SPEED_LOW ||
2677 urb->dev->speed == USB_SPEED_FULL)
2678 urb->interval /= 8;
2679 }
2680 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2681}
2682
Sarah Sharp04dd9502009-11-11 10:28:30 -08002683/*
2684 * The TD size is the number of bytes remaining in the TD (including this TRB),
2685 * right shifted by 10.
2686 * It must fit in bits 21:17, so it can't be bigger than 31.
2687 */
2688static u32 xhci_td_remainder(unsigned int remainder)
2689{
2690 u32 max = (1 << (21 - 17 + 1)) - 1;
2691
2692 if ((remainder >> 10) >= max)
2693 return max << 17;
2694 else
2695 return (remainder >> 10) << 17;
2696}
2697
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002698/*
2699 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2700 * the TD (*not* including this TRB).
2701 *
2702 * Total TD packet count = total_packet_count =
2703 * roundup(TD size in bytes / wMaxPacketSize)
2704 *
2705 * Packets transferred up to and including this TRB = packets_transferred =
2706 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2707 *
2708 * TD size = total_packet_count - packets_transferred
2709 *
2710 * It must fit in bits 21:17, so it can't be bigger than 31.
2711 */
2712
2713static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2714 unsigned int total_packet_count, struct urb *urb)
2715{
2716 int packets_transferred;
2717
Sarah Sharpf1d44222011-08-12 10:23:01 -07002718 /* One TRB with a zero-length data packet. */
2719 if (running_total == 0 && trb_buff_len == 0)
2720 return 0;
2721
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002722 /* All the TRB queueing functions don't count the current TRB in
2723 * running_total.
2724 */
2725 packets_transferred = (running_total + trb_buff_len) /
2726 le16_to_cpu(urb->ep->desc.wMaxPacketSize);
2727
2728 return xhci_td_remainder(total_packet_count - packets_transferred);
2729}
2730
Sarah Sharp23e3be12009-04-29 19:05:20 -07002731static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002732 struct urb *urb, int slot_id, unsigned int ep_index)
2733{
2734 struct xhci_ring *ep_ring;
2735 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002736 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002737 struct xhci_td *td;
2738 struct scatterlist *sg;
2739 int num_sgs;
2740 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002741 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002742 bool first_trb;
2743 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002744 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002745
2746 struct xhci_generic_trb *start_trb;
2747 int start_cycle;
2748
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002749 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2750 if (!ep_ring)
2751 return -EINVAL;
2752
Sarah Sharp8a96c052009-04-27 19:59:19 -07002753 num_trbs = count_sg_trbs_needed(xhci, urb);
2754 num_sgs = urb->num_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002755 total_packet_count = roundup(urb->transfer_buffer_length,
2756 le16_to_cpu(urb->ep->desc.wMaxPacketSize));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002757
Sarah Sharp23e3be12009-04-29 19:05:20 -07002758 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002759 ep_index, urb->stream_id,
Andiry Xu5c7a6982011-09-23 14:19:54 -07002760 num_trbs, urb, 0, false, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002761 if (trb_buff_len < 0)
2762 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002763
2764 urb_priv = urb->hcpriv;
2765 td = urb_priv->td[0];
2766
Sarah Sharp8a96c052009-04-27 19:59:19 -07002767 /*
2768 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2769 * until we've finished creating all the other TRBs. The ring's cycle
2770 * state may change as we enqueue the other TRBs, so save it too.
2771 */
2772 start_trb = &ep_ring->enqueue->generic;
2773 start_cycle = ep_ring->cycle_state;
2774
2775 running_total = 0;
2776 /*
2777 * How much data is in the first TRB?
2778 *
2779 * There are three forces at work for TRB buffer pointers and lengths:
2780 * 1. We don't want to walk off the end of this sg-list entry buffer.
2781 * 2. The transfer length that the driver requested may be smaller than
2782 * the amount of memory allocated for this scatter-gather list.
2783 * 3. TRBs buffers can't cross 64KB boundaries.
2784 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002785 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002786 addr = (u64) sg_dma_address(sg);
2787 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002788 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002789 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2790 if (trb_buff_len > urb->transfer_buffer_length)
2791 trb_buff_len = urb->transfer_buffer_length;
2792 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
2793 trb_buff_len);
2794
2795 first_trb = true;
2796 /* Queue the first TRB, even if it's zero-length */
2797 do {
2798 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002799 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002800 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002801
2802 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002803 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002804 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002805 if (start_cycle == 0)
2806 field |= 0x1;
2807 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002808 field |= ep_ring->cycle_state;
2809
2810 /* Chain all the TRBs together; clear the chain bit in the last
2811 * TRB to indicate it's the last TRB in the chain.
2812 */
2813 if (num_trbs > 1) {
2814 field |= TRB_CHAIN;
2815 } else {
2816 /* FIXME - add check for ZERO_PACKET flag before this */
2817 td->last_trb = ep_ring->enqueue;
2818 field |= TRB_IOC;
2819 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002820
2821 /* Only set interrupt on short packet for IN endpoints */
2822 if (usb_urb_dir_in(urb))
2823 field |= TRB_ISP;
2824
Sarah Sharp8a96c052009-04-27 19:59:19 -07002825 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
2826 "64KB boundary at %#x, end dma = %#x\n",
2827 (unsigned int) addr, trb_buff_len, trb_buff_len,
2828 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2829 (unsigned int) addr + trb_buff_len);
2830 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002831 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002832 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2833 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2834 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2835 (unsigned int) addr + trb_buff_len);
2836 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002837
2838 /* Set the TRB length, TD size, and interrupter fields. */
2839 if (xhci->hci_version < 0x100) {
2840 remainder = xhci_td_remainder(
2841 urb->transfer_buffer_length -
2842 running_total);
2843 } else {
2844 remainder = xhci_v1_0_td_remainder(running_total,
2845 trb_buff_len, total_packet_count, urb);
2846 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002847 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002848 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002849 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002850
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002851 if (num_trbs > 1)
2852 more_trbs_coming = true;
2853 else
2854 more_trbs_coming = false;
Andiry Xu5c7a6982011-09-23 14:19:54 -07002855 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002856 lower_32_bits(addr),
2857 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002858 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002859 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002860 --num_trbs;
2861 running_total += trb_buff_len;
2862
2863 /* Calculate length for next transfer --
2864 * Are we done queueing all the TRBs for this sg entry?
2865 */
2866 this_sg_len -= trb_buff_len;
2867 if (this_sg_len == 0) {
2868 --num_sgs;
2869 if (num_sgs == 0)
2870 break;
2871 sg = sg_next(sg);
2872 addr = (u64) sg_dma_address(sg);
2873 this_sg_len = sg_dma_len(sg);
2874 } else {
2875 addr += trb_buff_len;
2876 }
2877
2878 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002879 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002880 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2881 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2882 trb_buff_len =
2883 urb->transfer_buffer_length - running_total;
2884 } while (running_total < urb->transfer_buffer_length);
2885
2886 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002887 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002888 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002889 return 0;
2890}
2891
Sarah Sharpb10de142009-04-27 19:58:50 -07002892/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002893int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002894 struct urb *urb, int slot_id, unsigned int ep_index)
2895{
2896 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002897 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002898 struct xhci_td *td;
2899 int num_trbs;
2900 struct xhci_generic_trb *start_trb;
2901 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002902 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002903 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002904 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002905
2906 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002907 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002908 u64 addr;
2909
Alan Sternff9c8952010-04-02 13:27:28 -04002910 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002911 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2912
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002913 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2914 if (!ep_ring)
2915 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002916
2917 num_trbs = 0;
2918 /* How much data is (potentially) left before the 64KB boundary? */
2919 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002920 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002921 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002922
2923 /* If there's some data on this 64KB chunk, or we have to send a
2924 * zero-length transfer, we need at least one TRB
2925 */
2926 if (running_total != 0 || urb->transfer_buffer_length == 0)
2927 num_trbs++;
2928 /* How many more 64KB chunks to transfer, how many more TRBs? */
2929 while (running_total < urb->transfer_buffer_length) {
2930 num_trbs++;
2931 running_total += TRB_MAX_BUFF_SIZE;
2932 }
2933 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2934
2935 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002936 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
2937 "addr = %#llx, num_trbs = %d\n",
Sarah Sharpb10de142009-04-27 19:58:50 -07002938 urb->ep->desc.bEndpointAddress,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002939 urb->transfer_buffer_length,
2940 urb->transfer_buffer_length,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002941 (unsigned long long)urb->transfer_dma,
Sarah Sharpb10de142009-04-27 19:58:50 -07002942 num_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002943
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002944 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2945 ep_index, urb->stream_id,
Andiry Xu5c7a6982011-09-23 14:19:54 -07002946 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002947 if (ret < 0)
2948 return ret;
2949
Andiry Xu8e51adc2010-07-22 15:23:31 -07002950 urb_priv = urb->hcpriv;
2951 td = urb_priv->td[0];
2952
Sarah Sharpb10de142009-04-27 19:58:50 -07002953 /*
2954 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2955 * until we've finished creating all the other TRBs. The ring's cycle
2956 * state may change as we enqueue the other TRBs, so save it too.
2957 */
2958 start_trb = &ep_ring->enqueue->generic;
2959 start_cycle = ep_ring->cycle_state;
2960
2961 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002962 total_packet_count = roundup(urb->transfer_buffer_length,
2963 le16_to_cpu(urb->ep->desc.wMaxPacketSize));
Sarah Sharpb10de142009-04-27 19:58:50 -07002964 /* How much data is in the first TRB? */
2965 addr = (u64) urb->transfer_dma;
2966 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002967 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
2968 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07002969 trb_buff_len = urb->transfer_buffer_length;
2970
2971 first_trb = true;
2972
2973 /* Queue the first TRB, even if it's zero-length */
2974 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08002975 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07002976 field = 0;
2977
2978 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002979 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002980 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002981 if (start_cycle == 0)
2982 field |= 0x1;
2983 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07002984 field |= ep_ring->cycle_state;
2985
2986 /* Chain all the TRBs together; clear the chain bit in the last
2987 * TRB to indicate it's the last TRB in the chain.
2988 */
2989 if (num_trbs > 1) {
2990 field |= TRB_CHAIN;
2991 } else {
2992 /* FIXME - add check for ZERO_PACKET flag before this */
2993 td->last_trb = ep_ring->enqueue;
2994 field |= TRB_IOC;
2995 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002996
2997 /* Only set interrupt on short packet for IN endpoints */
2998 if (usb_urb_dir_in(urb))
2999 field |= TRB_ISP;
3000
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003001 /* Set the TRB length, TD size, and interrupter fields. */
3002 if (xhci->hci_version < 0x100) {
3003 remainder = xhci_td_remainder(
3004 urb->transfer_buffer_length -
3005 running_total);
3006 } else {
3007 remainder = xhci_v1_0_td_remainder(running_total,
3008 trb_buff_len, total_packet_count, urb);
3009 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003010 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003011 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003012 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003013
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003014 if (num_trbs > 1)
3015 more_trbs_coming = true;
3016 else
3017 more_trbs_coming = false;
Andiry Xu5c7a6982011-09-23 14:19:54 -07003018 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003019 lower_32_bits(addr),
3020 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003021 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003022 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003023 --num_trbs;
3024 running_total += trb_buff_len;
3025
3026 /* Calculate length for next transfer */
3027 addr += trb_buff_len;
3028 trb_buff_len = urb->transfer_buffer_length - running_total;
3029 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3030 trb_buff_len = TRB_MAX_BUFF_SIZE;
3031 } while (running_total < urb->transfer_buffer_length);
3032
Sarah Sharp8a96c052009-04-27 19:59:19 -07003033 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003034 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003035 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003036 return 0;
3037}
3038
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003039/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003040int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003041 struct urb *urb, int slot_id, unsigned int ep_index)
3042{
3043 struct xhci_ring *ep_ring;
3044 int num_trbs;
3045 int ret;
3046 struct usb_ctrlrequest *setup;
3047 struct xhci_generic_trb *start_trb;
3048 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003049 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003050 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003051 struct xhci_td *td;
3052
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003053 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3054 if (!ep_ring)
3055 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003056
3057 /*
3058 * Need to copy setup packet into setup TRB, so we can't use the setup
3059 * DMA address.
3060 */
3061 if (!urb->setup_packet)
3062 return -EINVAL;
3063
3064 if (!in_interrupt())
3065 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
3066 slot_id, ep_index);
3067 /* 1 TRB for setup, 1 for status */
3068 num_trbs = 2;
3069 /*
3070 * Don't need to check if we need additional event data and normal TRBs,
3071 * since data in control transfers will never get bigger than 16MB
3072 * XXX: can we get a buffer that crosses 64KB boundaries?
3073 */
3074 if (urb->transfer_buffer_length > 0)
3075 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003076 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3077 ep_index, urb->stream_id,
Andiry Xu5c7a6982011-09-23 14:19:54 -07003078 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003079 if (ret < 0)
3080 return ret;
3081
Andiry Xu8e51adc2010-07-22 15:23:31 -07003082 urb_priv = urb->hcpriv;
3083 td = urb_priv->td[0];
3084
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003085 /*
3086 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3087 * until we've finished creating all the other TRBs. The ring's cycle
3088 * state may change as we enqueue the other TRBs, so save it too.
3089 */
3090 start_trb = &ep_ring->enqueue->generic;
3091 start_cycle = ep_ring->cycle_state;
3092
3093 /* Queue setup TRB - see section 6.4.1.2.1 */
3094 /* FIXME better way to translate setup_packet into two u32 fields? */
3095 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003096 field = 0;
3097 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3098 if (start_cycle == 0)
3099 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003100
3101 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3102 if (xhci->hci_version == 0x100) {
3103 if (urb->transfer_buffer_length > 0) {
3104 if (setup->bRequestType & USB_DIR_IN)
3105 field |= TRB_TX_TYPE(TRB_DATA_IN);
3106 else
3107 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3108 }
3109 }
3110
Andiry Xu5c7a6982011-09-23 14:19:54 -07003111 queue_trb(xhci, ep_ring, false, true, false,
Matt Evans28ccd292011-03-29 13:40:46 +11003112 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3113 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3114 TRB_LEN(8) | TRB_INTR_TARGET(0),
3115 /* Immediate data in pointer */
3116 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003117
3118 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003119 /* Only set interrupt on short packet for IN endpoints */
3120 if (usb_urb_dir_in(urb))
3121 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3122 else
3123 field = TRB_TYPE(TRB_DATA);
3124
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003125 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003126 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003127 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003128 if (urb->transfer_buffer_length > 0) {
3129 if (setup->bRequestType & USB_DIR_IN)
3130 field |= TRB_DIR_IN;
Andiry Xu5c7a6982011-09-23 14:19:54 -07003131 queue_trb(xhci, ep_ring, false, true, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003132 lower_32_bits(urb->transfer_dma),
3133 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003134 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003135 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003136 }
3137
3138 /* Save the DMA address of the last TRB in the TD */
3139 td->last_trb = ep_ring->enqueue;
3140
3141 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3142 /* If the device sent data, the status stage is an OUT transfer */
3143 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3144 field = 0;
3145 else
3146 field = TRB_DIR_IN;
Andiry Xu5c7a6982011-09-23 14:19:54 -07003147 queue_trb(xhci, ep_ring, false, false, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003148 0,
3149 0,
3150 TRB_INTR_TARGET(0),
3151 /* Event on completion */
3152 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3153
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003154 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003155 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003156 return 0;
3157}
3158
Andiry Xu04e51902010-07-22 15:23:39 -07003159static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3160 struct urb *urb, int i)
3161{
3162 int num_trbs = 0;
Sarah Sharpf1d44222011-08-12 10:23:01 -07003163 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003164
3165 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3166 td_len = urb->iso_frame_desc[i].length;
3167
Sarah Sharpf1d44222011-08-12 10:23:01 -07003168 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3169 TRB_MAX_BUFF_SIZE);
3170 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003171 num_trbs++;
3172
Andiry Xu04e51902010-07-22 15:23:39 -07003173 return num_trbs;
3174}
3175
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003176/*
3177 * The transfer burst count field of the isochronous TRB defines the number of
3178 * bursts that are required to move all packets in this TD. Only SuperSpeed
3179 * devices can burst up to bMaxBurst number of packets per service interval.
3180 * This field is zero based, meaning a value of zero in the field means one
3181 * burst. Basically, for everything but SuperSpeed devices, this field will be
3182 * zero. Only xHCI 1.0 host controllers support this field.
3183 */
3184static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3185 struct usb_device *udev,
3186 struct urb *urb, unsigned int total_packet_count)
3187{
3188 unsigned int max_burst;
3189
3190 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3191 return 0;
3192
3193 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3194 return roundup(total_packet_count, max_burst + 1) - 1;
3195}
3196
Sarah Sharpb61d3782011-04-19 17:43:33 -07003197/*
3198 * Returns the number of packets in the last "burst" of packets. This field is
3199 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3200 * the last burst packet count is equal to the total number of packets in the
3201 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3202 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3203 * contain 1 to (bMaxBurst + 1) packets.
3204 */
3205static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3206 struct usb_device *udev,
3207 struct urb *urb, unsigned int total_packet_count)
3208{
3209 unsigned int max_burst;
3210 unsigned int residue;
3211
3212 if (xhci->hci_version < 0x100)
3213 return 0;
3214
3215 switch (udev->speed) {
3216 case USB_SPEED_SUPER:
3217 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3218 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3219 residue = total_packet_count % (max_burst + 1);
3220 /* If residue is zero, the last burst contains (max_burst + 1)
3221 * number of packets, but the TLBPC field is zero-based.
3222 */
3223 if (residue == 0)
3224 return max_burst;
3225 return residue - 1;
3226 default:
3227 if (total_packet_count == 0)
3228 return 0;
3229 return total_packet_count - 1;
3230 }
3231}
3232
Andiry Xu04e51902010-07-22 15:23:39 -07003233/* This is for isoc transfer */
3234static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3235 struct urb *urb, int slot_id, unsigned int ep_index)
3236{
3237 struct xhci_ring *ep_ring;
3238 struct urb_priv *urb_priv;
3239 struct xhci_td *td;
3240 int num_tds, trbs_per_td;
3241 struct xhci_generic_trb *start_trb;
3242 bool first_trb;
3243 int start_cycle;
3244 u32 field, length_field;
3245 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3246 u64 start_addr, addr;
3247 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003248 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003249
3250 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3251
3252 num_tds = urb->number_of_packets;
3253 if (num_tds < 1) {
3254 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3255 return -EINVAL;
3256 }
3257
3258 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08003259 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
Andiry Xu04e51902010-07-22 15:23:39 -07003260 " addr = %#llx, num_tds = %d\n",
3261 urb->ep->desc.bEndpointAddress,
3262 urb->transfer_buffer_length,
3263 urb->transfer_buffer_length,
3264 (unsigned long long)urb->transfer_dma,
3265 num_tds);
3266
3267 start_addr = (u64) urb->transfer_dma;
3268 start_trb = &ep_ring->enqueue->generic;
3269 start_cycle = ep_ring->cycle_state;
3270
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003271 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003272 /* Queue the first TRB, even if it's zero-length */
3273 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003274 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003275 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003276 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003277
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003278 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003279 running_total = 0;
3280 addr = start_addr + urb->iso_frame_desc[i].offset;
3281 td_len = urb->iso_frame_desc[i].length;
3282 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003283 total_packet_count = roundup(td_len,
3284 le16_to_cpu(urb->ep->desc.wMaxPacketSize));
Sarah Sharpf1d44222011-08-12 10:23:01 -07003285 /* A zero-length transfer still involves at least one packet. */
3286 if (total_packet_count == 0)
3287 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003288 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3289 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003290 residue = xhci_get_last_burst_packet_count(xhci,
3291 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003292
3293 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3294
3295 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu5c7a6982011-09-23 14:19:54 -07003296 urb->stream_id, trbs_per_td, urb, i, true,
3297 mem_flags);
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003298 if (ret < 0) {
3299 if (i == 0)
3300 return ret;
3301 goto cleanup;
3302 }
Andiry Xu04e51902010-07-22 15:23:39 -07003303
Andiry Xu04e51902010-07-22 15:23:39 -07003304 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003305 for (j = 0; j < trbs_per_td; j++) {
3306 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003307 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003308
3309 if (first_trb) {
3310 /* Queue the isoc TRB */
3311 field |= TRB_TYPE(TRB_ISOC);
3312 /* Assume URB_ISO_ASAP is set */
3313 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003314 if (i == 0) {
3315 if (start_cycle == 0)
3316 field |= 0x1;
3317 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003318 field |= ep_ring->cycle_state;
3319 first_trb = false;
3320 } else {
3321 /* Queue other normal TRBs */
3322 field |= TRB_TYPE(TRB_NORMAL);
3323 field |= ep_ring->cycle_state;
3324 }
3325
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003326 /* Only set interrupt on short packet for IN EPs */
3327 if (usb_urb_dir_in(urb))
3328 field |= TRB_ISP;
3329
Andiry Xu04e51902010-07-22 15:23:39 -07003330 /* Chain all the TRBs together; clear the chain bit in
3331 * the last TRB to indicate it's the last TRB in the
3332 * chain.
3333 */
3334 if (j < trbs_per_td - 1) {
3335 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003336 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003337 } else {
3338 td->last_trb = ep_ring->enqueue;
3339 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003340 if (xhci->hci_version == 0x100) {
3341 /* Set BEI bit except for the last td */
3342 if (i < num_tds - 1)
3343 field |= TRB_BEI;
3344 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003345 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003346 }
3347
3348 /* Calculate TRB length */
3349 trb_buff_len = TRB_MAX_BUFF_SIZE -
3350 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3351 if (trb_buff_len > td_remain_len)
3352 trb_buff_len = td_remain_len;
3353
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003354 /* Set the TRB length, TD size, & interrupter fields. */
3355 if (xhci->hci_version < 0x100) {
3356 remainder = xhci_td_remainder(
3357 td_len - running_total);
3358 } else {
3359 remainder = xhci_v1_0_td_remainder(
3360 running_total, trb_buff_len,
3361 total_packet_count, urb);
3362 }
Andiry Xu04e51902010-07-22 15:23:39 -07003363 length_field = TRB_LEN(trb_buff_len) |
3364 remainder |
3365 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003366
Andiry Xu5c7a6982011-09-23 14:19:54 -07003367 queue_trb(xhci, ep_ring, false, more_trbs_coming, true,
Andiry Xu04e51902010-07-22 15:23:39 -07003368 lower_32_bits(addr),
3369 upper_32_bits(addr),
3370 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003371 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003372 running_total += trb_buff_len;
3373
3374 addr += trb_buff_len;
3375 td_remain_len -= trb_buff_len;
3376 }
3377
3378 /* Check TD length */
3379 if (running_total != td_len) {
3380 xhci_err(xhci, "ISOC TD length unmatch\n");
3381 return -EINVAL;
3382 }
3383 }
3384
Andiry Xuc41136b2011-03-22 17:08:14 +08003385 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3386 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3387 usb_amd_quirk_pll_disable();
3388 }
3389 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3390
Andiry Xue1eab2e2011-01-04 16:30:39 -08003391 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3392 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003393 return 0;
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003394cleanup:
3395 /* Clean up a partially enqueued isoc transfer. */
3396
3397 for (i--; i >= 0; i--)
Sarah Sharp4343d2a2011-08-02 15:43:40 -07003398 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003399
3400 /* Use the first TD as a temporary variable to turn the TDs we've queued
3401 * into No-ops with a software-owned cycle bit. That way the hardware
3402 * won't accidentally start executing bogus TDs when we partially
3403 * overwrite them. td->first_trb and td->start_seg are already set.
3404 */
3405 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3406 /* Every TRB except the first & last will have its cycle bit flipped. */
3407 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3408
3409 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3410 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3411 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3412 ep_ring->cycle_state = start_cycle;
3413 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3414 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003415}
3416
3417/*
3418 * Check transfer ring to guarantee there is enough room for the urb.
3419 * Update ISO URB start_frame and interval.
3420 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3421 * update the urb->start_frame by now.
3422 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3423 */
3424int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3425 struct urb *urb, int slot_id, unsigned int ep_index)
3426{
3427 struct xhci_virt_device *xdev;
3428 struct xhci_ring *ep_ring;
3429 struct xhci_ep_ctx *ep_ctx;
3430 int start_frame;
3431 int xhci_interval;
3432 int ep_interval;
3433 int num_tds, num_trbs, i;
3434 int ret;
3435
3436 xdev = xhci->devs[slot_id];
3437 ep_ring = xdev->eps[ep_index].ring;
3438 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3439
3440 num_trbs = 0;
3441 num_tds = urb->number_of_packets;
3442 for (i = 0; i < num_tds; i++)
3443 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3444
3445 /* Check the ring to guarantee there is enough room for the whole urb.
3446 * Do not insert any td of the urb to the ring if the check failed.
3447 */
Matt Evans28ccd292011-03-29 13:40:46 +11003448 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu5c7a6982011-09-23 14:19:54 -07003449 num_trbs, true, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003450 if (ret)
3451 return ret;
3452
3453 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3454 start_frame &= 0x3fff;
3455
3456 urb->start_frame = start_frame;
3457 if (urb->dev->speed == USB_SPEED_LOW ||
3458 urb->dev->speed == USB_SPEED_FULL)
3459 urb->start_frame >>= 3;
3460
Matt Evans28ccd292011-03-29 13:40:46 +11003461 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003462 ep_interval = urb->interval;
3463 /* Convert to microframes */
3464 if (urb->dev->speed == USB_SPEED_LOW ||
3465 urb->dev->speed == USB_SPEED_FULL)
3466 ep_interval *= 8;
3467 /* FIXME change this to a warning and a suggestion to use the new API
3468 * to set the polling interval (once the API is added).
3469 */
3470 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003471 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003472 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3473 " (%d microframe%s) than xHCI "
3474 "(%d microframe%s)\n",
3475 ep_interval,
3476 ep_interval == 1 ? "" : "s",
3477 xhci_interval,
3478 xhci_interval == 1 ? "" : "s");
3479 urb->interval = xhci_interval;
3480 /* Convert back to frames for LS/FS devices */
3481 if (urb->dev->speed == USB_SPEED_LOW ||
3482 urb->dev->speed == USB_SPEED_FULL)
3483 urb->interval /= 8;
3484 }
3485 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3486}
3487
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003488/**** Command Ring Operations ****/
3489
Sarah Sharp913a8a32009-09-04 10:53:13 -07003490/* Generic function for queueing a command TRB on the command ring.
3491 * Check to make sure there's room on the command ring for one command TRB.
3492 * Also check that there's room reserved for commands that must not fail.
3493 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3494 * then only check for the number of reserved spots.
3495 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3496 * because the command event handler may want to resubmit a failed command.
3497 */
3498static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3499 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003500{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003501 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003502 int ret;
3503
Sarah Sharp913a8a32009-09-04 10:53:13 -07003504 if (!command_must_succeed)
3505 reserved_trbs++;
3506
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003507 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu5c7a6982011-09-23 14:19:54 -07003508 reserved_trbs, false, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003509 if (ret < 0) {
3510 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003511 if (command_must_succeed)
3512 xhci_err(xhci, "ERR: Reserved TRB counting for "
3513 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003514 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003515 }
Andiry Xu5c7a6982011-09-23 14:19:54 -07003516 queue_trb(xhci, xhci->cmd_ring, false, false, false, field1, field2,
3517 field3, field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003518 return 0;
3519}
3520
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003521/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003522int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003523{
3524 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003525 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003526}
3527
3528/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003529int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3530 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003531{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003532 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3533 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003534 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3535 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003536}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003537
Sarah Sharp02386342010-05-24 13:25:28 -07003538int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3539 u32 field1, u32 field2, u32 field3, u32 field4)
3540{
3541 return queue_command(xhci, field1, field2, field3, field4, false);
3542}
3543
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003544/* Queue a reset device command TRB */
3545int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3546{
3547 return queue_command(xhci, 0, 0, 0,
3548 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3549 false);
3550}
3551
Sarah Sharpf94e01862009-04-27 19:58:38 -07003552/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003553int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003554 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003555{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003556 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3557 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003558 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3559 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003560}
Sarah Sharpae636742009-04-29 19:02:31 -07003561
Sarah Sharpf2217e82009-08-07 14:04:43 -07003562/* Queue an evaluate context command TRB */
3563int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3564 u32 slot_id)
3565{
3566 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3567 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003568 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3569 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003570}
3571
Andiry Xube88fe42010-10-14 07:22:57 -07003572/*
3573 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3574 * activity on an endpoint that is about to be suspended.
3575 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003576int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003577 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003578{
3579 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3580 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3581 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003582 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003583
3584 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003585 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003586}
3587
3588/* Set Transfer Ring Dequeue Pointer command.
3589 * This should not be used for endpoints that have streams enabled.
3590 */
3591static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003592 unsigned int ep_index, unsigned int stream_id,
3593 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003594 union xhci_trb *deq_ptr, u32 cycle_state)
3595{
3596 dma_addr_t addr;
3597 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3598 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003599 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003600 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003601 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003602
Sarah Sharp23e3be12009-04-29 19:05:20 -07003603 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003604 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003605 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003606 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3607 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003608 return 0;
3609 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003610 ep = &xhci->devs[slot_id]->eps[ep_index];
3611 if ((ep->ep_state & SET_DEQ_PENDING)) {
3612 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3613 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3614 return 0;
3615 }
3616 ep->queued_deq_seg = deq_seg;
3617 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003618 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003619 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003620 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003621}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003622
3623int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3624 unsigned int ep_index)
3625{
3626 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3627 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3628 u32 type = TRB_TYPE(TRB_RESET_EP);
3629
Sarah Sharp913a8a32009-09-04 10:53:13 -07003630 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3631 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003632}