| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 1 | /* | 
 | 2 |  * MPC8568E MDS Device Tree Source | 
 | 3 |  * | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 4 |  * Copyright 2007, 2008 Freescale Semiconductor Inc. | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 5 |  * | 
 | 6 |  * This program is free software; you can redistribute  it and/or modify it | 
 | 7 |  * under  the terms of  the GNU General  Public License as published by the | 
 | 8 |  * Free Software Foundation;  either version 2 of the  License, or (at your | 
 | 9 |  * option) any later version. | 
 | 10 |  */ | 
 | 11 |  | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 12 | /dts-v1/; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 13 |  | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 14 | / { | 
 | 15 | 	model = "MPC8568EMDS"; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 16 | 	compatible = "MPC8568EMDS", "MPC85xxMDS"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 17 | 	#address-cells = <1>; | 
 | 18 | 	#size-cells = <1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 19 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 20 | 	aliases { | 
 | 21 | 		ethernet0 = &enet0; | 
 | 22 | 		ethernet1 = &enet1; | 
 | 23 | 		ethernet2 = &enet2; | 
 | 24 | 		ethernet3 = &enet3; | 
 | 25 | 		serial0 = &serial0; | 
 | 26 | 		serial1 = &serial1; | 
 | 27 | 		pci0 = &pci0; | 
 | 28 | 		pci1 = &pci1; | 
 | 29 | 	}; | 
 | 30 |  | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 31 | 	cpus { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 32 | 		#address-cells = <1>; | 
 | 33 | 		#size-cells = <0>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 34 |  | 
 | 35 | 		PowerPC,8568@0 { | 
 | 36 | 			device_type = "cpu"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 37 | 			reg = <0x0>; | 
 | 38 | 			d-cache-line-size = <32>;	// 32 bytes | 
 | 39 | 			i-cache-line-size = <32>;	// 32 bytes | 
 | 40 | 			d-cache-size = <0x8000>;		// L1, 32K | 
 | 41 | 			i-cache-size = <0x8000>;		// L1, 32K | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 42 | 			timebase-frequency = <0>; | 
 | 43 | 			bus-frequency = <0>; | 
 | 44 | 			clock-frequency = <0>; | 
| Kumar Gala | c054065 | 2008-05-30 13:43:43 -0500 | [diff] [blame] | 45 | 			next-level-cache = <&L2>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 46 | 		}; | 
 | 47 | 	}; | 
 | 48 |  | 
 | 49 | 	memory { | 
 | 50 | 		device_type = "memory"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 51 | 		reg = <0x0 0x10000000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 52 | 	}; | 
 | 53 |  | 
 | 54 | 	bcsr@f8000000 { | 
 | 55 | 		device_type = "board-control"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 56 | 		reg = <0xf8000000 0x8000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 57 | 	}; | 
 | 58 |  | 
 | 59 | 	soc8568@e0000000 { | 
 | 60 | 		#address-cells = <1>; | 
 | 61 | 		#size-cells = <1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 62 | 		device_type = "soc"; | 
| Kim Phillips | cf0d19f | 2008-07-29 15:29:24 -0500 | [diff] [blame] | 63 | 		compatible = "simple-bus"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 64 | 		ranges = <0x0 0xe0000000 0x100000>; | 
 | 65 | 		reg = <0xe0000000 0x1000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 66 | 		bus-frequency = <0>; | 
 | 67 |  | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 68 | 		memory-controller@2000 { | 
 | 69 | 			compatible = "fsl,8568-memory-controller"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 70 | 			reg = <0x2000 0x1000>; | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 71 | 			interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 72 | 			interrupts = <18 2>; | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 73 | 		}; | 
 | 74 |  | 
| Kumar Gala | c054065 | 2008-05-30 13:43:43 -0500 | [diff] [blame] | 75 | 		L2: l2-cache-controller@20000 { | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 76 | 			compatible = "fsl,8568-l2-cache-controller"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 77 | 			reg = <0x20000 0x1000>; | 
 | 78 | 			cache-line-size = <32>;	// 32 bytes | 
 | 79 | 			cache-size = <0x80000>;	// L2, 512K | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 80 | 			interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 81 | 			interrupts = <16 2>; | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 82 | 		}; | 
 | 83 |  | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 84 | 		i2c@3000 { | 
| Anton Vorontsov | c0e4eb2 | 2007-10-02 17:47:43 +0400 | [diff] [blame] | 85 | 			#address-cells = <1>; | 
 | 86 | 			#size-cells = <0>; | 
| Kumar Gala | ec9686c | 2007-12-11 23:17:24 -0600 | [diff] [blame] | 87 | 			cell-index = <0>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 88 | 			compatible = "fsl-i2c"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 89 | 			reg = <0x3000 0x100>; | 
 | 90 | 			interrupts = <43 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 91 | 			interrupt-parent = <&mpic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 92 | 			dfsrr; | 
| Anton Vorontsov | c0e4eb2 | 2007-10-02 17:47:43 +0400 | [diff] [blame] | 93 |  | 
 | 94 | 			rtc@68 { | 
 | 95 | 				compatible = "dallas,ds1374"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 96 | 				reg = <0x68>; | 
| Anton Vorontsov | c0e4eb2 | 2007-10-02 17:47:43 +0400 | [diff] [blame] | 97 | 			}; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 98 | 		}; | 
 | 99 |  | 
 | 100 | 		i2c@3100 { | 
| Anton Vorontsov | c0e4eb2 | 2007-10-02 17:47:43 +0400 | [diff] [blame] | 101 | 			#address-cells = <1>; | 
 | 102 | 			#size-cells = <0>; | 
| Kumar Gala | ec9686c | 2007-12-11 23:17:24 -0600 | [diff] [blame] | 103 | 			cell-index = <1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 104 | 			compatible = "fsl-i2c"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 105 | 			reg = <0x3100 0x100>; | 
 | 106 | 			interrupts = <43 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 107 | 			interrupt-parent = <&mpic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 108 | 			dfsrr; | 
 | 109 | 		}; | 
 | 110 |  | 
| Kumar Gala | dee8055 | 2008-06-27 13:45:19 -0500 | [diff] [blame] | 111 | 		dma@21300 { | 
 | 112 | 			#address-cells = <1>; | 
 | 113 | 			#size-cells = <1>; | 
 | 114 | 			compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma"; | 
 | 115 | 			reg = <0x21300 0x4>; | 
 | 116 | 			ranges = <0x0 0x21100 0x200>; | 
 | 117 | 			cell-index = <0>; | 
 | 118 | 			dma-channel@0 { | 
 | 119 | 				compatible = "fsl,mpc8568-dma-channel", | 
 | 120 | 						"fsl,eloplus-dma-channel"; | 
 | 121 | 				reg = <0x0 0x80>; | 
 | 122 | 				cell-index = <0>; | 
 | 123 | 				interrupt-parent = <&mpic>; | 
 | 124 | 				interrupts = <20 2>; | 
 | 125 | 			}; | 
 | 126 | 			dma-channel@80 { | 
 | 127 | 				compatible = "fsl,mpc8568-dma-channel", | 
 | 128 | 						"fsl,eloplus-dma-channel"; | 
 | 129 | 				reg = <0x80 0x80>; | 
 | 130 | 				cell-index = <1>; | 
 | 131 | 				interrupt-parent = <&mpic>; | 
 | 132 | 				interrupts = <21 2>; | 
 | 133 | 			}; | 
 | 134 | 			dma-channel@100 { | 
 | 135 | 				compatible = "fsl,mpc8568-dma-channel", | 
 | 136 | 						"fsl,eloplus-dma-channel"; | 
 | 137 | 				reg = <0x100 0x80>; | 
 | 138 | 				cell-index = <2>; | 
 | 139 | 				interrupt-parent = <&mpic>; | 
 | 140 | 				interrupts = <22 2>; | 
 | 141 | 			}; | 
 | 142 | 			dma-channel@180 { | 
 | 143 | 				compatible = "fsl,mpc8568-dma-channel", | 
 | 144 | 						"fsl,eloplus-dma-channel"; | 
 | 145 | 				reg = <0x180 0x80>; | 
 | 146 | 				cell-index = <3>; | 
 | 147 | 				interrupt-parent = <&mpic>; | 
 | 148 | 				interrupts = <23 2>; | 
 | 149 | 			}; | 
 | 150 | 		}; | 
 | 151 |  | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 152 | 		mdio@24520 { | 
 | 153 | 			#address-cells = <1>; | 
 | 154 | 			#size-cells = <0>; | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 155 | 			compatible = "fsl,gianfar-mdio"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 156 | 			reg = <0x24520 0x20>; | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 157 |  | 
| Anton Vorontsov | af6521e | 2007-10-05 21:46:53 +0400 | [diff] [blame] | 158 | 			phy0: ethernet-phy@7 { | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 159 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 160 | 				interrupts = <1 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 161 | 				reg = <0x7>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 162 | 				device_type = "ethernet-phy"; | 
 | 163 | 			}; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 164 | 			phy1: ethernet-phy@1 { | 
 | 165 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 166 | 				interrupts = <2 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 167 | 				reg = <0x1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 168 | 				device_type = "ethernet-phy"; | 
 | 169 | 			}; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 170 | 			phy2: ethernet-phy@2 { | 
 | 171 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 172 | 				interrupts = <1 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 173 | 				reg = <0x2>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 174 | 				device_type = "ethernet-phy"; | 
 | 175 | 			}; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 176 | 			phy3: ethernet-phy@3 { | 
 | 177 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 178 | 				interrupts = <2 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 179 | 				reg = <0x3>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 180 | 				device_type = "ethernet-phy"; | 
 | 181 | 			}; | 
 | 182 | 		}; | 
 | 183 |  | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 184 | 		enet0: ethernet@24000 { | 
 | 185 | 			cell-index = <0>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 186 | 			device_type = "network"; | 
 | 187 | 			model = "eTSEC"; | 
 | 188 | 			compatible = "gianfar"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 189 | 			reg = <0x24000 0x1000>; | 
| Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 190 | 			local-mac-address = [ 00 00 00 00 00 00 ]; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 191 |  			interrupts = <29 2 30 2 34 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 192 | 			interrupt-parent = <&mpic>; | 
 | 193 | 			phy-handle = <&phy2>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 194 | 		}; | 
 | 195 |  | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 196 | 		enet1: ethernet@25000 { | 
 | 197 | 			cell-index = <1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 198 | 			device_type = "network"; | 
 | 199 | 			model = "eTSEC"; | 
 | 200 | 			compatible = "gianfar"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 201 | 			reg = <0x25000 0x1000>; | 
| Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 202 | 			local-mac-address = [ 00 00 00 00 00 00 ]; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 203 |  			interrupts = <35 2 36 2 40 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 204 | 			interrupt-parent = <&mpic>; | 
 | 205 | 			phy-handle = <&phy3>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 206 | 		}; | 
 | 207 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 208 | 		serial0: serial@4500 { | 
 | 209 | 			cell-index = <0>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 210 | 			device_type = "serial"; | 
 | 211 | 			compatible = "ns16550"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 212 | 			reg = <0x4500 0x100>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 213 | 			clock-frequency = <0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 214 | 			interrupts = <42 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 215 | 			interrupt-parent = <&mpic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 216 | 		}; | 
 | 217 |  | 
| Roy Zang | 10ce8c6 | 2007-07-13 17:35:33 +0800 | [diff] [blame] | 218 | 		global-utilities@e0000 {	//global utilities block | 
 | 219 | 			compatible = "fsl,mpc8548-guts"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 220 | 			reg = <0xe0000 0x1000>; | 
| Roy Zang | 10ce8c6 | 2007-07-13 17:35:33 +0800 | [diff] [blame] | 221 | 			fsl,has-rstcr; | 
 | 222 | 		}; | 
 | 223 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 224 | 		serial1: serial@4600 { | 
 | 225 | 			cell-index = <1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 226 | 			device_type = "serial"; | 
 | 227 | 			compatible = "ns16550"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 228 | 			reg = <0x4600 0x100>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 229 | 			clock-frequency = <0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 230 | 			interrupts = <42 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 231 | 			interrupt-parent = <&mpic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 232 | 		}; | 
 | 233 |  | 
 | 234 | 		crypto@30000 { | 
| Kim Phillips | 3fd4473 | 2008-07-08 19:13:33 -0500 | [diff] [blame] | 235 | 			compatible = "fsl,sec2.1", "fsl,sec2.0"; | 
 | 236 | 			reg = <0x30000 0x10000>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 237 | 			interrupts = <45 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 238 | 			interrupt-parent = <&mpic>; | 
| Kim Phillips | 3fd4473 | 2008-07-08 19:13:33 -0500 | [diff] [blame] | 239 | 			fsl,num-channels = <4>; | 
 | 240 | 			fsl,channel-fifo-len = <24>; | 
 | 241 | 			fsl,exec-units-mask = <0xfe>; | 
 | 242 | 			fsl,descriptor-types-mask = <0x12b0ebf>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 243 | 		}; | 
 | 244 |  | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 245 | 		mpic: pic@40000 { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 246 | 			interrupt-controller; | 
 | 247 | 			#address-cells = <0>; | 
 | 248 | 			#interrupt-cells = <2>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 249 | 			reg = <0x40000 0x40000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 250 | 			compatible = "chrp,open-pic"; | 
 | 251 | 			device_type = "open-pic"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 252 | 		}; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 253 |  | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 254 | 		par_io@e0100 { | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 255 | 			reg = <0xe0100 0x100>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 256 | 			device_type = "par_io"; | 
 | 257 | 			num-ports = <7>; | 
 | 258 |  | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 259 | 			pio1: ucc_pin@01 { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 260 | 				pio-map = < | 
 | 261 | 			/* port  pin  dir  open_drain  assignment  has_irq */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 262 | 					0x4  0xa  0x1  0x0  0x2  0x0 	/* TxD0 */ | 
 | 263 | 					0x4  0x9  0x1  0x0  0x2  0x0 	/* TxD1 */ | 
 | 264 | 					0x4  0x8  0x1  0x0  0x2  0x0 	/* TxD2 */ | 
 | 265 | 					0x4  0x7  0x1  0x0  0x2  0x0 	/* TxD3 */ | 
 | 266 | 					0x4  0x17  0x1  0x0  0x2  0x0 	/* TxD4 */ | 
 | 267 | 					0x4  0x16  0x1  0x0  0x2  0x0 	/* TxD5 */ | 
 | 268 | 					0x4  0x15  0x1  0x0  0x2  0x0 	/* TxD6 */ | 
 | 269 | 					0x4  0x14  0x1  0x0  0x2  0x0 	/* TxD7 */ | 
 | 270 | 					0x4  0xf  0x2  0x0  0x2  0x0 	/* RxD0 */ | 
 | 271 | 					0x4  0xe  0x2  0x0  0x2  0x0 	/* RxD1 */ | 
 | 272 | 					0x4  0xd  0x2  0x0  0x2  0x0 	/* RxD2 */ | 
 | 273 | 					0x4  0xc  0x2  0x0  0x2  0x0 	/* RxD3 */ | 
 | 274 | 					0x4  0x1d  0x2  0x0  0x2  0x0 	/* RxD4 */ | 
 | 275 | 					0x4  0x1c  0x2  0x0  0x2  0x0 	/* RxD5 */ | 
 | 276 | 					0x4  0x1b  0x2  0x0  0x2  0x0 	/* RxD6 */ | 
 | 277 | 					0x4  0x1a  0x2  0x0  0x2  0x0 	/* RxD7 */ | 
 | 278 | 					0x4  0xb  0x1  0x0  0x2  0x0 	/* TX_EN */ | 
 | 279 | 					0x4  0x18  0x1  0x0  0x2  0x0 	/* TX_ER */ | 
 | 280 | 					0x4  0x10  0x2  0x0  0x2  0x0 	/* RX_DV */ | 
 | 281 | 					0x4  0x1e  0x2  0x0  0x2  0x0 	/* RX_ER */ | 
 | 282 | 					0x4  0x11  0x2  0x0  0x2  0x0 	/* RX_CLK */ | 
 | 283 | 					0x4  0x13  0x1  0x0  0x2  0x0 	/* GTX_CLK */ | 
 | 284 | 					0x1  0x1f  0x2  0x0  0x3  0x0>;	/* GTX125 */ | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 285 | 			}; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 286 |  | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 287 | 			pio2: ucc_pin@02 { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 288 | 				pio-map = < | 
 | 289 | 			/* port  pin  dir  open_drain  assignment  has_irq */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 290 | 					0x5  0xa 0x1  0x0  0x2  0x0   /* TxD0 */ | 
 | 291 | 					0x5  0x9 0x1  0x0  0x2  0x0   /* TxD1 */ | 
 | 292 | 					0x5  0x8 0x1  0x0  0x2  0x0   /* TxD2 */ | 
 | 293 | 					0x5  0x7 0x1  0x0  0x2  0x0   /* TxD3 */ | 
 | 294 | 					0x5  0x17 0x1  0x0  0x2  0x0   /* TxD4 */ | 
 | 295 | 					0x5  0x16 0x1  0x0  0x2  0x0   /* TxD5 */ | 
 | 296 | 					0x5  0x15 0x1  0x0  0x2  0x0   /* TxD6 */ | 
 | 297 | 					0x5  0x14 0x1  0x0  0x2  0x0   /* TxD7 */ | 
 | 298 | 					0x5  0xf 0x2  0x0  0x2  0x0   /* RxD0 */ | 
 | 299 | 					0x5  0xe 0x2  0x0  0x2  0x0   /* RxD1 */ | 
 | 300 | 					0x5  0xd 0x2  0x0  0x2  0x0   /* RxD2 */ | 
 | 301 | 					0x5  0xc 0x2  0x0  0x2  0x0   /* RxD3 */ | 
 | 302 | 					0x5  0x1d 0x2  0x0  0x2  0x0   /* RxD4 */ | 
 | 303 | 					0x5  0x1c 0x2  0x0  0x2  0x0   /* RxD5 */ | 
 | 304 | 					0x5  0x1b 0x2  0x0  0x2  0x0   /* RxD6 */ | 
 | 305 | 					0x5  0x1a 0x2  0x0  0x2  0x0   /* RxD7 */ | 
 | 306 | 					0x5  0xb 0x1  0x0  0x2  0x0   /* TX_EN */ | 
 | 307 | 					0x5  0x18 0x1  0x0  0x2  0x0   /* TX_ER */ | 
 | 308 | 					0x5  0x10 0x2  0x0  0x2  0x0   /* RX_DV */ | 
 | 309 | 					0x5  0x1e 0x2  0x0  0x2  0x0   /* RX_ER */ | 
 | 310 | 					0x5  0x11 0x2  0x0  0x2  0x0   /* RX_CLK */ | 
 | 311 | 					0x5  0x13 0x1  0x0  0x2  0x0   /* GTX_CLK */ | 
 | 312 | 					0x1  0x1f 0x2  0x0  0x3  0x0   /* GTX125 */ | 
 | 313 | 					0x4  0x6 0x3  0x0  0x2  0x0   /* MDIO */ | 
 | 314 | 					0x4  0x5 0x1  0x0  0x2  0x0>; /* MDC */ | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 315 | 			}; | 
 | 316 | 		}; | 
 | 317 | 	}; | 
 | 318 |  | 
 | 319 | 	qe@e0080000 { | 
 | 320 | 		#address-cells = <1>; | 
 | 321 | 		#size-cells = <1>; | 
 | 322 | 		device_type = "qe"; | 
| Anton Vorontsov | a2dd70a | 2008-01-24 18:39:59 +0300 | [diff] [blame] | 323 | 		compatible = "fsl,qe"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 324 | 		ranges = <0x0 0xe0080000 0x40000>; | 
 | 325 | 		reg = <0xe0080000 0x480>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 326 | 		brg-frequency = <0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 327 | 		bus-frequency = <396000000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 328 |  | 
 | 329 | 		muram@10000 { | 
| Paul Gortmaker | 390167e | 2008-01-28 02:27:51 -0500 | [diff] [blame] | 330 |  			#address-cells = <1>; | 
 | 331 |  			#size-cells = <1>; | 
| Anton Vorontsov | a2dd70a | 2008-01-24 18:39:59 +0300 | [diff] [blame] | 332 | 			compatible = "fsl,qe-muram", "fsl,cpm-muram"; | 
| Haiying Wang | 8bdf573 | 2008-04-17 08:56:02 -0400 | [diff] [blame] | 333 | 			ranges = <0x0 0x10000 0x10000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 334 |  | 
| Paul Gortmaker | 390167e | 2008-01-28 02:27:51 -0500 | [diff] [blame] | 335 | 			data-only@0 { | 
| Anton Vorontsov | a2dd70a | 2008-01-24 18:39:59 +0300 | [diff] [blame] | 336 | 				compatible = "fsl,qe-muram-data", | 
 | 337 | 					     "fsl,cpm-muram-data"; | 
| Haiying Wang | 8bdf573 | 2008-04-17 08:56:02 -0400 | [diff] [blame] | 338 | 				reg = <0x0 0x10000>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 339 | 			}; | 
 | 340 | 		}; | 
 | 341 |  | 
 | 342 | 		spi@4c0 { | 
| Anton Vorontsov | f3a2b29 | 2008-01-24 18:40:07 +0300 | [diff] [blame] | 343 | 			cell-index = <0>; | 
 | 344 | 			compatible = "fsl,spi"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 345 | 			reg = <0x4c0 0x40>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 346 | 			interrupts = <2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 347 | 			interrupt-parent = <&qeic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 348 | 			mode = "cpu"; | 
 | 349 | 		}; | 
 | 350 |  | 
 | 351 | 		spi@500 { | 
| Anton Vorontsov | f3a2b29 | 2008-01-24 18:40:07 +0300 | [diff] [blame] | 352 | 			cell-index = <1>; | 
 | 353 | 			compatible = "fsl,spi"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 354 | 			reg = <0x500 0x40>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 355 | 			interrupts = <1>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 356 | 			interrupt-parent = <&qeic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 357 | 			mode = "cpu"; | 
 | 358 | 		}; | 
 | 359 |  | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 360 | 		enet2: ucc@2000 { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 361 | 			device_type = "network"; | 
 | 362 | 			compatible = "ucc_geth"; | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 363 | 			cell-index = <1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 364 | 			reg = <0x2000 0x200>; | 
 | 365 | 			interrupts = <32>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 366 | 			interrupt-parent = <&qeic>; | 
| Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 367 | 			local-mac-address = [ 00 00 00 00 00 00 ]; | 
| Timur Tabi | 9fb1e35 | 2007-12-03 15:17:59 -0600 | [diff] [blame] | 368 | 			rx-clock-name = "none"; | 
 | 369 | 			tx-clock-name = "clk16"; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 370 | 			pio-handle = <&pio1>; | 
| Anton Vorontsov | af6521e | 2007-10-05 21:46:53 +0400 | [diff] [blame] | 371 | 			phy-handle = <&phy0>; | 
 | 372 | 			phy-connection-type = "rgmii-id"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 373 | 		}; | 
 | 374 |  | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 375 | 		enet3: ucc@3000 { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 376 | 			device_type = "network"; | 
 | 377 | 			compatible = "ucc_geth"; | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 378 | 			cell-index = <2>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 379 | 			reg = <0x3000 0x200>; | 
 | 380 | 			interrupts = <33>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 381 | 			interrupt-parent = <&qeic>; | 
| Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 382 | 			local-mac-address = [ 00 00 00 00 00 00 ]; | 
| Timur Tabi | 9fb1e35 | 2007-12-03 15:17:59 -0600 | [diff] [blame] | 383 | 			rx-clock-name = "none"; | 
 | 384 | 			tx-clock-name = "clk16"; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 385 | 			pio-handle = <&pio2>; | 
| Anton Vorontsov | af6521e | 2007-10-05 21:46:53 +0400 | [diff] [blame] | 386 | 			phy-handle = <&phy1>; | 
 | 387 | 			phy-connection-type = "rgmii-id"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 388 | 		}; | 
 | 389 |  | 
 | 390 | 		mdio@2120 { | 
 | 391 | 			#address-cells = <1>; | 
 | 392 | 			#size-cells = <0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 393 | 			reg = <0x2120 0x18>; | 
| Anton Vorontsov | d0a2f82 | 2008-01-24 18:40:01 +0300 | [diff] [blame] | 394 | 			compatible = "fsl,ucc-mdio"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 395 |  | 
 | 396 | 			/* These are the same PHYs as on | 
 | 397 | 			 * gianfar's MDIO bus */ | 
| Anton Vorontsov | af6521e | 2007-10-05 21:46:53 +0400 | [diff] [blame] | 398 | 			qe_phy0: ethernet-phy@07 { | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 399 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 400 | 				interrupts = <1 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 401 | 				reg = <0x7>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 402 | 				device_type = "ethernet-phy"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 403 | 			}; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 404 | 			qe_phy1: ethernet-phy@01 { | 
 | 405 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 406 | 				interrupts = <2 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 407 | 				reg = <0x1>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 408 | 				device_type = "ethernet-phy"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 409 | 			}; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 410 | 			qe_phy2: ethernet-phy@02 { | 
 | 411 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 412 | 				interrupts = <1 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 413 | 				reg = <0x2>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 414 | 				device_type = "ethernet-phy"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 415 | 			}; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 416 | 			qe_phy3: ethernet-phy@03 { | 
 | 417 | 				interrupt-parent = <&mpic>; | 
| Kumar Gala | b533f8a | 2007-07-03 02:35:35 -0500 | [diff] [blame] | 418 | 				interrupts = <2 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 419 | 				reg = <0x3>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 420 | 				device_type = "ethernet-phy"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 421 | 			}; | 
 | 422 | 		}; | 
 | 423 |  | 
| Anton Vorontsov | a2dd70a | 2008-01-24 18:39:59 +0300 | [diff] [blame] | 424 | 		qeic: interrupt-controller@80 { | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 425 | 			interrupt-controller; | 
| Anton Vorontsov | a2dd70a | 2008-01-24 18:39:59 +0300 | [diff] [blame] | 426 | 			compatible = "fsl,qe-ic"; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 427 | 			#address-cells = <0>; | 
 | 428 | 			#interrupt-cells = <1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 429 | 			reg = <0x80 0x80>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 430 | 			big-endian; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 431 | 			interrupts = <46 2 46 2>; //high:30 low:30 | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 432 | 			interrupt-parent = <&mpic>; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 433 | 		}; | 
 | 434 |  | 
 | 435 | 	}; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 436 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 437 | 	pci0: pci@e0008000 { | 
 | 438 | 		cell-index = <0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 439 | 		interrupt-map-mask = <0xf800 0x0 0x0 0x7>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 440 | 		interrupt-map = < | 
 | 441 | 			/* IDSEL 0x12 AD18 */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 442 | 			0x9000 0x0 0x0 0x1 &mpic 0x5 0x1 | 
 | 443 | 			0x9000 0x0 0x0 0x2 &mpic 0x6 0x1 | 
 | 444 | 			0x9000 0x0 0x0 0x3 &mpic 0x7 0x1 | 
 | 445 | 			0x9000 0x0 0x0 0x4 &mpic 0x4 0x1 | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 446 |  | 
 | 447 | 			/* IDSEL 0x13 AD19 */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 448 | 			0x9800 0x0 0x0 0x1 &mpic 0x6 0x1 | 
 | 449 | 			0x9800 0x0 0x0 0x2 &mpic 0x7 0x1 | 
 | 450 | 			0x9800 0x0 0x0 0x3 &mpic 0x4 0x1 | 
 | 451 | 			0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 452 |  | 
 | 453 | 		interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 454 | 		interrupts = <24 2>; | 
 | 455 | 		bus-range = <0 255>; | 
 | 456 | 		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000 | 
 | 457 | 			  0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>; | 
 | 458 | 		clock-frequency = <66666666>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 459 | 		#interrupt-cells = <1>; | 
 | 460 | 		#size-cells = <2>; | 
 | 461 | 		#address-cells = <3>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 462 | 		reg = <0xe0008000 0x1000>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 463 | 		compatible = "fsl,mpc8540-pci"; | 
 | 464 | 		device_type = "pci"; | 
 | 465 | 	}; | 
 | 466 |  | 
 | 467 | 	/* PCI Express */ | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 468 | 	pci1: pcie@e000a000 { | 
 | 469 | 		cell-index = <2>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 470 | 		interrupt-map-mask = <0xf800 0x0 0x0 0x7>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 471 | 		interrupt-map = < | 
 | 472 |  | 
 | 473 | 			/* IDSEL 0x0 (PEX) */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 474 | 			00000 0x0 0x0 0x1 &mpic 0x0 0x1 | 
 | 475 | 			00000 0x0 0x0 0x2 &mpic 0x1 0x1 | 
 | 476 | 			00000 0x0 0x0 0x3 &mpic 0x2 0x1 | 
 | 477 | 			00000 0x0 0x0 0x4 &mpic 0x3 0x1>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 478 |  | 
 | 479 | 		interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 480 | 		interrupts = <26 2>; | 
 | 481 | 		bus-range = <0 255>; | 
 | 482 | 		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000 | 
 | 483 | 			  0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>; | 
 | 484 | 		clock-frequency = <33333333>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 485 | 		#interrupt-cells = <1>; | 
 | 486 | 		#size-cells = <2>; | 
 | 487 | 		#address-cells = <3>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 488 | 		reg = <0xe000a000 0x1000>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 489 | 		compatible = "fsl,mpc8548-pcie"; | 
 | 490 | 		device_type = "pci"; | 
 | 491 | 		pcie@0 { | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 492 | 			reg = <0x0 0x0 0x0 0x0 0x0>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 493 | 			#size-cells = <2>; | 
 | 494 | 			#address-cells = <3>; | 
 | 495 | 			device_type = "pci"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 496 | 			ranges = <0x2000000 0x0 0xa0000000 | 
 | 497 | 				  0x2000000 0x0 0xa0000000 | 
 | 498 | 				  0x0 0x10000000 | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 499 |  | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 500 | 				  0x1000000 0x0 0x0 | 
 | 501 | 				  0x1000000 0x0 0x0 | 
 | 502 | 				  0x0 0x800000>; | 
| Kumar Gala | 86a04d9 | 2007-10-02 09:51:32 -0500 | [diff] [blame] | 503 | 		}; | 
 | 504 | 	}; | 
| Andy Fleming | c2882bb | 2007-02-09 17:28:31 -0600 | [diff] [blame] | 505 | }; |