blob: 656b40aed64748b0c530a56cc7b5f5ba505e7724 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Ingo Molnar1a572652008-06-02 12:21:36 +02007#include <asm/mmconfig.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
Glauber Costadd46e3c2008-03-25 18:10:46 -03009#include <mach_apic.h>
Robert Richter831d9912007-09-03 10:17:39 +020010#include "../setup.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include "cpu.h"
12
13/*
14 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
15 * misexecution of code under Linux. Owners of such processors should
16 * contact AMD for precise details and a CPU swap.
17 *
18 * See http://www.multimania.com/poulot/k6bug.html
19 * http://www.amd.com/K6/k6docs/revgd.html
20 *
21 * The following test is erm.. interesting. AMD neglected to up
22 * the chip setting when fixing the bug but they also tweaked some
23 * performance at the same time..
24 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026extern void vide(void);
27__asm__(".align 4\nvide: ret");
28
Andi Kleend3f7eae2007-08-10 22:31:07 +020029#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +020030#define ENABLE_C1E_MASK 0x18000000
31#define CPUID_PROCESSOR_SIGNATURE 1
32#define CPUID_XFAM 0x0ff00000
33#define CPUID_XFAM_K8 0x00000000
34#define CPUID_XFAM_10H 0x00100000
35#define CPUID_XFAM_11H 0x00200000
36#define CPUID_XMOD 0x000f0000
37#define CPUID_XMOD_REV_F 0x00040000
38
39/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
40static __cpuinit int amd_apic_timer_broken(void)
41{
42 u32 lo, hi;
43 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
44 switch (eax & CPUID_XFAM) {
45 case CPUID_XFAM_K8:
46 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
47 break;
48 case CPUID_XFAM_10H:
49 case CPUID_XFAM_11H:
50 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020051 if (lo & ENABLE_C1E_MASK) {
52 if (smp_processor_id() != boot_cpu_physical_apicid)
53 printk(KERN_INFO "AMD C1E detected late. "
54 " Force timer broadcast.\n");
Andi Kleen3556ddf2007-04-02 12:14:12 +020055 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020056 }
57 break;
58 default:
59 /* err on the side of caution */
Andi Kleen3556ddf2007-04-02 12:14:12 +020060 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020061 }
Andi Kleen3556ddf2007-04-02 12:14:12 +020062 return 0;
63}
Andi Kleend3f7eae2007-08-10 22:31:07 +020064#endif
Andi Kleen3556ddf2007-04-02 12:14:12 +020065
Andi Kleenf039b752007-05-02 19:27:12 +020066int force_mwait __cpuinitdata;
67
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010068static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010069{
70 if (cpuid_eax(0x80000000) >= 0x80000007) {
71 c->x86_power = cpuid_edx(0x80000007);
72 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010073 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010074 }
75}
76
Magnus Dammb4af3f72006-09-26 10:52:36 +020077static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 u32 l, h;
80 int mbytes = num_physpages >> (20-PAGE_SHIFT);
81 int r;
82
Andi Kleen7d318d72005-09-29 22:05:55 +020083#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020084 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020085
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010086 /*
87 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020088 * bit 6 of msr C001_0015
89 *
90 * Errata 63 for SH-B3 steppings
91 * Errata 122 for all steppings (F+ have it disabled by default)
92 */
93 if (c->x86 == 15) {
94 rdmsrl(MSR_K7_HWCR, value);
95 value |= 1 << 6;
96 wrmsrl(MSR_K7_HWCR, value);
97 }
98#endif
99
Andi Kleen2b16a232008-01-30 13:32:40 +0100100 early_init_amd(c);
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 /*
103 * FIXME: We should handle the K5 here. Set up the write
104 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
105 * no bus pipeline)
106 */
107
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100108 /*
109 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100110 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100111 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100112 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 r = get_model_name(c);
115
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100116 switch (c->x86) {
117 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 /*
119 * General Systems BIOSen alias the cpu frequency registers
120 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
121 * drivers subsequently pokes it, and changes the CPU speed.
122 * Workaround : Remove the unneeded alias.
123 */
124#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
125#define CBAR_ENB (0x80000000)
126#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100127 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 if (inl (CBAR) & CBAR_ENB)
129 outl (0 | CBAR_KEY, CBAR);
130 }
131 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100132 case 5:
133 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100135 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +0100136 clear_cpu_cap(c, X86_FEATURE_APIC);
137 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 }
139 break;
140 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100141
142 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 const int K6_BUG_LOOP = 1000000;
144 int n;
145 void (*f_vide)(void);
146 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100151 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 * calls at the same time.
153 */
154
155 n = K6_BUG_LOOP;
156 f_vide = vide;
157 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100158 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 f_vide();
160 rdtscl(d2);
161 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100162
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100163 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100165 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 printk("probably OK (after B9730xxxx).\n");
167 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
168 }
169
170 /* K6 with old style WHCR */
171 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100172 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100174 if (mbytes > 508)
175 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100178 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100180 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 local_irq_save(flags);
182 wbinvd();
183 wrmsr(MSR_K6_WHCR, l, h);
184 local_irq_restore(flags);
185 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
186 mbytes);
187 }
188 break;
189 }
190
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100191 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 c->x86_model == 9 || c->x86_model == 13) {
193 /* The more serious chips .. */
194
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100195 if (mbytes > 4092)
196 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
198 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100199 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100201 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 local_irq_save(flags);
203 wbinvd();
204 wrmsr(MSR_K6_WHCR, l, h);
205 local_irq_restore(flags);
206 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
207 mbytes);
208 }
209
210 /* Set MTRR capability flag if appropriate */
211 if (c->x86_model == 13 || c->x86_model == 9 ||
212 (c->x86_model == 8 && c->x86_mask >= 8))
Ingo Molnar16282a82008-02-26 08:49:57 +0100213 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 break;
215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Jordan Crousef90b8112006-01-06 00:12:14 -0800217 if (c->x86_model == 10) {
218 /* AMD Geode LX is model 10 */
219 /* placeholder for any needed mods */
220 break;
221 }
222 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100223 case 6: /* An Athlon/Duron */
224
225 /*
226 * Bit 15 of Athlon specific MSR 15, needs to be 0
227 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 * If the BIOS didn't enable it already, enable it here.
229 */
230 if (c->x86_model >= 6 && c->x86_model <= 10) {
231 if (!cpu_has(c, X86_FEATURE_XMM)) {
232 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
233 rdmsr(MSR_K7_HWCR, l, h);
234 l &= ~0x00008000;
235 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100236 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 }
238 }
239
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100240 /*
241 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
243 * As per AMD technical note 27212 0.2
244 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100245 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 rdmsr(MSR_K7_CLK_CTL, l, h);
247 if ((l & 0xfff00000) != 0x20000000) {
248 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
249 ((l & 0x000fffff)|0x20000000));
250 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
251 }
252 }
253 break;
254 }
255
256 switch (c->x86) {
257 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200258 /* Use K8 tuning for Fam10h and Fam11h */
259 case 0x10:
260 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100261 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 break;
263 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100264 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 break;
266 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200267 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100268 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700271
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100272 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100273 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700274
Andi Kleenb41e2932005-05-20 14:27:55 -0700275#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700276 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200277 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200278 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700279 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100280 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700281 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200282 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
283
284 if (bits == 0) {
285 while ((1 << bits) < c->x86_max_cores)
286 bits++;
287 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700288 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
289 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700290 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700291 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100294
Andi Kleen67cddd92007-07-21 17:10:03 +0200295 if (cpuid_eax(0x80000000) >= 0x80000006) {
296 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
297 num_cache_leaves = 4;
298 else
299 num_cache_leaves = 3;
300 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200301
Andi Kleend3f7eae2007-08-10 22:31:07 +0200302#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +0200303 if (amd_apic_timer_broken())
Andi Kleend3f7eae2007-08-10 22:31:07 +0200304 local_apic_timer_disabled = 1;
305#endif
Andi Kleenf039b752007-05-02 19:27:12 +0200306
Andi Kleenc12ceb72007-05-21 14:31:47 +0200307 /* K6s reports MCEs but don't actually have all the MSRs */
308 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100309 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100310
Ingo Molnaraa629992008-02-01 23:45:18 +0100311 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100312 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Robert Richter831d9912007-09-03 10:17:39 +0200313
314 if (c->x86 == 0x10)
315 amd_enable_pci_ext_cfg(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316}
317
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100318static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319{
320 /* AMD errata T13 (order #21922) */
321 if ((c->x86 == 6)) {
322 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
323 size = 64;
324 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100325 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 size = 256;
327 }
328 return size;
329}
330
Magnus Damm95414932006-09-26 10:52:36 +0200331static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100333 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 .c_models = {
335 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
336 {
337 [3] = "486 DX/2",
338 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100339 [8] = "486 DX/4",
340 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100342 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 }
344 },
345 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100346 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 .c_size_cache = amd_size_cache,
349};
350
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100351cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);