blob: 37a55527a48f3ae05e236fa633118e52b1add298 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: rt2800pci device specific routines.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/platform_device.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt2x00soc.h"
40#include "rt2800pci.h"
41
42#ifdef CONFIG_RT2800PCI_PCI_MODULE
43#define CONFIG_RT2800PCI_PCI
44#endif
45
46#ifdef CONFIG_RT2800PCI_WISOC_MODULE
47#define CONFIG_RT2800PCI_WISOC
48#endif
49
50/*
51 * Allow hardware encryption to be disabled.
52 */
53static int modparam_nohwcrypt = 1;
54module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
56
57/*
58 * Register access.
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010059 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010060 * rt2800_register_read and rt2800_register_write.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020061 * BBP and RF register require indirect register access,
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010062 * and use the CSR registers BBPCSR and RFCSR to achieve this.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020063 * These indirect registers work with busy bits,
64 * and we will try maximal REGISTER_BUSY_COUNT times to access
65 * the register while taking a REGISTER_BUSY_DELAY us delay
66 * between each attampt. When the busy bit is still set at that time,
67 * the access attempt is considered to have failed,
68 * and we will print an error.
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010069 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020070 */
71#define WAIT_FOR_BBP(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +010072 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020073#define WAIT_FOR_RFCSR(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +010074 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020075#define WAIT_FOR_RF(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +010076 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020077#define WAIT_FOR_MCU(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +010078 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
79 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020080
81static void rt2800pci_bbp_write(struct rt2x00_dev *rt2x00dev,
82 const unsigned int word, const u8 value)
83{
84 u32 reg;
85
86 mutex_lock(&rt2x00dev->csr_mutex);
87
88 /*
89 * Wait until the BBP becomes available, afterwards we
90 * can safely write the new data into the register.
91 */
92 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
93 reg = 0;
94 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
95 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
96 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
97 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
99
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100100 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200101 }
102
103 mutex_unlock(&rt2x00dev->csr_mutex);
104}
105
106static void rt2800pci_bbp_read(struct rt2x00_dev *rt2x00dev,
107 const unsigned int word, u8 *value)
108{
109 u32 reg;
110
111 mutex_lock(&rt2x00dev->csr_mutex);
112
113 /*
114 * Wait until the BBP becomes available, afterwards we
115 * can safely write the read request into the register.
116 * After the data has been written, we wait until hardware
117 * returns the correct value, if at any time the register
118 * doesn't become available in time, reg will be 0xffffffff
119 * which means we return 0xff to the caller.
120 */
121 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
122 reg = 0;
123 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
124 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
125 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
126 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
127
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100128 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200129
130 WAIT_FOR_BBP(rt2x00dev, &reg);
131 }
132
133 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
134
135 mutex_unlock(&rt2x00dev->csr_mutex);
136}
137
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100138static inline void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
139 const unsigned int word, const u8 value)
140{
141 rt2800pci_bbp_write(rt2x00dev, word, value);
142}
143
144static inline void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, u8 *value)
146{
147 rt2800pci_bbp_read(rt2x00dev, word, value);
148}
149
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200150static void rt2800pci_rfcsr_write(struct rt2x00_dev *rt2x00dev,
151 const unsigned int word, const u8 value)
152{
153 u32 reg;
154
155 mutex_lock(&rt2x00dev->csr_mutex);
156
157 /*
158 * Wait until the RFCSR becomes available, afterwards we
159 * can safely write the new data into the register.
160 */
161 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
162 reg = 0;
163 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
164 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
165 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
166 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
167
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100168 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200169 }
170
171 mutex_unlock(&rt2x00dev->csr_mutex);
172}
173
174static void rt2800pci_rfcsr_read(struct rt2x00_dev *rt2x00dev,
175 const unsigned int word, u8 *value)
176{
177 u32 reg;
178
179 mutex_lock(&rt2x00dev->csr_mutex);
180
181 /*
182 * Wait until the RFCSR becomes available, afterwards we
183 * can safely write the read request into the register.
184 * After the data has been written, we wait until hardware
185 * returns the correct value, if at any time the register
186 * doesn't become available in time, reg will be 0xffffffff
187 * which means we return 0xff to the caller.
188 */
189 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
190 reg = 0;
191 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
192 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
193 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
194
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100195 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200196
197 WAIT_FOR_RFCSR(rt2x00dev, &reg);
198 }
199
200 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
201
202 mutex_unlock(&rt2x00dev->csr_mutex);
203}
204
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100205static inline void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
206 const unsigned int word, const u8 value)
207{
208 rt2800pci_rfcsr_write(rt2x00dev, word, value);
209}
210
211static inline void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
212 const unsigned int word, u8 *value)
213{
214 rt2800pci_rfcsr_read(rt2x00dev, word, value);
215}
216
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200217static void rt2800pci_rf_write(struct rt2x00_dev *rt2x00dev,
218 const unsigned int word, const u32 value)
219{
220 u32 reg;
221
222 mutex_lock(&rt2x00dev->csr_mutex);
223
224 /*
225 * Wait until the RF becomes available, afterwards we
226 * can safely write the new data into the register.
227 */
228 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
229 reg = 0;
230 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
231 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
232 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
233 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
234
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100235 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200236 rt2x00_rf_write(rt2x00dev, word, value);
237 }
238
239 mutex_unlock(&rt2x00dev->csr_mutex);
240}
241
242static void rt2800pci_mcu_request(struct rt2x00_dev *rt2x00dev,
243 const u8 command, const u8 token,
244 const u8 arg0, const u8 arg1)
245{
246 u32 reg;
247
248 /*
249 * RT2880 and RT3052 don't support MCU requests.
250 */
251 if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
252 rt2x00_rt(&rt2x00dev->chip, RT3052))
253 return;
254
255 mutex_lock(&rt2x00dev->csr_mutex);
256
257 /*
258 * Wait until the MCU becomes available, afterwards we
259 * can safely write the new data into the register.
260 */
261 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
262 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
263 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
264 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
265 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100266 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200267
268 reg = 0;
269 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100270 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200271 }
272
273 mutex_unlock(&rt2x00dev->csr_mutex);
274}
275
276static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
277{
278 unsigned int i;
279 u32 reg;
280
281 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100282 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200283
284 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
285 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
286 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
287 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
288 break;
289
290 udelay(REGISTER_BUSY_DELAY);
291 }
292
293 if (i == 200)
294 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
295
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100296 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
297 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200298}
299
300#ifdef CONFIG_RT2800PCI_WISOC
301static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
302{
303 u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
304
305 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
306}
307#else
308static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
309{
310}
311#endif /* CONFIG_RT2800PCI_WISOC */
312
313#ifdef CONFIG_RT2800PCI_PCI
314static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
315{
316 struct rt2x00_dev *rt2x00dev = eeprom->data;
317 u32 reg;
318
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100319 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200320
321 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
322 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
323 eeprom->reg_data_clock =
324 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
325 eeprom->reg_chip_select =
326 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
327}
328
329static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
330{
331 struct rt2x00_dev *rt2x00dev = eeprom->data;
332 u32 reg = 0;
333
334 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
335 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
336 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
337 !!eeprom->reg_data_clock);
338 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
339 !!eeprom->reg_chip_select);
340
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100341 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200342}
343
344static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
345{
346 struct eeprom_93cx6 eeprom;
347 u32 reg;
348
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100349 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200350
351 eeprom.data = rt2x00dev;
352 eeprom.register_read = rt2800pci_eepromregister_read;
353 eeprom.register_write = rt2800pci_eepromregister_write;
354 eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
355 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
356 eeprom.reg_data_in = 0;
357 eeprom.reg_data_out = 0;
358 eeprom.reg_data_clock = 0;
359 eeprom.reg_chip_select = 0;
360
361 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
362 EEPROM_SIZE / sizeof(u16));
363}
364
365static void rt2800pci_efuse_read(struct rt2x00_dev *rt2x00dev,
366 unsigned int i)
367{
368 u32 reg;
369
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100370 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200371 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
372 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
373 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100374 rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200375
376 /* Wait until the EEPROM has been loaded */
Bartlomiej Zolnierkiewiczb4a77d02009-11-04 18:33:41 +0100377 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200378
379 /* Apparently the data is read from end to start */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100380 rt2800_register_read(rt2x00dev, EFUSE_DATA3,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200381 (u32 *)&rt2x00dev->eeprom[i]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100382 rt2800_register_read(rt2x00dev, EFUSE_DATA2,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200383 (u32 *)&rt2x00dev->eeprom[i + 2]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100384 rt2800_register_read(rt2x00dev, EFUSE_DATA1,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200385 (u32 *)&rt2x00dev->eeprom[i + 4]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100386 rt2800_register_read(rt2x00dev, EFUSE_DATA0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200387 (u32 *)&rt2x00dev->eeprom[i + 6]);
388}
389
390static void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
391{
392 unsigned int i;
393
394 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
395 rt2800pci_efuse_read(rt2x00dev, i);
396}
397#else
398static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
399{
400}
401
402static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
403{
404}
405#endif /* CONFIG_RT2800PCI_PCI */
406
407#ifdef CONFIG_RT2X00_LIB_DEBUGFS
408static const struct rt2x00debug rt2800pci_rt2x00debug = {
409 .owner = THIS_MODULE,
410 .csr = {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100411 .read = rt2800_register_read,
412 .write = rt2800_register_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200413 .flags = RT2X00DEBUGFS_OFFSET,
414 .word_base = CSR_REG_BASE,
415 .word_size = sizeof(u32),
416 .word_count = CSR_REG_SIZE / sizeof(u32),
417 },
418 .eeprom = {
419 .read = rt2x00_eeprom_read,
420 .write = rt2x00_eeprom_write,
421 .word_base = EEPROM_BASE,
422 .word_size = sizeof(u16),
423 .word_count = EEPROM_SIZE / sizeof(u16),
424 },
425 .bbp = {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100426 .read = rt2800_bbp_read,
427 .write = rt2800_bbp_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200428 .word_base = BBP_BASE,
429 .word_size = sizeof(u8),
430 .word_count = BBP_SIZE / sizeof(u8),
431 },
432 .rf = {
433 .read = rt2x00_rf_read,
434 .write = rt2800pci_rf_write,
435 .word_base = RF_BASE,
436 .word_size = sizeof(u32),
437 .word_count = RF_SIZE / sizeof(u32),
438 },
439};
440#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
441
442static int rt2800pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
443{
444 u32 reg;
445
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100446 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200447 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
448}
449
450#ifdef CONFIG_RT2X00_LIB_LEDS
451static void rt2800pci_brightness_set(struct led_classdev *led_cdev,
452 enum led_brightness brightness)
453{
454 struct rt2x00_led *led =
455 container_of(led_cdev, struct rt2x00_led, led_dev);
456 unsigned int enabled = brightness != LED_OFF;
457 unsigned int bg_mode =
458 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
459 unsigned int polarity =
460 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
461 EEPROM_FREQ_LED_POLARITY);
462 unsigned int ledmode =
463 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
464 EEPROM_FREQ_LED_MODE);
465
466 if (led->type == LED_TYPE_RADIO) {
467 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
468 enabled ? 0x20 : 0);
469 } else if (led->type == LED_TYPE_ASSOC) {
470 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
471 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
472 } else if (led->type == LED_TYPE_QUALITY) {
473 /*
474 * The brightness is divided into 6 levels (0 - 5),
475 * The specs tell us the following levels:
476 * 0, 1 ,3, 7, 15, 31
477 * to determine the level in a simple way we can simply
478 * work with bitshifting:
479 * (1 << level) - 1
480 */
481 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
482 (1 << brightness / (LED_FULL / 6)) - 1,
483 polarity);
484 }
485}
486
487static int rt2800pci_blink_set(struct led_classdev *led_cdev,
488 unsigned long *delay_on,
489 unsigned long *delay_off)
490{
491 struct rt2x00_led *led =
492 container_of(led_cdev, struct rt2x00_led, led_dev);
493 u32 reg;
494
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100495 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200496 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
497 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
498 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
499 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
500 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
501 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
502 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100503 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200504
505 return 0;
506}
507
508static void rt2800pci_init_led(struct rt2x00_dev *rt2x00dev,
509 struct rt2x00_led *led,
510 enum led_type type)
511{
512 led->rt2x00dev = rt2x00dev;
513 led->type = type;
514 led->led_dev.brightness_set = rt2800pci_brightness_set;
515 led->led_dev.blink_set = rt2800pci_blink_set;
516 led->flags = LED_INITIALIZED;
517}
518#endif /* CONFIG_RT2X00_LIB_LEDS */
519
520/*
521 * Configuration handlers.
522 */
523static void rt2800pci_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
524 struct rt2x00lib_crypto *crypto,
525 struct ieee80211_key_conf *key)
526{
527 struct mac_wcid_entry wcid_entry;
528 struct mac_iveiv_entry iveiv_entry;
529 u32 offset;
530 u32 reg;
531
532 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
533
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100534 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200535 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
536 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
537 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
538 (crypto->cmd == SET_KEY) * crypto->cipher);
539 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
540 (crypto->cmd == SET_KEY) * crypto->bssidx);
541 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100542 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200543
544 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
545
546 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
547 if ((crypto->cipher == CIPHER_TKIP) ||
548 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
549 (crypto->cipher == CIPHER_AES))
550 iveiv_entry.iv[3] |= 0x20;
551 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100552 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200553 &iveiv_entry, sizeof(iveiv_entry));
554
555 offset = MAC_WCID_ENTRY(key->hw_key_idx);
556
557 memset(&wcid_entry, 0, sizeof(wcid_entry));
558 if (crypto->cmd == SET_KEY)
559 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100560 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200561 &wcid_entry, sizeof(wcid_entry));
562}
563
564static int rt2800pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
565 struct rt2x00lib_crypto *crypto,
566 struct ieee80211_key_conf *key)
567{
568 struct hw_key_entry key_entry;
569 struct rt2x00_field32 field;
570 u32 offset;
571 u32 reg;
572
573 if (crypto->cmd == SET_KEY) {
574 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
575
576 memcpy(key_entry.key, crypto->key,
577 sizeof(key_entry.key));
578 memcpy(key_entry.tx_mic, crypto->tx_mic,
579 sizeof(key_entry.tx_mic));
580 memcpy(key_entry.rx_mic, crypto->rx_mic,
581 sizeof(key_entry.rx_mic));
582
583 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100584 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200585 &key_entry, sizeof(key_entry));
586 }
587
588 /*
589 * The cipher types are stored over multiple registers
590 * starting with SHARED_KEY_MODE_BASE each word will have
591 * 32 bits and contains the cipher types for 2 bssidx each.
592 * Using the correct defines correctly will cause overhead,
593 * so just calculate the correct offset.
594 */
595 field.bit_offset = 4 * (key->hw_key_idx % 8);
596 field.bit_mask = 0x7 << field.bit_offset;
597
598 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
599
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100600 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200601 rt2x00_set_field32(&reg, field,
602 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100603 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200604
605 /*
606 * Update WCID information
607 */
608 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
609
610 return 0;
611}
612
613static int rt2800pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
614 struct rt2x00lib_crypto *crypto,
615 struct ieee80211_key_conf *key)
616{
617 struct hw_key_entry key_entry;
618 u32 offset;
619
620 if (crypto->cmd == SET_KEY) {
621 /*
622 * 1 pairwise key is possible per AID, this means that the AID
623 * equals our hw_key_idx. Make sure the WCID starts _after_ the
624 * last possible shared key entry.
625 */
626 if (crypto->aid > (256 - 32))
627 return -ENOSPC;
628
629 key->hw_key_idx = 32 + crypto->aid;
630
631
632 memcpy(key_entry.key, crypto->key,
633 sizeof(key_entry.key));
634 memcpy(key_entry.tx_mic, crypto->tx_mic,
635 sizeof(key_entry.tx_mic));
636 memcpy(key_entry.rx_mic, crypto->rx_mic,
637 sizeof(key_entry.rx_mic));
638
639 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100640 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200641 &key_entry, sizeof(key_entry));
642 }
643
644 /*
645 * Update WCID information
646 */
647 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
648
649 return 0;
650}
651
652static void rt2800pci_config_filter(struct rt2x00_dev *rt2x00dev,
653 const unsigned int filter_flags)
654{
655 u32 reg;
656
657 /*
658 * Start configuration steps.
659 * Note that the version error will always be dropped
660 * and broadcast frames will always be accepted since
661 * there is no filter for it at this time.
662 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100663 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200664 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
665 !(filter_flags & FIF_FCSFAIL));
666 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
667 !(filter_flags & FIF_PLCPFAIL));
668 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
669 !(filter_flags & FIF_PROMISC_IN_BSS));
670 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
671 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
672 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
673 !(filter_flags & FIF_ALLMULTI));
674 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
675 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
676 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
677 !(filter_flags & FIF_CONTROL));
678 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
679 !(filter_flags & FIF_CONTROL));
680 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
681 !(filter_flags & FIF_CONTROL));
682 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
683 !(filter_flags & FIF_CONTROL));
684 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
685 !(filter_flags & FIF_CONTROL));
686 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
687 !(filter_flags & FIF_PSPOLL));
688 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
689 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
690 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
691 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100692 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200693}
694
695static void rt2800pci_config_intf(struct rt2x00_dev *rt2x00dev,
696 struct rt2x00_intf *intf,
697 struct rt2x00intf_conf *conf,
698 const unsigned int flags)
699{
700 unsigned int beacon_base;
701 u32 reg;
702
703 if (flags & CONFIG_UPDATE_TYPE) {
704 /*
705 * Clear current synchronisation setup.
706 * For the Beacon base registers we only need to clear
707 * the first byte since that byte contains the VALID and OWNER
708 * bits which (when set to 0) will invalidate the entire beacon.
709 */
710 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100711 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200712
713 /*
714 * Enable synchronisation.
715 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100716 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200717 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
718 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
719 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100720 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200721 }
722
723 if (flags & CONFIG_UPDATE_MAC) {
724 reg = le32_to_cpu(conf->mac[1]);
725 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
726 conf->mac[1] = cpu_to_le32(reg);
727
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100728 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200729 conf->mac, sizeof(conf->mac));
730 }
731
732 if (flags & CONFIG_UPDATE_BSSID) {
733 reg = le32_to_cpu(conf->bssid[1]);
734 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
735 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
736 conf->bssid[1] = cpu_to_le32(reg);
737
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100738 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200739 conf->bssid, sizeof(conf->bssid));
740 }
741}
742
743static void rt2800pci_config_erp(struct rt2x00_dev *rt2x00dev,
744 struct rt2x00lib_erp *erp)
745{
746 u32 reg;
747
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100748 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200749 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100750 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200751
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100752 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200753 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
754 !!erp->short_preamble);
755 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
756 !!erp->short_preamble);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100757 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200758
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100759 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200760 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
761 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100762 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200763
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100764 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200765 erp->basic_rates);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100766 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200767
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100768 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200769 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
770 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100771 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200772
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100773 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200774 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
775 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
776 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
777 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
778 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100779 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200780
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100781 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200782 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
783 erp->beacon_int * 16);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100784 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200785}
786
787static void rt2800pci_config_ant(struct rt2x00_dev *rt2x00dev,
788 struct antenna_setup *ant)
789{
790 u8 r1;
791 u8 r3;
792
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100793 rt2800_bbp_read(rt2x00dev, 1, &r1);
794 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200795
796 /*
797 * Configure the TX antenna.
798 */
799 switch ((int)ant->tx) {
800 case 1:
801 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
802 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
803 break;
804 case 2:
805 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
806 break;
807 case 3:
808 /* Do nothing */
809 break;
810 }
811
812 /*
813 * Configure the RX antenna.
814 */
815 switch ((int)ant->rx) {
816 case 1:
817 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
818 break;
819 case 2:
820 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
821 break;
822 case 3:
823 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
824 break;
825 }
826
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100827 rt2800_bbp_write(rt2x00dev, 3, r3);
828 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200829}
830
831static void rt2800pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
832 struct rt2x00lib_conf *libconf)
833{
834 u16 eeprom;
835 short lna_gain;
836
837 if (libconf->rf.channel <= 14) {
838 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
839 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
840 } else if (libconf->rf.channel <= 64) {
841 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
842 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
843 } else if (libconf->rf.channel <= 128) {
844 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
845 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
846 } else {
847 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
848 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
849 }
850
851 rt2x00dev->lna_gain = lna_gain;
852}
853
854static void rt2800pci_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
855 struct ieee80211_conf *conf,
856 struct rf_channel *rf,
857 struct channel_info *info)
858{
859 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
860
861 if (rt2x00dev->default_ant.tx == 1)
862 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
863
864 if (rt2x00dev->default_ant.rx == 1) {
865 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
866 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
867 } else if (rt2x00dev->default_ant.rx == 2)
868 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
869
870 if (rf->channel > 14) {
871 /*
872 * When TX power is below 0, we should increase it by 7 to
873 * make it a positive value (Minumum value is -7).
874 * However this means that values between 0 and 7 have
875 * double meaning, and we should set a 7DBm boost flag.
876 */
877 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
878 (info->tx_power1 >= 0));
879
880 if (info->tx_power1 < 0)
881 info->tx_power1 += 7;
882
883 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
884 TXPOWER_A_TO_DEV(info->tx_power1));
885
886 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
887 (info->tx_power2 >= 0));
888
889 if (info->tx_power2 < 0)
890 info->tx_power2 += 7;
891
892 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
893 TXPOWER_A_TO_DEV(info->tx_power2));
894 } else {
895 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
896 TXPOWER_G_TO_DEV(info->tx_power1));
897 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
898 TXPOWER_G_TO_DEV(info->tx_power2));
899 }
900
901 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
902
903 rt2800pci_rf_write(rt2x00dev, 1, rf->rf1);
904 rt2800pci_rf_write(rt2x00dev, 2, rf->rf2);
905 rt2800pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
906 rt2800pci_rf_write(rt2x00dev, 4, rf->rf4);
907
908 udelay(200);
909
910 rt2800pci_rf_write(rt2x00dev, 1, rf->rf1);
911 rt2800pci_rf_write(rt2x00dev, 2, rf->rf2);
912 rt2800pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
913 rt2800pci_rf_write(rt2x00dev, 4, rf->rf4);
914
915 udelay(200);
916
917 rt2800pci_rf_write(rt2x00dev, 1, rf->rf1);
918 rt2800pci_rf_write(rt2x00dev, 2, rf->rf2);
919 rt2800pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
920 rt2800pci_rf_write(rt2x00dev, 4, rf->rf4);
921}
922
923static void rt2800pci_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
924 struct ieee80211_conf *conf,
925 struct rf_channel *rf,
926 struct channel_info *info)
927{
928 u8 rfcsr;
929
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100930 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
931 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200932
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100933 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200934 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100935 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200936
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100937 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200938 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
939 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100940 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200941
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100942 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200943 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100944 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200945
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100946 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200947 rt2x00dev->calibration[conf_is_ht40(conf)]);
948
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100949 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200950 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100951 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200952}
953
954static void rt2800pci_config_channel(struct rt2x00_dev *rt2x00dev,
955 struct ieee80211_conf *conf,
956 struct rf_channel *rf,
957 struct channel_info *info)
958{
959 u32 reg;
960 unsigned int tx_pin;
961 u8 bbp;
962
963 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
964 rt2800pci_config_channel_rt2x(rt2x00dev, conf, rf, info);
965 else
966 rt2800pci_config_channel_rt3x(rt2x00dev, conf, rf, info);
967
968 /*
969 * Change BBP settings
970 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100971 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
972 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
973 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
974 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200975
976 if (rf->channel <= 14) {
977 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100978 rt2800_bbp_write(rt2x00dev, 82, 0x62);
979 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200980 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100981 rt2800_bbp_write(rt2x00dev, 82, 0x84);
982 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200983 }
984 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100985 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200986
987 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100988 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200989 else
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100990 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200991 }
992
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100993 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200994 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
995 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
996 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100997 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200998
999 tx_pin = 0;
1000
1001 /* Turn on unused PA or LNA when not using 1T or 1R */
1002 if (rt2x00dev->default_ant.tx != 1) {
1003 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1004 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1005 }
1006
1007 /* Turn on unused PA or LNA when not using 1T or 1R */
1008 if (rt2x00dev->default_ant.rx != 1) {
1009 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1010 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1011 }
1012
1013 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1014 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1015 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1016 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1017 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1018 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1019
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001020 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001021
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001022 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001023 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001024 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001025
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001026 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001027 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001028 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001029
1030 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
1031 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001032 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1033 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1034 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001035 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001036 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1037 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1038 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001039 }
1040 }
1041
1042 msleep(1);
1043}
1044
1045static void rt2800pci_config_txpower(struct rt2x00_dev *rt2x00dev,
1046 const int txpower)
1047{
1048 u32 reg;
1049 u32 value = TXPOWER_G_TO_DEV(txpower);
1050 u8 r1;
1051
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001052 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001053 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001054 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001055
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001056 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001057 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
1058 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
1059 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
1060 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
1061 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
1062 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
1063 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
1064 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001065 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001066
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001067 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001068 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
1069 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
1070 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
1071 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
1072 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
1073 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
1074 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
1075 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001076 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001077
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001078 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001079 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
1080 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
1081 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
1082 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
1083 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
1084 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
1085 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
1086 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001087 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001088
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001089 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001090 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
1091 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
1092 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
1093 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
1094 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
1095 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
1096 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
1097 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001098 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001099
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001100 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001101 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
1102 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
1103 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
1104 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001105 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001106}
1107
1108static void rt2800pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1109 struct rt2x00lib_conf *libconf)
1110{
1111 u32 reg;
1112
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001113 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001114 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1115 libconf->conf->short_frame_max_tx_count);
1116 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1117 libconf->conf->long_frame_max_tx_count);
1118 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1119 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1120 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1121 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001122 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001123}
1124
1125static void rt2800pci_config_ps(struct rt2x00_dev *rt2x00dev,
1126 struct rt2x00lib_conf *libconf)
1127{
1128 enum dev_state state =
1129 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1130 STATE_SLEEP : STATE_AWAKE;
1131 u32 reg;
1132
1133 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001134 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001135
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001136 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001137 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1138 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1139 libconf->conf->listen_interval - 1);
1140 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001141 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001142
1143 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1144 } else {
1145 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1146
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001147 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001148 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1149 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1150 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001151 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001152 }
1153}
1154
1155static void rt2800pci_config(struct rt2x00_dev *rt2x00dev,
1156 struct rt2x00lib_conf *libconf,
1157 const unsigned int flags)
1158{
1159 /* Always recalculate LNA gain before changing configuration */
1160 rt2800pci_config_lna_gain(rt2x00dev, libconf);
1161
1162 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1163 rt2800pci_config_channel(rt2x00dev, libconf->conf,
1164 &libconf->rf, &libconf->channel);
1165 if (flags & IEEE80211_CONF_CHANGE_POWER)
1166 rt2800pci_config_txpower(rt2x00dev, libconf->conf->power_level);
1167 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1168 rt2800pci_config_retry_limit(rt2x00dev, libconf);
1169 if (flags & IEEE80211_CONF_CHANGE_PS)
1170 rt2800pci_config_ps(rt2x00dev, libconf);
1171}
1172
1173/*
1174 * Link tuning
1175 */
1176static void rt2800pci_link_stats(struct rt2x00_dev *rt2x00dev,
1177 struct link_qual *qual)
1178{
1179 u32 reg;
1180
1181 /*
1182 * Update FCS error count from register.
1183 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001184 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001185 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1186}
1187
1188static u8 rt2800pci_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1189{
1190 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
1191 return 0x2e + rt2x00dev->lna_gain;
1192
1193 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1194 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1195 else
1196 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1197}
1198
1199static inline void rt2800pci_set_vgc(struct rt2x00_dev *rt2x00dev,
1200 struct link_qual *qual, u8 vgc_level)
1201{
1202 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001203 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001204 qual->vgc_level = vgc_level;
1205 qual->vgc_level_reg = vgc_level;
1206 }
1207}
1208
1209static void rt2800pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
1210 struct link_qual *qual)
1211{
1212 rt2800pci_set_vgc(rt2x00dev, qual,
1213 rt2800pci_get_default_vgc(rt2x00dev));
1214}
1215
1216static void rt2800pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1217 struct link_qual *qual, const u32 count)
1218{
1219 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1220 return;
1221
1222 /*
1223 * When RSSI is better then -80 increase VGC level with 0x10
1224 */
1225 rt2800pci_set_vgc(rt2x00dev, qual,
1226 rt2800pci_get_default_vgc(rt2x00dev) +
1227 ((qual->rssi > -80) * 0x10));
1228}
1229
1230/*
1231 * Firmware functions
1232 */
1233static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1234{
1235 return FIRMWARE_RT2860;
1236}
1237
1238static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1239 const u8 *data, const size_t len)
1240{
1241 u16 fw_crc;
1242 u16 crc;
1243
1244 /*
1245 * Only support 8kb firmware files.
1246 */
1247 if (len != 8192)
1248 return FW_BAD_LENGTH;
1249
1250 /*
1251 * The last 2 bytes in the firmware array are the crc checksum itself,
1252 * this means that we should never pass those 2 bytes to the crc
1253 * algorithm.
1254 */
1255 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1256
1257 /*
1258 * Use the crc ccitt algorithm.
1259 * This will return the same value as the legacy driver which
1260 * used bit ordering reversion on the both the firmware bytes
1261 * before input input as well as on the final output.
1262 * Obviously using crc ccitt directly is much more efficient.
1263 */
1264 crc = crc_ccitt(~0, data, len - 2);
1265
1266 /*
1267 * There is a small difference between the crc-itu-t + bitrev and
1268 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1269 * will be swapped, use swab16 to convert the crc to the correct
1270 * value.
1271 */
1272 crc = swab16(crc);
1273
1274 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1275}
1276
1277static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1278 const u8 *data, const size_t len)
1279{
1280 unsigned int i;
1281 u32 reg;
1282
1283 /*
1284 * Wait for stable hardware.
1285 */
1286 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001287 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001288 if (reg && reg != ~0)
1289 break;
1290 msleep(1);
1291 }
1292
1293 if (i == REGISTER_BUSY_COUNT) {
1294 ERROR(rt2x00dev, "Unstable hardware.\n");
1295 return -EBUSY;
1296 }
1297
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001298 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
1299 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001300
1301 /*
1302 * Disable DMA, will be reenabled later when enabling
1303 * the radio.
1304 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001305 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001306 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1307 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1308 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1309 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1310 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001311 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001312
1313 /*
1314 * enable Host program ram write selection
1315 */
1316 reg = 0;
1317 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001318 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001319
1320 /*
1321 * Write firmware to device.
1322 */
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001323 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001324 data, len);
1325
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001326 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
1327 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001328
1329 /*
1330 * Wait for device to stabilize.
1331 */
1332 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001333 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001334 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1335 break;
1336 msleep(1);
1337 }
1338
1339 if (i == REGISTER_BUSY_COUNT) {
1340 ERROR(rt2x00dev, "PBF system register not ready.\n");
1341 return -EBUSY;
1342 }
1343
1344 /*
1345 * Disable interrupts
1346 */
1347 rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
1348
1349 /*
1350 * Initialize BBP R/W access agent
1351 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001352 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1353 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001354
1355 return 0;
1356}
1357
1358/*
1359 * Initialization functions.
1360 */
1361static bool rt2800pci_get_entry_state(struct queue_entry *entry)
1362{
1363 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1364 u32 word;
1365
1366 if (entry->queue->qid == QID_RX) {
1367 rt2x00_desc_read(entry_priv->desc, 1, &word);
1368
1369 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
1370 } else {
1371 rt2x00_desc_read(entry_priv->desc, 1, &word);
1372
1373 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
1374 }
1375}
1376
1377static void rt2800pci_clear_entry(struct queue_entry *entry)
1378{
1379 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1380 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1381 u32 word;
1382
1383 if (entry->queue->qid == QID_RX) {
1384 rt2x00_desc_read(entry_priv->desc, 0, &word);
1385 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
1386 rt2x00_desc_write(entry_priv->desc, 0, word);
1387
1388 rt2x00_desc_read(entry_priv->desc, 1, &word);
1389 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
1390 rt2x00_desc_write(entry_priv->desc, 1, word);
1391 } else {
1392 rt2x00_desc_read(entry_priv->desc, 1, &word);
1393 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
1394 rt2x00_desc_write(entry_priv->desc, 1, word);
1395 }
1396}
1397
1398static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
1399{
1400 struct queue_entry_priv_pci *entry_priv;
1401 u32 reg;
1402
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001403 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001404 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1405 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1406 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1407 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1408 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1409 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1410 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001411 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001412
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001413 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1414 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001415
1416 /*
1417 * Initialize registers.
1418 */
1419 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001420 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
1421 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
1422 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
1423 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001424
1425 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001426 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
1427 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
1428 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
1429 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001430
1431 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001432 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
1433 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
1434 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
1435 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001436
1437 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001438 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
1439 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
1440 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
1441 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001442
1443 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001444 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
1445 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
1446 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
1447 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001448
1449 /*
1450 * Enable global DMA configuration
1451 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001452 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001453 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1454 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1455 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001456 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001457
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001458 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001459
1460 return 0;
1461}
1462
1463static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
1464{
1465 u32 reg;
1466 unsigned int i;
1467
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001468 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001469
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001470 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001471 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1472 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001473 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001474
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001475 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001476
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001477 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001478 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1479 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1480 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1481 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001482 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001483
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001484 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001485 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1486 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1487 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1488 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001489 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001490
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001491 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1492 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001493
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001494 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001495
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001496 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001497 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1498 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1499 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1500 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1501 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1502 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001503 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001504
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001505 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1506 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001507
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001508 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001509 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1510 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1511 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1512 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1513 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1514 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1515 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1516 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001517 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001518
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001519 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001520 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1521 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001522 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001523
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001524 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001525 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1526 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1527 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1528 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1529 else
1530 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1531 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1532 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001533 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001534
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001535 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001536
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001537 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001538 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1539 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1540 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1541 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1542 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001543 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001544
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001545 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001546 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1547 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1548 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1549 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1550 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1551 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1552 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1553 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1554 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001555 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001556
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001557 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001558 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1559 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1560 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1561 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1562 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1563 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1564 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1565 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1566 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001567 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001568
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001569 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001570 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1571 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1572 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1573 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1574 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1575 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1576 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1577 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1578 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001579 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001580
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001581 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001582 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1583 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1584 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1585 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1586 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1587 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1588 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1589 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1590 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001591 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001592
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001593 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001594 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1595 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1596 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1597 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1598 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1599 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1600 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1601 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1602 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001603 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001604
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001605 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001606 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1607 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1608 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1609 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1610 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1611 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1612 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1613 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1614 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001615 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001616
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001617 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1618 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001619
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001620 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001621 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1622 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1623 IEEE80211_MAX_RTS_THRESHOLD);
1624 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001625 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001626
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001627 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1628 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001629
1630 /*
1631 * ASIC will keep garbage value after boot, clear encryption keys.
1632 */
1633 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001634 rt2800_register_write(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001635 SHARED_KEY_MODE_ENTRY(i), 0);
1636
1637 for (i = 0; i < 256; i++) {
1638 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001639 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001640 wcid, sizeof(wcid));
1641
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001642 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1643 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001644 }
1645
1646 /*
1647 * Clear all beacons
1648 * For the Beacon base registers we only need to clear
1649 * the first byte since that byte contains the VALID and OWNER
1650 * bits which (when set to 0) will invalidate the entire beacon.
1651 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001652 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1653 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1654 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1655 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1656 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1657 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1658 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1659 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001660
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001661 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001662 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1663 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1664 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1665 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1666 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1667 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1668 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1669 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001670 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001671
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001672 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001673 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1674 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1675 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1676 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1677 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1678 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1679 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1680 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001681 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001682
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001683 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001684 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1685 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1686 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1687 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1688 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1689 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1690 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1691 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001692 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001693
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001694 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001695 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1696 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1697 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1698 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001699 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001700
1701 /*
1702 * We must clear the error counters.
1703 * These registers are cleared on read,
1704 * so we may pass a useless variable to store the value.
1705 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001706 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1707 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1708 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1709 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1710 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1711 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001712
1713 return 0;
1714}
1715
1716static int rt2800pci_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1717{
1718 unsigned int i;
1719 u32 reg;
1720
1721 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001722 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001723 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1724 return 0;
1725
1726 udelay(REGISTER_BUSY_DELAY);
1727 }
1728
1729 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1730 return -EACCES;
1731}
1732
1733static int rt2800pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1734{
1735 unsigned int i;
1736 u8 value;
1737
1738 /*
1739 * BBP was enabled after firmware was loaded,
1740 * but we need to reactivate it now.
1741 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001742 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1743 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001744 msleep(1);
1745
1746 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001747 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001748 if ((value != 0xff) && (value != 0x00))
1749 return 0;
1750 udelay(REGISTER_BUSY_DELAY);
1751 }
1752
1753 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1754 return -EACCES;
1755}
1756
1757static int rt2800pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1758{
1759 unsigned int i;
1760 u16 eeprom;
1761 u8 reg_id;
1762 u8 value;
1763
1764 if (unlikely(rt2800pci_wait_bbp_rf_ready(rt2x00dev) ||
1765 rt2800pci_wait_bbp_ready(rt2x00dev)))
1766 return -EACCES;
1767
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001768 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1769 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1770 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1771 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1772 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1773 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1774 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1775 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1776 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1777 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1778 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1779 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1780 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1781 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001782
1783 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001784 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1785 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001786 }
1787
1788 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001789 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001790
1791 if (rt2x00_rt(&rt2x00dev->chip, RT3052)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001792 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1793 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1794 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001795 }
1796
1797 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1798 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1799
1800 if (eeprom != 0xffff && eeprom != 0x0000) {
1801 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1802 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001803 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001804 }
1805 }
1806
1807 return 0;
1808}
1809
1810static u8 rt2800pci_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1811 bool bw40, u8 rfcsr24, u8 filter_target)
1812{
1813 unsigned int i;
1814 u8 bbp;
1815 u8 rfcsr;
1816 u8 passband;
1817 u8 stopband;
1818 u8 overtuned = 0;
1819
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001820 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001821
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001822 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001823 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001824 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001825
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001826 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001827 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001828 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001829
1830 /*
1831 * Set power & frequency of passband test tone
1832 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001833 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001834
1835 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001836 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001837 msleep(1);
1838
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001839 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001840 if (passband)
1841 break;
1842 }
1843
1844 /*
1845 * Set power & frequency of stopband test tone
1846 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001847 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001848
1849 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001850 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001851 msleep(1);
1852
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001853 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001854
1855 if ((passband - stopband) <= filter_target) {
1856 rfcsr24++;
1857 overtuned += ((passband - stopband) == filter_target);
1858 } else
1859 break;
1860
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001861 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001862 }
1863
1864 rfcsr24 -= !!overtuned;
1865
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001866 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001867 return rfcsr24;
1868}
1869
1870static int rt2800pci_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1871{
1872 u8 rfcsr;
1873 u8 bbp;
1874
1875 if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
1876 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
1877 !rt2x00_rf(&rt2x00dev->chip, RF3022))
1878 return 0;
1879
1880 /*
1881 * Init RF calibration.
1882 */
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001883 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001884 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001885 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001886 msleep(1);
1887 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001888 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001889
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001890 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1891 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1892 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1893 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1894 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1895 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1896 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1897 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1898 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1899 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1900 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1901 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1902 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1903 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1904 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1905 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1906 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1907 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1908 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1909 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1910 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1911 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1912 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1913 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1914 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1915 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1916 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1917 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1918 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1919 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001920
1921 /*
1922 * Set RX Filter calibration for 20MHz and 40MHz
1923 */
1924 rt2x00dev->calibration[0] =
1925 rt2800pci_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1926 rt2x00dev->calibration[1] =
1927 rt2800pci_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1928
1929 /*
1930 * Set back to initial state
1931 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001932 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001933
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001934 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001935 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001936 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001937
1938 /*
1939 * set BBP back to BW20
1940 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001941 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001942 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001943 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001944
1945 return 0;
1946}
1947
1948/*
1949 * Device state switch handlers.
1950 */
1951static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1952 enum dev_state state)
1953{
1954 u32 reg;
1955
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001956 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001957 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1958 (state == STATE_RADIO_RX_ON) ||
1959 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001960 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001961}
1962
1963static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1964 enum dev_state state)
1965{
1966 int mask = (state == STATE_RADIO_IRQ_ON);
1967 u32 reg;
1968
1969 /*
1970 * When interrupts are being enabled, the interrupt registers
1971 * should clear the register to assure a clean state.
1972 */
1973 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001974 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1975 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001976 }
1977
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001978 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001979 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
1980 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
1981 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
1982 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
1983 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
1984 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
1985 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
1986 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
1987 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
1988 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
1989 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
1990 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
1991 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
1992 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
1993 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
1994 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
1995 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
1996 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001997 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001998}
1999
2000static int rt2800pci_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
2001{
2002 unsigned int i;
2003 u32 reg;
2004
2005 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002006 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002007 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
2008 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
2009 return 0;
2010
2011 msleep(1);
2012 }
2013
2014 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
2015 return -EACCES;
2016}
2017
2018static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
2019{
2020 u32 reg;
2021 u16 word;
2022
2023 /*
2024 * Initialize all registers.
2025 */
2026 if (unlikely(rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2027 rt2800pci_init_queues(rt2x00dev) ||
2028 rt2800pci_init_registers(rt2x00dev) ||
2029 rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2030 rt2800pci_init_bbp(rt2x00dev) ||
2031 rt2800pci_init_rfcsr(rt2x00dev)))
2032 return -EIO;
2033
2034 /*
2035 * Send signal to firmware during boot time.
2036 */
2037 rt2800pci_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
2038
2039 /*
2040 * Enable RX.
2041 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002042 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002043 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2044 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002045 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002046
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002047 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002048 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2049 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2050 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2051 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002052 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002053
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002054 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002055 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2056 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002057 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002058
2059 /*
2060 * Initialize LED control
2061 */
2062 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
2063 rt2800pci_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
2064 word & 0xff, (word >> 8) & 0xff);
2065
2066 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
2067 rt2800pci_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
2068 word & 0xff, (word >> 8) & 0xff);
2069
2070 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
2071 rt2800pci_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
2072 word & 0xff, (word >> 8) & 0xff);
2073
2074 return 0;
2075}
2076
2077static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
2078{
2079 u32 reg;
2080
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002081 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002082 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2083 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2084 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2085 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2086 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002087 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002088
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002089 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
2090 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
2091 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002092
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002093 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002094
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002095 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002096 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
2097 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
2098 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
2099 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
2100 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
2101 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
2102 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002103 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002104
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002105 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
2106 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002107
2108 /* Wait for DMA, ignore error */
2109 rt2800pci_wait_wpdma_ready(rt2x00dev);
2110}
2111
2112static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
2113 enum dev_state state)
2114{
2115 /*
2116 * Always put the device to sleep (even when we intend to wakeup!)
2117 * if the device is booting and wasn't asleep it will return
2118 * failure when attempting to wakeup.
2119 */
2120 rt2800pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
2121
2122 if (state == STATE_AWAKE) {
2123 rt2800pci_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
2124 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
2125 }
2126
2127 return 0;
2128}
2129
2130static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
2131 enum dev_state state)
2132{
2133 int retval = 0;
2134
2135 switch (state) {
2136 case STATE_RADIO_ON:
2137 /*
2138 * Before the radio can be enabled, the device first has
2139 * to be woken up. After that it needs a bit of time
2140 * to be fully awake and then the radio can be enabled.
2141 */
2142 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
2143 msleep(1);
2144 retval = rt2800pci_enable_radio(rt2x00dev);
2145 break;
2146 case STATE_RADIO_OFF:
2147 /*
2148 * After the radio has been disabled, the device should
2149 * be put to sleep for powersaving.
2150 */
2151 rt2800pci_disable_radio(rt2x00dev);
2152 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
2153 break;
2154 case STATE_RADIO_RX_ON:
2155 case STATE_RADIO_RX_ON_LINK:
2156 case STATE_RADIO_RX_OFF:
2157 case STATE_RADIO_RX_OFF_LINK:
2158 rt2800pci_toggle_rx(rt2x00dev, state);
2159 break;
2160 case STATE_RADIO_IRQ_ON:
2161 case STATE_RADIO_IRQ_OFF:
2162 rt2800pci_toggle_irq(rt2x00dev, state);
2163 break;
2164 case STATE_DEEP_SLEEP:
2165 case STATE_SLEEP:
2166 case STATE_STANDBY:
2167 case STATE_AWAKE:
2168 retval = rt2800pci_set_state(rt2x00dev, state);
2169 break;
2170 default:
2171 retval = -ENOTSUPP;
2172 break;
2173 }
2174
2175 if (unlikely(retval))
2176 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
2177 state, retval);
2178
2179 return retval;
2180}
2181
2182/*
2183 * TX descriptor initialization
2184 */
2185static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
2186 struct sk_buff *skb,
2187 struct txentry_desc *txdesc)
2188{
2189 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
2190 __le32 *txd = skbdesc->desc;
2191 __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->hw->extra_tx_headroom);
2192 u32 word;
2193
2194 /*
2195 * Initialize TX Info descriptor
2196 */
2197 rt2x00_desc_read(txwi, 0, &word);
2198 rt2x00_set_field32(&word, TXWI_W0_FRAG,
2199 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2200 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
2201 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
2202 rt2x00_set_field32(&word, TXWI_W0_TS,
2203 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
2204 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
2205 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
2206 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
2207 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2208 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2209 rt2x00_set_field32(&word, TXWI_W0_BW,
2210 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2211 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2212 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2213 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2214 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2215 rt2x00_desc_write(txwi, 0, word);
2216
2217 rt2x00_desc_read(txwi, 1, &word);
2218 rt2x00_set_field32(&word, TXWI_W1_ACK,
2219 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2220 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2221 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2222 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2223 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2224 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Bartlomiej Zolnierkiewiczf644fea2009-11-04 18:32:24 +01002225 txdesc->key_idx : 0xff);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002226 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2227 skb->len - txdesc->l2pad);
2228 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
2229 skbdesc->entry->queue->qid + 1);
2230 rt2x00_desc_write(txwi, 1, word);
2231
2232 /*
2233 * Always write 0 to IV/EIV fields, hardware will insert the IV
Bartlomiej Zolnierkiewicz77dba492009-11-04 18:32:40 +01002234 * from the IVEIV register when TXD_W3_WIV is set to 0.
2235 * When TXD_W3_WIV is set to 1 it will use the IV data
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002236 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2237 * crypto entry in the registers should be used to encrypt the frame.
2238 */
2239 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2240 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2241
2242 /*
2243 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
2244 * must contains a TXWI structure + 802.11 header + padding + 802.11
2245 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
2246 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
2247 * data. It means that LAST_SEC0 is always 0.
2248 */
2249
2250 /*
2251 * Initialize TX descriptor
2252 */
2253 rt2x00_desc_read(txd, 0, &word);
2254 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
2255 rt2x00_desc_write(txd, 0, word);
2256
2257 rt2x00_desc_read(txd, 1, &word);
2258 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
2259 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
2260 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2261 rt2x00_set_field32(&word, TXD_W1_BURST,
2262 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2263 rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
2264 rt2x00dev->hw->extra_tx_headroom);
2265 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
2266 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
2267 rt2x00_desc_write(txd, 1, word);
2268
2269 rt2x00_desc_read(txd, 2, &word);
2270 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
2271 skbdesc->skb_dma + rt2x00dev->hw->extra_tx_headroom);
2272 rt2x00_desc_write(txd, 2, word);
2273
2274 rt2x00_desc_read(txd, 3, &word);
2275 rt2x00_set_field32(&word, TXD_W3_WIV,
2276 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2277 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
2278 rt2x00_desc_write(txd, 3, word);
2279}
2280
2281/*
2282 * TX data initialization
2283 */
2284static void rt2800pci_write_beacon(struct queue_entry *entry)
2285{
2286 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2287 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2288 unsigned int beacon_base;
2289 u32 reg;
2290
2291 /*
2292 * Disable beaconing while we are reloading the beacon data,
2293 * otherwise we might be sending out invalid data.
2294 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002295 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002296 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002297 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002298
2299 /*
2300 * Write entire beacon with descriptor to register.
2301 */
2302 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002303 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002304 beacon_base,
2305 skbdesc->desc, skbdesc->desc_len);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002306 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002307 beacon_base + skbdesc->desc_len,
2308 entry->skb->data, entry->skb->len);
2309
2310 /*
2311 * Clean up beacon skb.
2312 */
2313 dev_kfree_skb_any(entry->skb);
2314 entry->skb = NULL;
2315}
2316
2317static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2318 const enum data_queue_qid queue_idx)
2319{
2320 struct data_queue *queue;
2321 unsigned int idx, qidx = 0;
2322 u32 reg;
2323
2324 if (queue_idx == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002325 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002326 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2327 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2328 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2329 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002330 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002331 }
2332 return;
2333 }
2334
2335 if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
2336 return;
2337
2338 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2339 idx = queue->index[Q_INDEX];
2340
2341 if (queue_idx == QID_MGMT)
2342 qidx = 5;
2343 else
2344 qidx = queue_idx;
2345
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002346 rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002347}
2348
2349static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
2350 const enum data_queue_qid qid)
2351{
2352 u32 reg;
2353
2354 if (qid == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002355 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002356 return;
2357 }
2358
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002359 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002360 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
2361 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
2362 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
2363 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002364 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002365}
2366
2367/*
2368 * RX control handlers
2369 */
2370static void rt2800pci_fill_rxdone(struct queue_entry *entry,
2371 struct rxdone_entry_desc *rxdesc)
2372{
2373 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2374 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2375 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
2376 __le32 *rxd = entry_priv->desc;
2377 __le32 *rxwi = (__le32 *)entry->skb->data;
2378 u32 rxd3;
2379 u32 rxwi0;
2380 u32 rxwi1;
2381 u32 rxwi2;
2382 u32 rxwi3;
2383
2384 rt2x00_desc_read(rxd, 3, &rxd3);
2385 rt2x00_desc_read(rxwi, 0, &rxwi0);
2386 rt2x00_desc_read(rxwi, 1, &rxwi1);
2387 rt2x00_desc_read(rxwi, 2, &rxwi2);
2388 rt2x00_desc_read(rxwi, 3, &rxwi3);
2389
2390 if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
2391 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2392
2393 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2394 /*
2395 * Unfortunately we don't know the cipher type used during
2396 * decryption. This prevents us from correct providing
2397 * correct statistics through debugfs.
2398 */
2399 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2400 rxdesc->cipher_status =
2401 rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
2402 }
2403
2404 if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
2405 /*
2406 * Hardware has stripped IV/EIV data from 802.11 frame during
2407 * decryption. Unfortunately the descriptor doesn't contain
2408 * any fields with the EIV/IV data either, so they can't
2409 * be restored by rt2x00lib.
2410 */
2411 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2412
2413 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2414 rxdesc->flags |= RX_FLAG_DECRYPTED;
2415 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2416 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2417 }
2418
2419 if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
2420 rxdesc->dev_flags |= RXDONE_MY_BSS;
2421
2422 if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD)) {
2423 rxdesc->dev_flags |= RXDONE_L2PAD;
2424 skbdesc->flags |= SKBDESC_L2_PADDED;
2425 }
2426
2427 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2428 rxdesc->flags |= RX_FLAG_SHORT_GI;
2429
2430 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2431 rxdesc->flags |= RX_FLAG_40MHZ;
2432
2433 /*
2434 * Detect RX rate, always use MCS as signal type.
2435 */
2436 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2437 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2438 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2439
2440 /*
2441 * Mask of 0x8 bit to remove the short preamble flag.
2442 */
2443 if (rxdesc->rate_mode == RATE_MODE_CCK)
2444 rxdesc->signal &= ~0x8;
2445
2446 rxdesc->rssi =
2447 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2448 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2449
2450 rxdesc->noise =
2451 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2452 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2453
2454 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2455
2456 /*
2457 * Set RX IDX in register to inform hardware that we have handled
2458 * this entry and it is available for reuse again.
2459 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002460 rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002461
2462 /*
2463 * Remove TXWI descriptor from start of buffer.
2464 */
2465 skb_pull(entry->skb, RXWI_DESC_SIZE);
2466 skb_trim(entry->skb, rxdesc->size);
2467}
2468
2469/*
2470 * Interrupt functions.
2471 */
2472static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
2473{
2474 struct data_queue *queue;
2475 struct queue_entry *entry;
2476 struct queue_entry *entry_done;
2477 struct queue_entry_priv_pci *entry_priv;
2478 struct txdone_entry_desc txdesc;
2479 u32 word;
2480 u32 reg;
2481 u32 old_reg;
2482 unsigned int type;
2483 unsigned int index;
2484 u16 mcs, real_mcs;
2485
2486 /*
2487 * During each loop we will compare the freshly read
2488 * TX_STA_FIFO register value with the value read from
2489 * the previous loop. If the 2 values are equal then
2490 * we should stop processing because the chance it
2491 * quite big that the device has been unplugged and
2492 * we risk going into an endless loop.
2493 */
2494 old_reg = 0;
2495
2496 while (1) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002497 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002498 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
2499 break;
2500
2501 if (old_reg == reg)
2502 break;
2503 old_reg = reg;
2504
2505 /*
2506 * Skip this entry when it contains an invalid
2507 * queue identication number.
2508 */
2509 type = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
2510 if (type >= QID_RX)
2511 continue;
2512
2513 queue = rt2x00queue_get_queue(rt2x00dev, type);
2514 if (unlikely(!queue))
2515 continue;
2516
2517 /*
2518 * Skip this entry when it contains an invalid
2519 * index number.
2520 */
2521 index = rt2x00_get_field32(reg, TX_STA_FIFO_WCID) - 1;
2522 if (unlikely(index >= queue->limit))
2523 continue;
2524
2525 entry = &queue->entries[index];
2526 entry_priv = entry->priv_data;
2527 rt2x00_desc_read((__le32 *)entry->skb->data, 0, &word);
2528
2529 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2530 while (entry != entry_done) {
2531 /*
2532 * Catch up.
2533 * Just report any entries we missed as failed.
2534 */
2535 WARNING(rt2x00dev,
2536 "TX status report missed for entry %d\n",
2537 entry_done->entry_idx);
2538
2539 txdesc.flags = 0;
2540 __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
2541 txdesc.retry = 0;
2542
2543 rt2x00lib_txdone(entry_done, &txdesc);
2544 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2545 }
2546
2547 /*
2548 * Obtain the status about this packet.
2549 */
2550 txdesc.flags = 0;
2551 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS))
2552 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2553 else
2554 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2555
2556 /*
2557 * Ralink has a retry mechanism using a global fallback
2558 * table. We setup this fallback table to try immediate
2559 * lower rate for all rates. In the TX_STA_FIFO,
2560 * the MCS field contains the MCS used for the successfull
2561 * transmission. If the first transmission succeed,
2562 * we have mcs == tx_mcs. On the second transmission,
2563 * we have mcs = tx_mcs - 1. So the number of
2564 * retry is (tx_mcs - mcs).
2565 */
2566 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
2567 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
2568 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2569 txdesc.retry = mcs - min(mcs, real_mcs);
2570
2571 rt2x00lib_txdone(entry, &txdesc);
2572 }
2573}
2574
2575static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
2576{
2577 struct rt2x00_dev *rt2x00dev = dev_instance;
2578 u32 reg;
2579
2580 /* Read status and ACK all interrupts */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002581 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2582 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002583
2584 if (!reg)
2585 return IRQ_NONE;
2586
2587 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2588 return IRQ_HANDLED;
2589
2590 /*
2591 * 1 - Rx ring done interrupt.
2592 */
2593 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
2594 rt2x00pci_rxdone(rt2x00dev);
2595
2596 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
2597 rt2800pci_txdone(rt2x00dev);
2598
2599 return IRQ_HANDLED;
2600}
2601
2602/*
2603 * Device probe functions.
2604 */
2605static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2606{
2607 u16 word;
2608 u8 *mac;
2609 u8 default_lna_gain;
2610
2611 /*
2612 * Read EEPROM into buffer
2613 */
2614 switch(rt2x00dev->chip.rt) {
2615 case RT2880:
2616 case RT3052:
2617 rt2800pci_read_eeprom_soc(rt2x00dev);
2618 break;
2619 case RT3090:
2620 rt2800pci_read_eeprom_efuse(rt2x00dev);
2621 break;
2622 default:
2623 rt2800pci_read_eeprom_pci(rt2x00dev);
2624 break;
2625 }
2626
2627 /*
2628 * Start validation of the data that has been read.
2629 */
2630 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2631 if (!is_valid_ether_addr(mac)) {
2632 random_ether_addr(mac);
2633 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2634 }
2635
2636 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2637 if (word == 0xffff) {
2638 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2639 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2640 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2641 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2642 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2643 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2644 /*
2645 * There is a max of 2 RX streams for RT2860 series
2646 */
2647 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2648 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2649 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2650 }
2651
2652 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2653 if (word == 0xffff) {
2654 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2655 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2656 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2657 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2658 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2659 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2660 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2661 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2662 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2663 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2664 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2665 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2666 }
2667
2668 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2669 if ((word & 0x00ff) == 0x00ff) {
2670 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2671 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2672 LED_MODE_TXRX_ACTIVITY);
2673 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2674 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2675 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2676 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2677 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2678 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2679 }
2680
2681 /*
2682 * During the LNA validation we are going to use
2683 * lna0 as correct value. Note that EEPROM_LNA
2684 * is never validated.
2685 */
2686 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2687 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2688
2689 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2690 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2691 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2692 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2693 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2694 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2695
2696 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2697 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2698 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2699 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2700 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2701 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2702 default_lna_gain);
2703 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2704
2705 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2706 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2707 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2708 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2709 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2710 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2711
2712 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2713 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2714 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2715 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2716 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2717 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2718 default_lna_gain);
2719 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2720
2721 return 0;
2722}
2723
2724static int rt2800pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2725{
2726 u32 reg;
2727 u16 value;
2728 u16 eeprom;
2729
2730 /*
2731 * Read EEPROM word for configuration.
2732 */
2733 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2734
2735 /*
2736 * Identify RF chipset.
2737 */
2738 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002739 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002740 rt2x00_set_chip_rf(rt2x00dev, value, reg);
2741
2742 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2743 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2744 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2745 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2746 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2747 !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
2748 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
2749 !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
2750 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2751 return -ENODEV;
2752 }
2753
2754 /*
2755 * Identify default antenna configuration.
2756 */
2757 rt2x00dev->default_ant.tx =
2758 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2759 rt2x00dev->default_ant.rx =
2760 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2761
2762 /*
2763 * Read frequency offset and RF programming sequence.
2764 */
2765 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2766 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2767
2768 /*
2769 * Read external LNA informations.
2770 */
2771 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2772
2773 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2774 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2775 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2776 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2777
2778 /*
2779 * Detect if this device has an hardware controlled radio.
2780 */
2781 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2782 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2783
2784 /*
2785 * Store led settings, for correct led behaviour.
2786 */
2787#ifdef CONFIG_RT2X00_LIB_LEDS
2788 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2789 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2790 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2791
2792 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2793#endif /* CONFIG_RT2X00_LIB_LEDS */
2794
2795 return 0;
2796}
2797
2798/*
2799 * RF value list for rt2860
2800 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2801 */
2802static const struct rf_channel rf_vals[] = {
2803 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2804 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2805 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2806 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2807 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2808 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2809 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2810 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2811 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2812 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2813 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2814 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2815 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2816 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2817
2818 /* 802.11 UNI / HyperLan 2 */
2819 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2820 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2821 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2822 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2823 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2824 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2825 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2826 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2827 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2828 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2829 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2830 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2831
2832 /* 802.11 HyperLan 2 */
2833 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2834 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2835 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2836 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2837 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2838 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2839 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2840 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2841 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2842 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2843 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2844 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2845 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2846 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2847 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2848 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2849
2850 /* 802.11 UNII */
2851 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2852 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2853 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2854 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2855 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2856 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2857 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2858
2859 /* 802.11 Japan */
2860 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2861 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2862 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2863 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2864 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2865 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2866 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2867};
2868
2869static int rt2800pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2870{
2871 struct hw_mode_spec *spec = &rt2x00dev->spec;
2872 struct channel_info *info;
2873 char *tx_power1;
2874 char *tx_power2;
2875 unsigned int i;
2876 u16 eeprom;
2877
2878 /*
2879 * Initialize all hw fields.
2880 */
2881 rt2x00dev->hw->flags =
2882 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2883 IEEE80211_HW_SIGNAL_DBM |
2884 IEEE80211_HW_SUPPORTS_PS |
2885 IEEE80211_HW_PS_NULLFUNC_STACK;
2886 rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
2887
2888 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2889 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2890 rt2x00_eeprom_addr(rt2x00dev,
2891 EEPROM_MAC_ADDR_0));
2892
2893 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2894
2895 /*
2896 * Initialize hw_mode information.
2897 */
2898 spec->supported_bands = SUPPORT_BAND_2GHZ;
2899 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2900
2901 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2902 rt2x00_rf(&rt2x00dev->chip, RF2720) ||
2903 rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2904 rt2x00_rf(&rt2x00dev->chip, RF3021) ||
2905 rt2x00_rf(&rt2x00dev->chip, RF3022) ||
2906 rt2x00_rf(&rt2x00dev->chip, RF2020) ||
2907 rt2x00_rf(&rt2x00dev->chip, RF3052)) {
2908 spec->num_channels = 14;
2909 spec->channels = rf_vals;
2910 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2911 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2912 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2913 spec->num_channels = ARRAY_SIZE(rf_vals);
2914 spec->channels = rf_vals;
2915 }
2916
2917 /*
2918 * Initialize HT information.
2919 */
2920 spec->ht.ht_supported = true;
2921 spec->ht.cap =
2922 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2923 IEEE80211_HT_CAP_GRN_FLD |
2924 IEEE80211_HT_CAP_SGI_20 |
2925 IEEE80211_HT_CAP_SGI_40 |
2926 IEEE80211_HT_CAP_TX_STBC |
2927 IEEE80211_HT_CAP_RX_STBC |
2928 IEEE80211_HT_CAP_PSMP_SUPPORT;
2929 spec->ht.ampdu_factor = 3;
2930 spec->ht.ampdu_density = 4;
2931 spec->ht.mcs.tx_params =
2932 IEEE80211_HT_MCS_TX_DEFINED |
2933 IEEE80211_HT_MCS_TX_RX_DIFF |
2934 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2935 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2936
2937 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2938 case 3:
2939 spec->ht.mcs.rx_mask[2] = 0xff;
2940 case 2:
2941 spec->ht.mcs.rx_mask[1] = 0xff;
2942 case 1:
2943 spec->ht.mcs.rx_mask[0] = 0xff;
2944 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2945 break;
2946 }
2947
2948 /*
2949 * Create channel information array
2950 */
2951 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2952 if (!info)
2953 return -ENOMEM;
2954
2955 spec->channels_info = info;
2956
2957 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2958 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2959
2960 for (i = 0; i < 14; i++) {
2961 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2962 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2963 }
2964
2965 if (spec->num_channels > 14) {
2966 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2967 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2968
2969 for (i = 14; i < spec->num_channels; i++) {
2970 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2971 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2972 }
2973 }
2974
2975 return 0;
2976}
2977
2978static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2979{
2980 int retval;
2981
2982 /*
2983 * Allocate eeprom data.
2984 */
2985 retval = rt2800pci_validate_eeprom(rt2x00dev);
2986 if (retval)
2987 return retval;
2988
2989 retval = rt2800pci_init_eeprom(rt2x00dev);
2990 if (retval)
2991 return retval;
2992
2993 /*
2994 * Initialize hw specifications.
2995 */
2996 retval = rt2800pci_probe_hw_mode(rt2x00dev);
2997 if (retval)
2998 return retval;
2999
3000 /*
3001 * This device has multiple filters for control frames
3002 * and has a separate filter for PS Poll frames.
3003 */
3004 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
3005 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
3006
3007 /*
3008 * This device requires firmware.
3009 */
3010 if (!rt2x00_rt(&rt2x00dev->chip, RT2880) &&
3011 !rt2x00_rt(&rt2x00dev->chip, RT3052))
3012 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
3013 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
3014 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
3015 if (!modparam_nohwcrypt)
3016 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
3017
3018 /*
3019 * Set the rssi offset.
3020 */
3021 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
3022
3023 return 0;
3024}
3025
3026/*
3027 * IEEE80211 stack callback functions.
3028 */
3029static void rt2800pci_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
3030 u32 *iv32, u16 *iv16)
3031{
3032 struct rt2x00_dev *rt2x00dev = hw->priv;
3033 struct mac_iveiv_entry iveiv_entry;
3034 u32 offset;
3035
3036 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01003037 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003038 &iveiv_entry, sizeof(iveiv_entry));
3039
3040 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
3041 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
3042}
3043
3044static int rt2800pci_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
3045{
3046 struct rt2x00_dev *rt2x00dev = hw->priv;
3047 u32 reg;
3048 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3049
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003050 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003051 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003052 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003053
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003054 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003055 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003056 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003057
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003058 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003059 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003060 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003061
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003062 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003063 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003064 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003065
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003066 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003067 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003068 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003069
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003070 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003071 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003072 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003073
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003074 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003075 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003076 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003077
3078 return 0;
3079}
3080
3081static int rt2800pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3082 const struct ieee80211_tx_queue_params *params)
3083{
3084 struct rt2x00_dev *rt2x00dev = hw->priv;
3085 struct data_queue *queue;
3086 struct rt2x00_field32 field;
3087 int retval;
3088 u32 reg;
3089 u32 offset;
3090
3091 /*
3092 * First pass the configuration through rt2x00lib, that will
3093 * update the queue settings and validate the input. After that
3094 * we are free to update the registers based on the value
3095 * in the queue parameter.
3096 */
3097 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3098 if (retval)
3099 return retval;
3100
3101 /*
3102 * We only need to perform additional register initialization
3103 * for WMM queues/
3104 */
3105 if (queue_idx >= 4)
3106 return 0;
3107
3108 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3109
3110 /* Update WMM TXOP register */
3111 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3112 field.bit_offset = (queue_idx & 1) * 16;
3113 field.bit_mask = 0xffff << field.bit_offset;
3114
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003115 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003116 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003117 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003118
3119 /* Update WMM registers */
3120 field.bit_offset = queue_idx * 4;
3121 field.bit_mask = 0xf << field.bit_offset;
3122
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003123 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003124 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003125 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003126
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003127 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003128 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003129 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003130
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003131 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003132 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003133 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003134
3135 /* Update EDCA registers */
3136 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3137
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003138 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003139 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3140 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3141 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3142 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003143 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003144
3145 return 0;
3146}
3147
3148static u64 rt2800pci_get_tsf(struct ieee80211_hw *hw)
3149{
3150 struct rt2x00_dev *rt2x00dev = hw->priv;
3151 u64 tsf;
3152 u32 reg;
3153
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003154 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003155 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003156 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003157 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3158
3159 return tsf;
3160}
3161
3162static const struct ieee80211_ops rt2800pci_mac80211_ops = {
3163 .tx = rt2x00mac_tx,
3164 .start = rt2x00mac_start,
3165 .stop = rt2x00mac_stop,
3166 .add_interface = rt2x00mac_add_interface,
3167 .remove_interface = rt2x00mac_remove_interface,
3168 .config = rt2x00mac_config,
3169 .configure_filter = rt2x00mac_configure_filter,
3170 .set_key = rt2x00mac_set_key,
3171 .get_stats = rt2x00mac_get_stats,
3172 .get_tkip_seq = rt2800pci_get_tkip_seq,
3173 .set_rts_threshold = rt2800pci_set_rts_threshold,
3174 .bss_info_changed = rt2x00mac_bss_info_changed,
3175 .conf_tx = rt2800pci_conf_tx,
3176 .get_tx_stats = rt2x00mac_get_tx_stats,
3177 .get_tsf = rt2800pci_get_tsf,
3178 .rfkill_poll = rt2x00mac_rfkill_poll,
3179};
3180
3181static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
3182 .irq_handler = rt2800pci_interrupt,
3183 .probe_hw = rt2800pci_probe_hw,
3184 .get_firmware_name = rt2800pci_get_firmware_name,
3185 .check_firmware = rt2800pci_check_firmware,
3186 .load_firmware = rt2800pci_load_firmware,
3187 .initialize = rt2x00pci_initialize,
3188 .uninitialize = rt2x00pci_uninitialize,
3189 .get_entry_state = rt2800pci_get_entry_state,
3190 .clear_entry = rt2800pci_clear_entry,
3191 .set_device_state = rt2800pci_set_device_state,
3192 .rfkill_poll = rt2800pci_rfkill_poll,
3193 .link_stats = rt2800pci_link_stats,
3194 .reset_tuner = rt2800pci_reset_tuner,
3195 .link_tuner = rt2800pci_link_tuner,
3196 .write_tx_desc = rt2800pci_write_tx_desc,
3197 .write_tx_data = rt2x00pci_write_tx_data,
3198 .write_beacon = rt2800pci_write_beacon,
3199 .kick_tx_queue = rt2800pci_kick_tx_queue,
3200 .kill_tx_queue = rt2800pci_kill_tx_queue,
3201 .fill_rxdone = rt2800pci_fill_rxdone,
3202 .config_shared_key = rt2800pci_config_shared_key,
3203 .config_pairwise_key = rt2800pci_config_pairwise_key,
3204 .config_filter = rt2800pci_config_filter,
3205 .config_intf = rt2800pci_config_intf,
3206 .config_erp = rt2800pci_config_erp,
3207 .config_ant = rt2800pci_config_ant,
3208 .config = rt2800pci_config,
3209};
3210
3211static const struct data_queue_desc rt2800pci_queue_rx = {
3212 .entry_num = RX_ENTRIES,
3213 .data_size = AGGREGATION_SIZE,
3214 .desc_size = RXD_DESC_SIZE,
3215 .priv_size = sizeof(struct queue_entry_priv_pci),
3216};
3217
3218static const struct data_queue_desc rt2800pci_queue_tx = {
3219 .entry_num = TX_ENTRIES,
3220 .data_size = AGGREGATION_SIZE,
3221 .desc_size = TXD_DESC_SIZE,
3222 .priv_size = sizeof(struct queue_entry_priv_pci),
3223};
3224
3225static const struct data_queue_desc rt2800pci_queue_bcn = {
3226 .entry_num = 8 * BEACON_ENTRIES,
3227 .data_size = 0, /* No DMA required for beacons */
3228 .desc_size = TXWI_DESC_SIZE,
3229 .priv_size = sizeof(struct queue_entry_priv_pci),
3230};
3231
3232static const struct rt2x00_ops rt2800pci_ops = {
3233 .name = KBUILD_MODNAME,
3234 .max_sta_intf = 1,
3235 .max_ap_intf = 8,
3236 .eeprom_size = EEPROM_SIZE,
3237 .rf_size = RF_SIZE,
3238 .tx_queues = NUM_TX_QUEUES,
3239 .rx = &rt2800pci_queue_rx,
3240 .tx = &rt2800pci_queue_tx,
3241 .bcn = &rt2800pci_queue_bcn,
3242 .lib = &rt2800pci_rt2x00_ops,
3243 .hw = &rt2800pci_mac80211_ops,
3244#ifdef CONFIG_RT2X00_LIB_DEBUGFS
3245 .debugfs = &rt2800pci_rt2x00debug,
3246#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3247};
3248
3249/*
3250 * RT2800pci module information.
3251 */
3252static struct pci_device_id rt2800pci_device_table[] = {
3253 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
3254 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
3255 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
3256 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
3257 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
3258 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
3259 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
3260 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
3261 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
3262 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
3263 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
3264 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
3265 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
3266 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
3267 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
3268 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
3269 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
3270 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
3271 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
3272 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
3273 { 0, }
3274};
3275
3276MODULE_AUTHOR(DRV_PROJECT);
3277MODULE_VERSION(DRV_VERSION);
3278MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
3279MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
3280#ifdef CONFIG_RT2800PCI_PCI
3281MODULE_FIRMWARE(FIRMWARE_RT2860);
3282MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
3283#endif /* CONFIG_RT2800PCI_PCI */
3284MODULE_LICENSE("GPL");
3285
3286#ifdef CONFIG_RT2800PCI_WISOC
3287#if defined(CONFIG_RALINK_RT288X)
3288__rt2x00soc_probe(RT2880, &rt2800pci_ops);
3289#elif defined(CONFIG_RALINK_RT305X)
3290__rt2x00soc_probe(RT3052, &rt2800pci_ops);
3291#endif
3292
3293static struct platform_driver rt2800soc_driver = {
3294 .driver = {
3295 .name = "rt2800_wmac",
3296 .owner = THIS_MODULE,
3297 .mod_name = KBUILD_MODNAME,
3298 },
3299 .probe = __rt2x00soc_probe,
3300 .remove = __devexit_p(rt2x00soc_remove),
3301 .suspend = rt2x00soc_suspend,
3302 .resume = rt2x00soc_resume,
3303};
3304#endif /* CONFIG_RT2800PCI_WISOC */
3305
3306#ifdef CONFIG_RT2800PCI_PCI
3307static struct pci_driver rt2800pci_driver = {
3308 .name = KBUILD_MODNAME,
3309 .id_table = rt2800pci_device_table,
3310 .probe = rt2x00pci_probe,
3311 .remove = __devexit_p(rt2x00pci_remove),
3312 .suspend = rt2x00pci_suspend,
3313 .resume = rt2x00pci_resume,
3314};
3315#endif /* CONFIG_RT2800PCI_PCI */
3316
3317static int __init rt2800pci_init(void)
3318{
3319 int ret = 0;
3320
3321#ifdef CONFIG_RT2800PCI_WISOC
3322 ret = platform_driver_register(&rt2800soc_driver);
3323 if (ret)
3324 return ret;
3325#endif
3326#ifdef CONFIG_RT2800PCI_PCI
3327 ret = pci_register_driver(&rt2800pci_driver);
3328 if (ret) {
3329#ifdef CONFIG_RT2800PCI_WISOC
3330 platform_driver_unregister(&rt2800soc_driver);
3331#endif
3332 return ret;
3333 }
3334#endif
3335
3336 return ret;
3337}
3338
3339static void __exit rt2800pci_exit(void)
3340{
3341#ifdef CONFIG_RT2800PCI_PCI
3342 pci_unregister_driver(&rt2800pci_driver);
3343#endif
3344#ifdef CONFIG_RT2800PCI_WISOC
3345 platform_driver_unregister(&rt2800soc_driver);
3346#endif
3347}
3348
3349module_init(rt2800pci_init);
3350module_exit(rt2800pci_exit);