blob: 673c806cc1060068ba6fedf563d1e6f81d2b6f50 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/head.S
3 *
4 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01005 * Copyright (c) 2003 ARM Limited
6 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Kernel startup code for all 32-bit CPUs
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/init.h>
16
17#include <asm/assembler.h>
18#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020020#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010021#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010022#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/system.h>
24
Jeremy Kerrc2933932010-07-07 11:19:48 +080025#ifdef CONFIG_DEBUG_LL
26#include <mach/debug-macro.S>
27#endif
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010030 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000031 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
32 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010033 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000034 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 */
Russell King72a20e22011-01-04 19:04:00 +000036#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000037#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
38#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#endif
40
41 .globl swapper_pg_dir
Russell Kingf06b97f2006-12-11 22:29:16 +000042 .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Russell King72a20e22011-01-04 19:04:00 +000044 .macro pgtbl, rd, phys
45 add \rd, \phys, #TEXT_OFFSET - 0x4000
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010047
48#ifdef CONFIG_XIP_KERNEL
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010049#define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
50#define KERNEL_END _edata_loc
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#else
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010052#define KERNEL_START KERNEL_RAM_VADDR
53#define KERNEL_END _end
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#endif
55
56/*
57 * Kernel startup entry point.
58 * ---------------------------
59 *
60 * This is normally called from the decompressor code. The requirements
61 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060062 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 *
64 * This code is mostly position independent, so if you link the kernel at
65 * 0xc0008000, you call this at __pa(0xc0008000).
66 *
67 * See linux/arch/arm/tools/mach-types for the complete list of machine
68 * numbers for r1.
69 *
70 * We're trying to keep crap to a minimum; DO NOT add any machine specific
71 * crap here - that's what the boot loader (or in extreme, well justified
72 * circumstances, zImage) is for.
73 */
Dave Martin540b5732011-07-13 15:53:30 +010074 .arm
75
Tim Abbott2abc1c52009-10-02 16:32:46 -040076 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070077ENTRY(stext)
Dave Martin540b5732011-07-13 15:53:30 +010078
79 THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
80 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
81 THUMB( .thumb ) @ switch to Thumb now.
82 THUMB(1: )
83
Catalin Marinasb86040a2009-07-24 12:32:54 +010084 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 @ and irqs disabled
Russell King0f44ba12006-02-24 21:04:56 +000086 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 bl __lookup_processor_type @ r5=procinfo r9=cpuid
88 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e5242010-11-29 19:43:28 +010089 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +000090 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +000091
Russell King72a20e22011-01-04 19:04:00 +000092#ifndef CONFIG_XIP_KERNEL
93 adr r3, 2f
94 ldmia r3, {r4, r8}
95 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
96 add r8, r8, r4 @ PHYS_OFFSET
97#else
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -040098 ldr r8, =PHYS_OFFSET @ always constant in this case
Russell King72a20e22011-01-04 19:04:00 +000099#endif
100
Russell King0eb0511d2010-11-22 12:06:28 +0000101 /*
Grant Likely4c2896e2011-04-28 14:27:20 -0600102 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +0000103 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +0000104 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +0100105 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +0100106#ifdef CONFIG_SMP_ON_UP
107 bl __fixup_smp
108#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000109#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
110 bl __fixup_pv_table
111#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 bl __create_page_tables
113
114 /*
115 * The following calls CPU specific code in a position independent
116 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000117 * xxx_proc_info structure selected by __lookup_processor_type
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 * above. On return, the CPU will be ready for the MMU to be
119 * turned on, and r0 will hold the CPU control register value.
120 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100121 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 @ mmu has been enabled
Russell King00945012010-10-04 17:56:13 +0100123 adr lr, BSYM(1f) @ return (PIC) address
Catalin Marinasd4279582011-05-26 11:22:44 +0100124 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Catalin Marinasb86040a2009-07-24 12:32:54 +0100125 ARM( add pc, r10, #PROCINFO_INITFUNC )
126 THUMB( add r12, r10, #PROCINFO_INITFUNC )
127 THUMB( mov pc, r12 )
Russell King00945012010-10-04 17:56:13 +01001281: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100129ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100130 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000131#ifndef CONFIG_XIP_KERNEL
1322: .long .
133 .long PAGE_OFFSET
134#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136/*
137 * Setup the initial page tables. We only setup the barest
138 * amount which are required to get the kernel running, which
139 * generally means mapping in the kernel code.
140 *
Russell King72a20e22011-01-04 19:04:00 +0000141 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 *
143 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100144 * r0, r3, r5-r7 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * r4 = physical page table address
146 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000148 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 /*
151 * Clear the 16K level 1 swapper page table
152 */
153 mov r0, r4
154 mov r3, #0
155 add r6, r0, #0x4000
1561: str r3, [r0], #4
157 str r3, [r0], #4
158 str r3, [r0], #4
159 str r3, [r0], #4
160 teq r0, r6
161 bne 1b
162
Russell King8799ee92006-06-29 18:24:21 +0100163 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165 /*
Russell King786f1b72010-10-04 17:51:54 +0100166 * Create identity mapping to cater for __enable_mmu.
167 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 */
Russell King786f1b72010-10-04 17:51:54 +0100169 adr r0, __enable_mmu_loc
170 ldmia r0, {r3, r5, r6}
171 sub r0, r0, r3 @ virt->phys offset
172 add r5, r5, r0 @ phys __enable_mmu
173 add r6, r6, r0 @ phys __enable_mmu_end
174 mov r5, r5, lsr #20
175 mov r6, r6, lsr #20
176
1771: orr r3, r7, r5, lsl #20 @ flags + kernel base
178 str r3, [r4, r5, lsl #2] @ identity mapping
179 teq r5, r6
180 addne r5, r5, #1 @ next section
181 bne 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183 /*
184 * Now setup the pagetables for our kernel direct
Lennert Buytenhek2552fc22006-09-29 21:14:05 +0100185 * mapped region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 */
Russell King786f1b72010-10-04 17:51:54 +0100187 mov r3, pc
188 mov r3, r3, lsr #20
189 orr r3, r7, r3, lsl #20
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100190 add r0, r4, #(KERNEL_START & 0xff000000) >> 18
191 str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
192 ldr r6, =(KERNEL_END - 1)
193 add r0, r0, #4
194 add r6, r4, r6, lsr #18
1951: cmp r0, r6
196 add r3, r3, #1 << 20
197 strls r3, [r0], #4
198 bls 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100200#ifdef CONFIG_XIP_KERNEL
201 /*
202 * Map some ram to cover our .data and .bss areas.
203 */
Russell King72a20e22011-01-04 19:04:00 +0000204 add r3, r8, #TEXT_OFFSET
205 orr r3, r3, r7
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100206 add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
207 str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
208 ldr r6, =(_end - 1)
209 add r0, r0, #4
210 add r6, r4, r6, lsr #18
2111: cmp r0, r6
212 add r3, r3, #1 << 20
213 strls r3, [r0], #4
214 bls 1b
215#endif
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 /*
Rob Herring4d901c42011-02-02 16:33:17 +0100218 * Then map boot params address in r2 or
219 * the first 1MB of ram if boot params address is not specified.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 */
Rob Herring4d901c42011-02-02 16:33:17 +0100221 mov r0, r2, lsr #20
222 movs r0, r0, lsl #20
223 moveq r0, r8
224 sub r3, r0, r8
225 add r3, r3, #PAGE_OFFSET
226 add r3, r4, r3, lsr #18
227 orr r6, r7, r0
228 str r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
Russell Kingc77b0422005-07-01 11:56:55 +0100230#ifdef CONFIG_DEBUG_LL
Jeremy Kerrc2933932010-07-07 11:19:48 +0800231#ifndef CONFIG_DEBUG_ICEDCC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 /*
233 * Map in IO space for serial debugging.
234 * This allows debug messages to be output
235 * via a serial console before paging_init.
236 */
Nicolas Pitre639da5e2011-08-31 22:55:46 -0400237 addruart r7, r3, r0
Jeremy Kerrc2933932010-07-07 11:19:48 +0800238
239 mov r3, r3, lsr #20
240 mov r3, r3, lsl #2
241
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 add r0, r4, r3
243 rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
244 cmp r3, #0x0800 @ limit to 512MB
245 movhi r3, #0x0800
246 add r6, r0, r3
Jeremy Kerrc2933932010-07-07 11:19:48 +0800247 mov r3, r7, lsr #20
248 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
249 orr r3, r7, r3, lsl #20
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501: str r3, [r0], #4
251 add r3, r3, #1 << 20
252 teq r0, r6
253 bne 1b
Jeremy Kerrc2933932010-07-07 11:19:48 +0800254
255#else /* CONFIG_DEBUG_ICEDCC */
256 /* we don't need any serial debugging mappings for ICEDCC */
257 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
258#endif /* !CONFIG_DEBUG_ICEDCC */
259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
261 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000262 * If we're using the NetWinder or CATS, we also need to map
263 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 */
Russell Kingc77b0422005-07-01 11:56:55 +0100265 add r0, r4, #0xff000000 >> 18
266 orr r3, r7, #0x7c000000
267 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269#ifdef CONFIG_ARCH_RPC
270 /*
271 * Map in screen at 0x02000000 & SCREEN2_BASE
272 * Similar reasons here - for debug. This is
273 * only for Acorn RiscPC architectures.
274 */
Russell Kingc77b0422005-07-01 11:56:55 +0100275 add r0, r4, #0x02000000 >> 18
276 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 str r3, [r0]
Russell Kingc77b0422005-07-01 11:56:55 +0100278 add r0, r4, #0xd8000000 >> 18
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 str r3, [r0]
280#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100281#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100283ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100285 .align
Russell King786f1b72010-10-04 17:51:54 +0100286__enable_mmu_loc:
287 .long .
288 .long __enable_mmu
289 .long __enable_mmu_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Russell King00945012010-10-04 17:56:13 +0100291#if defined(CONFIG_SMP)
292 __CPUINIT
293ENTRY(secondary_startup)
294 /*
295 * Common entry point for secondary CPUs.
296 *
297 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
298 * the processor type - there is no need to check the machine type
299 * as it has already been validated by the primary processor.
300 */
301 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
302 mrc p15, 0, r9, c0, c0 @ get processor id
303 bl __lookup_processor_type
304 movs r10, r5 @ invalid processor?
305 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e5242010-11-29 19:43:28 +0100306 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100307 beq __error_p
308
309 /*
310 * Use the page tables supplied from __cpu_up.
311 */
312 adr r4, __secondary_data
313 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100314 sub lr, r4, r5 @ mmu has been enabled
315 ldr r4, [r7, lr] @ get secondary_data.pgdir
316 add r7, r7, #4
317 ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir
Russell King00945012010-10-04 17:56:13 +0100318 adr lr, BSYM(__enable_mmu) @ return address
319 mov r13, r12 @ __secondary_switched address
320 ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
321 @ (return control reg)
322 THUMB( add r12, r10, #PROCINFO_INITFUNC )
323 THUMB( mov pc, r12 )
324ENDPROC(secondary_startup)
325
326 /*
327 * r6 = &secondary_data
328 */
329ENTRY(__secondary_switched)
330 ldr sp, [r7, #4] @ get secondary_data.stack
331 mov fp, #0
332 b secondary_start_kernel
333ENDPROC(__secondary_switched)
334
Dave Martin4f79a5d2010-11-29 19:43:24 +0100335 .align
336
Russell King00945012010-10-04 17:56:13 +0100337 .type __secondary_data, %object
338__secondary_data:
339 .long .
340 .long secondary_data
341 .long __secondary_switched
342#endif /* defined(CONFIG_SMP) */
343
344
345
346/*
347 * Setup common bits before finally enabling the MMU. Essentially
348 * this is just loading the page table pointer and domain access
349 * registers.
Russell King865a4fa2010-10-04 18:02:59 +0100350 *
351 * r0 = cp#15 control register
352 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600353 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100354 * r4 = page table pointer
355 * r9 = processor ID
356 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100357 */
358__enable_mmu:
359#ifdef CONFIG_ALIGNMENT_TRAP
360 orr r0, r0, #CR_A
361#else
362 bic r0, r0, #CR_A
363#endif
364#ifdef CONFIG_CPU_DCACHE_DISABLE
365 bic r0, r0, #CR_C
366#endif
367#ifdef CONFIG_CPU_BPREDICT_DISABLE
368 bic r0, r0, #CR_Z
369#endif
370#ifdef CONFIG_CPU_ICACHE_DISABLE
371 bic r0, r0, #CR_I
372#endif
373 mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
374 domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
375 domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
376 domain_val(DOMAIN_IO, DOMAIN_CLIENT))
377 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
378 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
379 b __turn_mmu_on
380ENDPROC(__enable_mmu)
381
382/*
383 * Enable the MMU. This completely changes the structure of the visible
384 * memory space. You will not be able to trace execution through this.
385 * If you have an enquiry about this, *please* check the linux-arm-kernel
386 * mailing list archives BEFORE sending another post to the list.
387 *
388 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100389 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600390 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100391 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100392 * r13 = *virtual* address to jump to upon completion
393 *
394 * other registers depend on the function called upon completion
395 */
396 .align 5
397__turn_mmu_on:
398 mov r0, r0
399 mcr p15, 0, r0, c1, c0, 0 @ write control reg
400 mrc p15, 0, r3, c0, c0, 0 @ read id reg
401 mov r3, r3
402 mov r3, r13
403 mov pc, r3
404__enable_mmu_end:
405ENDPROC(__turn_mmu_on)
406
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Russell Kingf00ec482010-09-04 10:47:48 +0100408#ifdef CONFIG_SMP_ON_UP
Russell King4a9cb362011-02-10 15:25:18 +0000409 __INIT
Russell Kingf00ec482010-09-04 10:47:48 +0100410__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000411 and r3, r9, #0x000f0000 @ architecture version
412 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100413 bne __fixup_smp_on_up @ no, assume UP
414
Russell Kinge98ff0f2011-01-30 16:40:20 +0000415 bic r3, r9, #0x00ff0000
416 bic r3, r3, #0x0000000f @ mask 0xff00fff0
417 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000418 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000419 orr r4, r4, #0x00000020 @ val 0x4100b020
420 teq r3, r4 @ ARM 11MPCore?
Russell Kingf00ec482010-09-04 10:47:48 +0100421 moveq pc, lr @ yes, assume SMP
422
423 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000424 and r0, r0, #0xc0000000 @ multiprocessing extensions and
425 teq r0, #0x80000000 @ not part of a uniprocessor system?
426 moveq pc, lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100427
428__fixup_smp_on_up:
429 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000430 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100431 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000432 add r4, r4, r3
433 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000434 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100435ENDPROC(__fixup_smp)
436
Dave Martin4f79a5d2010-11-29 19:43:24 +0100437 .align
Russell Kingf00ec482010-09-04 10:47:48 +01004381: .word .
439 .word __smpalt_begin
440 .word __smpalt_end
441
442 .pushsection .data
443 .globl smp_on_up
444smp_on_up:
445 ALT_SMP(.long 1)
446 ALT_UP(.long 0)
447 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100448#endif
449
Russell King4a9cb362011-02-10 15:25:18 +0000450 .text
451__do_fixup_smp_on_up:
452 cmp r4, r5
453 movhs pc, lr
454 ldmia r4!, {r0, r6}
455 ARM( str r6, [r0, r3] )
456 THUMB( add r0, r0, r3 )
457#ifdef __ARMEB__
458 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
459#endif
460 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
461 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
462 THUMB( strh r6, [r0] )
463 b __do_fixup_smp_on_up
464ENDPROC(__do_fixup_smp_on_up)
465
466ENTRY(fixup_smp)
467 stmfd sp!, {r4 - r6, lr}
468 mov r4, r0
469 add r5, r0, r1
470 mov r3, #0
471 bl __do_fixup_smp_on_up
472 ldmfd sp!, {r4 - r6, pc}
473ENDPROC(fixup_smp)
474
Russell Kingdc21af92011-01-04 19:09:43 +0000475#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
476
477/* __fixup_pv_table - patch the stub instructions with the delta between
478 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
479 * can be expressed by an immediate shifter operand. The stub instruction
480 * has a form of '(add|sub) rd, rn, #imm'.
481 */
482 __HEAD
483__fixup_pv_table:
484 adr r0, 1f
485 ldmia r0, {r3-r5, r7}
486 sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
487 add r4, r4, r3 @ adjust table start address
488 add r5, r5, r3 @ adjust table end address
Nicolas Pitreb511d752011-02-21 06:53:35 +0100489 add r7, r7, r3 @ adjust __pv_phys_offset address
490 str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000491 mov r6, r3, lsr #24 @ constant for add/sub instructions
492 teq r3, r6, lsl #24 @ must be 16MiB aligned
Nicolas Pitreb511d752011-02-21 06:53:35 +0100493THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000494 bne __error
495 str r6, [r7, #4] @ save to __pv_offset
496 b __fixup_a_pv_table
497ENDPROC(__fixup_pv_table)
498
499 .align
5001: .long .
501 .long __pv_table_begin
502 .long __pv_table_end
5032: .long __pv_phys_offset
504
505 .text
506__fixup_a_pv_table:
Nicolas Pitreb511d752011-02-21 06:53:35 +0100507#ifdef CONFIG_THUMB2_KERNEL
Nicolas Pitredaece592011-08-12 00:14:29 +0100508 lsls r6, #24
509 beq 2f
Nicolas Pitreb511d752011-02-21 06:53:35 +0100510 clz r7, r6
511 lsr r6, #24
512 lsl r6, r7
513 bic r6, #0x0080
514 lsrs r7, #1
515 orrcs r6, #0x0080
516 orr r6, r6, r7, lsl #12
517 orr r6, #0x4000
Nicolas Pitredaece592011-08-12 00:14:29 +0100518 b 2f
5191: add r7, r3
520 ldrh ip, [r7, #2]
Nicolas Pitreb511d752011-02-21 06:53:35 +0100521 and ip, 0x8f00
Nicolas Pitredaece592011-08-12 00:14:29 +0100522 orr ip, r6 @ mask in offset bits 31-24
Nicolas Pitreb511d752011-02-21 06:53:35 +0100523 strh ip, [r7, #2]
Nicolas Pitredaece592011-08-12 00:14:29 +01005242: cmp r4, r5
Nicolas Pitreb511d752011-02-21 06:53:35 +0100525 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100526 bcc 1b
Nicolas Pitreb511d752011-02-21 06:53:35 +0100527 bx lr
528#else
Nicolas Pitredaece592011-08-12 00:14:29 +0100529 b 2f
5301: ldr ip, [r7, r3]
Russell Kingdc21af92011-01-04 19:09:43 +0000531 bic ip, ip, #0x000000ff
Nicolas Pitredaece592011-08-12 00:14:29 +0100532 orr ip, ip, r6 @ mask in offset bits 31-24
Russell Kingdc21af92011-01-04 19:09:43 +0000533 str ip, [r7, r3]
Nicolas Pitredaece592011-08-12 00:14:29 +01005342: cmp r4, r5
Russell Kingdc21af92011-01-04 19:09:43 +0000535 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100536 bcc 1b
Russell Kingdc21af92011-01-04 19:09:43 +0000537 mov pc, lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100538#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000539ENDPROC(__fixup_a_pv_table)
540
541ENTRY(fixup_pv_table)
542 stmfd sp!, {r4 - r7, lr}
543 ldr r2, 2f @ get address of __pv_phys_offset
544 mov r3, #0 @ no offset
545 mov r4, r0 @ r0 = table start
546 add r5, r0, r1 @ r1 = table size
547 ldr r6, [r2, #4] @ get __pv_offset
548 bl __fixup_a_pv_table
549 ldmfd sp!, {r4 - r7, pc}
550ENDPROC(fixup_pv_table)
551
552 .align
5532: .long __pv_phys_offset
554
555 .data
556 .globl __pv_phys_offset
557 .type __pv_phys_offset, %object
558__pv_phys_offset:
559 .long 0
560 .size __pv_phys_offset, . - __pv_phys_offset
561__pv_offset:
562 .long 0
563#endif
564
Hyok S. Choi75d90832006-03-27 14:58:25 +0100565#include "head-common.S"