| Daniel Ribeiro | 13a09f9 | 2009-05-28 15:43:37 -0300 | [diff] [blame] | 1 | /* | 
 | 2 |  * Driver for Motorola PCAP2 as present in EZX phones | 
 | 3 |  * | 
 | 4 |  * Copyright (C) 2006 Harald Welte <laforge@openezx.org> | 
 | 5 |  * Copyright (C) 2009 Daniel Ribeiro <drwyrm@gmail.com> | 
 | 6 |  * | 
 | 7 |  * This program is free software; you can redistribute it and/or modify | 
 | 8 |  * it under the terms of the GNU General Public License version 2 as | 
 | 9 |  * published by the Free Software Foundation. | 
 | 10 |  * | 
 | 11 |  */ | 
 | 12 |  | 
 | 13 | #include <linux/module.h> | 
 | 14 | #include <linux/kernel.h> | 
 | 15 | #include <linux/platform_device.h> | 
 | 16 | #include <linux/interrupt.h> | 
 | 17 | #include <linux/irq.h> | 
 | 18 | #include <linux/mfd/ezx-pcap.h> | 
 | 19 | #include <linux/spi/spi.h> | 
 | 20 |  | 
 | 21 | #define PCAP_ADC_MAXQ		8 | 
 | 22 | struct pcap_adc_request { | 
 | 23 | 	u8 bank; | 
 | 24 | 	u8 ch[2]; | 
 | 25 | 	u32 flags; | 
 | 26 | 	void (*callback)(void *, u16[]); | 
 | 27 | 	void *data; | 
 | 28 | }; | 
 | 29 |  | 
 | 30 | struct pcap_adc_sync_request { | 
 | 31 | 	u16 res[2]; | 
 | 32 | 	struct completion completion; | 
 | 33 | }; | 
 | 34 |  | 
 | 35 | struct pcap_chip { | 
 | 36 | 	struct spi_device *spi; | 
 | 37 |  | 
 | 38 | 	/* IO */ | 
 | 39 | 	u32 buf; | 
 | 40 | 	struct mutex io_mutex; | 
 | 41 |  | 
 | 42 | 	/* IRQ */ | 
 | 43 | 	unsigned int irq_base; | 
 | 44 | 	u32 msr; | 
 | 45 | 	struct work_struct isr_work; | 
 | 46 | 	struct work_struct msr_work; | 
 | 47 | 	struct workqueue_struct *workqueue; | 
 | 48 |  | 
 | 49 | 	/* ADC */ | 
 | 50 | 	struct pcap_adc_request *adc_queue[PCAP_ADC_MAXQ]; | 
 | 51 | 	u8 adc_head; | 
 | 52 | 	u8 adc_tail; | 
 | 53 | 	struct mutex adc_mutex; | 
 | 54 | }; | 
 | 55 |  | 
 | 56 | /* IO */ | 
 | 57 | static int ezx_pcap_putget(struct pcap_chip *pcap, u32 *data) | 
 | 58 | { | 
 | 59 | 	struct spi_transfer t; | 
 | 60 | 	struct spi_message m; | 
 | 61 | 	int status; | 
 | 62 |  | 
 | 63 | 	memset(&t, 0, sizeof t); | 
 | 64 | 	spi_message_init(&m); | 
 | 65 | 	t.len = sizeof(u32); | 
 | 66 | 	spi_message_add_tail(&t, &m); | 
 | 67 |  | 
 | 68 | 	pcap->buf = *data; | 
 | 69 | 	t.tx_buf = (u8 *) &pcap->buf; | 
 | 70 | 	t.rx_buf = (u8 *) &pcap->buf; | 
 | 71 | 	status = spi_sync(pcap->spi, &m); | 
 | 72 |  | 
 | 73 | 	if (status == 0) | 
 | 74 | 		*data = pcap->buf; | 
 | 75 |  | 
 | 76 | 	return status; | 
 | 77 | } | 
 | 78 |  | 
 | 79 | int ezx_pcap_write(struct pcap_chip *pcap, u8 reg_num, u32 value) | 
 | 80 | { | 
 | 81 | 	int ret; | 
 | 82 |  | 
 | 83 | 	mutex_lock(&pcap->io_mutex); | 
 | 84 | 	value &= PCAP_REGISTER_VALUE_MASK; | 
 | 85 | 	value |= PCAP_REGISTER_WRITE_OP_BIT | 
 | 86 | 		| (reg_num << PCAP_REGISTER_ADDRESS_SHIFT); | 
 | 87 | 	ret = ezx_pcap_putget(pcap, &value); | 
 | 88 | 	mutex_unlock(&pcap->io_mutex); | 
 | 89 |  | 
 | 90 | 	return ret; | 
 | 91 | } | 
 | 92 | EXPORT_SYMBOL_GPL(ezx_pcap_write); | 
 | 93 |  | 
 | 94 | int ezx_pcap_read(struct pcap_chip *pcap, u8 reg_num, u32 *value) | 
 | 95 | { | 
 | 96 | 	int ret; | 
 | 97 |  | 
 | 98 | 	mutex_lock(&pcap->io_mutex); | 
 | 99 | 	*value = PCAP_REGISTER_READ_OP_BIT | 
 | 100 | 		| (reg_num << PCAP_REGISTER_ADDRESS_SHIFT); | 
 | 101 |  | 
 | 102 | 	ret = ezx_pcap_putget(pcap, value); | 
 | 103 | 	mutex_unlock(&pcap->io_mutex); | 
 | 104 |  | 
 | 105 | 	return ret; | 
 | 106 | } | 
 | 107 | EXPORT_SYMBOL_GPL(ezx_pcap_read); | 
 | 108 |  | 
 | 109 | /* IRQ */ | 
 | 110 | static inline unsigned int irq2pcap(struct pcap_chip *pcap, int irq) | 
 | 111 | { | 
 | 112 | 	return 1 << (irq - pcap->irq_base); | 
 | 113 | } | 
 | 114 |  | 
 | 115 | int pcap_to_irq(struct pcap_chip *pcap, int irq) | 
 | 116 | { | 
 | 117 | 	return pcap->irq_base + irq; | 
 | 118 | } | 
 | 119 | EXPORT_SYMBOL_GPL(pcap_to_irq); | 
 | 120 |  | 
 | 121 | static void pcap_mask_irq(unsigned int irq) | 
 | 122 | { | 
 | 123 | 	struct pcap_chip *pcap = get_irq_chip_data(irq); | 
 | 124 |  | 
 | 125 | 	pcap->msr |= irq2pcap(pcap, irq); | 
 | 126 | 	queue_work(pcap->workqueue, &pcap->msr_work); | 
 | 127 | } | 
 | 128 |  | 
 | 129 | static void pcap_unmask_irq(unsigned int irq) | 
 | 130 | { | 
 | 131 | 	struct pcap_chip *pcap = get_irq_chip_data(irq); | 
 | 132 |  | 
 | 133 | 	pcap->msr &= ~irq2pcap(pcap, irq); | 
 | 134 | 	queue_work(pcap->workqueue, &pcap->msr_work); | 
 | 135 | } | 
 | 136 |  | 
 | 137 | static struct irq_chip pcap_irq_chip = { | 
 | 138 | 	.name	= "pcap", | 
 | 139 | 	.mask	= pcap_mask_irq, | 
 | 140 | 	.unmask	= pcap_unmask_irq, | 
 | 141 | }; | 
 | 142 |  | 
 | 143 | static void pcap_msr_work(struct work_struct *work) | 
 | 144 | { | 
 | 145 | 	struct pcap_chip *pcap = container_of(work, struct pcap_chip, msr_work); | 
 | 146 |  | 
 | 147 | 	ezx_pcap_write(pcap, PCAP_REG_MSR, pcap->msr); | 
 | 148 | } | 
 | 149 |  | 
 | 150 | static void pcap_isr_work(struct work_struct *work) | 
 | 151 | { | 
 | 152 | 	struct pcap_chip *pcap = container_of(work, struct pcap_chip, isr_work); | 
 | 153 | 	struct pcap_platform_data *pdata = pcap->spi->dev.platform_data; | 
 | 154 | 	u32 msr, isr, int_sel, service; | 
 | 155 | 	int irq; | 
 | 156 |  | 
 | 157 | 	ezx_pcap_read(pcap, PCAP_REG_MSR, &msr); | 
 | 158 | 	ezx_pcap_read(pcap, PCAP_REG_ISR, &isr); | 
 | 159 |  | 
 | 160 | 	/* We cant service/ack irqs that are assigned to port 2 */ | 
 | 161 | 	if (!(pdata->config & PCAP_SECOND_PORT)) { | 
 | 162 | 		ezx_pcap_read(pcap, PCAP_REG_INT_SEL, &int_sel); | 
 | 163 | 		isr &= ~int_sel; | 
 | 164 | 	} | 
 | 165 | 	ezx_pcap_write(pcap, PCAP_REG_ISR, isr); | 
 | 166 |  | 
 | 167 | 	local_irq_disable(); | 
 | 168 | 	service = isr & ~msr; | 
 | 169 |  | 
 | 170 | 	for (irq = pcap->irq_base; service; service >>= 1, irq++) { | 
 | 171 | 		if (service & 1) { | 
 | 172 | 			struct irq_desc *desc = irq_to_desc(irq); | 
 | 173 |  | 
 | 174 | 			if (WARN(!desc, KERN_WARNING | 
 | 175 | 					"Invalid PCAP IRQ %d\n", irq)) | 
 | 176 | 				break; | 
 | 177 |  | 
 | 178 | 			if (desc->status & IRQ_DISABLED) | 
 | 179 | 				note_interrupt(irq, desc, IRQ_NONE); | 
 | 180 | 			else | 
 | 181 | 				desc->handle_irq(irq, desc); | 
 | 182 | 		} | 
 | 183 | 	} | 
 | 184 | 	local_irq_enable(); | 
 | 185 | } | 
 | 186 |  | 
 | 187 | static void pcap_irq_handler(unsigned int irq, struct irq_desc *desc) | 
 | 188 | { | 
 | 189 | 	struct pcap_chip *pcap = get_irq_data(irq); | 
 | 190 |  | 
 | 191 | 	desc->chip->ack(irq); | 
 | 192 | 	queue_work(pcap->workqueue, &pcap->isr_work); | 
 | 193 | 	return; | 
 | 194 | } | 
 | 195 |  | 
 | 196 | /* ADC */ | 
 | 197 | static void pcap_disable_adc(struct pcap_chip *pcap) | 
 | 198 | { | 
 | 199 | 	u32 tmp; | 
 | 200 |  | 
 | 201 | 	ezx_pcap_read(pcap, PCAP_REG_ADC, &tmp); | 
 | 202 | 	tmp &= ~(PCAP_ADC_ADEN|PCAP_ADC_BATT_I_ADC|PCAP_ADC_BATT_I_POLARITY); | 
 | 203 | 	ezx_pcap_write(pcap, PCAP_REG_ADC, tmp); | 
 | 204 | } | 
 | 205 |  | 
 | 206 | static void pcap_adc_trigger(struct pcap_chip *pcap) | 
 | 207 | { | 
 | 208 | 	u32 tmp; | 
 | 209 | 	u8 head; | 
 | 210 |  | 
 | 211 | 	mutex_lock(&pcap->adc_mutex); | 
 | 212 | 	head = pcap->adc_head; | 
 | 213 | 	if (!pcap->adc_queue[head]) { | 
 | 214 | 		/* queue is empty, save power */ | 
 | 215 | 		pcap_disable_adc(pcap); | 
 | 216 | 		mutex_unlock(&pcap->adc_mutex); | 
 | 217 | 		return; | 
 | 218 | 	} | 
 | 219 | 	mutex_unlock(&pcap->adc_mutex); | 
 | 220 |  | 
 | 221 | 	/* start conversion on requested bank */ | 
 | 222 | 	tmp = pcap->adc_queue[head]->flags | PCAP_ADC_ADEN; | 
 | 223 |  | 
 | 224 | 	if (pcap->adc_queue[head]->bank == PCAP_ADC_BANK_1) | 
 | 225 | 		tmp |= PCAP_ADC_AD_SEL1; | 
 | 226 |  | 
 | 227 | 	ezx_pcap_write(pcap, PCAP_REG_ADC, tmp); | 
 | 228 | 	ezx_pcap_write(pcap, PCAP_REG_ADR, PCAP_ADR_ASC); | 
 | 229 | } | 
 | 230 |  | 
 | 231 | static irqreturn_t pcap_adc_irq(int irq, void *_pcap) | 
 | 232 | { | 
 | 233 | 	struct pcap_chip *pcap = _pcap; | 
 | 234 | 	struct pcap_adc_request *req; | 
 | 235 | 	u16 res[2]; | 
 | 236 | 	u32 tmp; | 
 | 237 |  | 
 | 238 | 	mutex_lock(&pcap->adc_mutex); | 
 | 239 | 	req = pcap->adc_queue[pcap->adc_head]; | 
 | 240 |  | 
| Daniel Ribeiro | 1c90ea2 | 2009-06-23 12:30:58 -0300 | [diff] [blame] | 241 | 	if (WARN(!req, KERN_WARNING "adc irq without pending request\n")) { | 
 | 242 | 		mutex_unlock(&pcap->adc_mutex); | 
| Daniel Ribeiro | 13a09f9 | 2009-05-28 15:43:37 -0300 | [diff] [blame] | 243 | 		return IRQ_HANDLED; | 
| Daniel Ribeiro | 1c90ea2 | 2009-06-23 12:30:58 -0300 | [diff] [blame] | 244 | 	} | 
| Daniel Ribeiro | 13a09f9 | 2009-05-28 15:43:37 -0300 | [diff] [blame] | 245 |  | 
 | 246 | 	/* read requested channels results */ | 
 | 247 | 	ezx_pcap_read(pcap, PCAP_REG_ADC, &tmp); | 
 | 248 | 	tmp &= ~(PCAP_ADC_ADA1_MASK | PCAP_ADC_ADA2_MASK); | 
 | 249 | 	tmp |= (req->ch[0] << PCAP_ADC_ADA1_SHIFT); | 
 | 250 | 	tmp |= (req->ch[1] << PCAP_ADC_ADA2_SHIFT); | 
 | 251 | 	ezx_pcap_write(pcap, PCAP_REG_ADC, tmp); | 
 | 252 | 	ezx_pcap_read(pcap, PCAP_REG_ADR, &tmp); | 
 | 253 | 	res[0] = (tmp & PCAP_ADR_ADD1_MASK) >> PCAP_ADR_ADD1_SHIFT; | 
 | 254 | 	res[1] = (tmp & PCAP_ADR_ADD2_MASK) >> PCAP_ADR_ADD2_SHIFT; | 
 | 255 |  | 
 | 256 | 	pcap->adc_queue[pcap->adc_head] = NULL; | 
 | 257 | 	pcap->adc_head = (pcap->adc_head + 1) & (PCAP_ADC_MAXQ - 1); | 
 | 258 | 	mutex_unlock(&pcap->adc_mutex); | 
 | 259 |  | 
 | 260 | 	/* pass the results and release memory */ | 
 | 261 | 	req->callback(req->data, res); | 
 | 262 | 	kfree(req); | 
 | 263 |  | 
 | 264 | 	/* trigger next conversion (if any) on queue */ | 
 | 265 | 	pcap_adc_trigger(pcap); | 
 | 266 |  | 
 | 267 | 	return IRQ_HANDLED; | 
 | 268 | } | 
 | 269 |  | 
 | 270 | int pcap_adc_async(struct pcap_chip *pcap, u8 bank, u32 flags, u8 ch[], | 
 | 271 | 						void *callback, void *data) | 
 | 272 | { | 
 | 273 | 	struct pcap_adc_request *req; | 
 | 274 |  | 
 | 275 | 	/* This will be freed after we have a result */ | 
 | 276 | 	req = kmalloc(sizeof(struct pcap_adc_request), GFP_KERNEL); | 
 | 277 | 	if (!req) | 
 | 278 | 		return -ENOMEM; | 
 | 279 |  | 
 | 280 | 	req->bank = bank; | 
 | 281 | 	req->flags = flags; | 
 | 282 | 	req->ch[0] = ch[0]; | 
 | 283 | 	req->ch[1] = ch[1]; | 
 | 284 | 	req->callback = callback; | 
 | 285 | 	req->data = data; | 
 | 286 |  | 
 | 287 | 	mutex_lock(&pcap->adc_mutex); | 
 | 288 | 	if (pcap->adc_queue[pcap->adc_tail]) { | 
 | 289 | 		mutex_unlock(&pcap->adc_mutex); | 
 | 290 | 		kfree(req); | 
 | 291 | 		return -EBUSY; | 
 | 292 | 	} | 
 | 293 | 	pcap->adc_queue[pcap->adc_tail] = req; | 
 | 294 | 	pcap->adc_tail = (pcap->adc_tail + 1) & (PCAP_ADC_MAXQ - 1); | 
 | 295 | 	mutex_unlock(&pcap->adc_mutex); | 
 | 296 |  | 
 | 297 | 	/* start conversion */ | 
 | 298 | 	pcap_adc_trigger(pcap); | 
 | 299 |  | 
 | 300 | 	return 0; | 
 | 301 | } | 
 | 302 | EXPORT_SYMBOL_GPL(pcap_adc_async); | 
 | 303 |  | 
 | 304 | static void pcap_adc_sync_cb(void *param, u16 res[]) | 
 | 305 | { | 
 | 306 | 	struct pcap_adc_sync_request *req = param; | 
 | 307 |  | 
 | 308 | 	req->res[0] = res[0]; | 
 | 309 | 	req->res[1] = res[1]; | 
 | 310 | 	complete(&req->completion); | 
 | 311 | } | 
 | 312 |  | 
 | 313 | int pcap_adc_sync(struct pcap_chip *pcap, u8 bank, u32 flags, u8 ch[], | 
 | 314 | 								u16 res[]) | 
 | 315 | { | 
 | 316 | 	struct pcap_adc_sync_request sync_data; | 
 | 317 | 	int ret; | 
 | 318 |  | 
 | 319 | 	init_completion(&sync_data.completion); | 
 | 320 | 	ret = pcap_adc_async(pcap, bank, flags, ch, pcap_adc_sync_cb, | 
 | 321 | 								&sync_data); | 
 | 322 | 	if (ret) | 
 | 323 | 		return ret; | 
 | 324 | 	wait_for_completion(&sync_data.completion); | 
 | 325 | 	res[0] = sync_data.res[0]; | 
 | 326 | 	res[1] = sync_data.res[1]; | 
 | 327 |  | 
 | 328 | 	return 0; | 
 | 329 | } | 
 | 330 | EXPORT_SYMBOL_GPL(pcap_adc_sync); | 
 | 331 |  | 
 | 332 | /* subdevs */ | 
 | 333 | static int pcap_remove_subdev(struct device *dev, void *unused) | 
 | 334 | { | 
 | 335 | 	platform_device_unregister(to_platform_device(dev)); | 
 | 336 | 	return 0; | 
 | 337 | } | 
 | 338 |  | 
 | 339 | static int __devinit pcap_add_subdev(struct pcap_chip *pcap, | 
 | 340 | 						struct pcap_subdev *subdev) | 
 | 341 | { | 
 | 342 | 	struct platform_device *pdev; | 
 | 343 |  | 
 | 344 | 	pdev = platform_device_alloc(subdev->name, subdev->id); | 
 | 345 | 	pdev->dev.parent = &pcap->spi->dev; | 
 | 346 | 	pdev->dev.platform_data = subdev->platform_data; | 
 | 347 | 	platform_set_drvdata(pdev, pcap); | 
 | 348 |  | 
 | 349 | 	return platform_device_add(pdev); | 
 | 350 | } | 
 | 351 |  | 
 | 352 | static int __devexit ezx_pcap_remove(struct spi_device *spi) | 
 | 353 | { | 
 | 354 | 	struct pcap_chip *pcap = dev_get_drvdata(&spi->dev); | 
 | 355 | 	struct pcap_platform_data *pdata = spi->dev.platform_data; | 
 | 356 | 	int i, adc_irq; | 
 | 357 |  | 
 | 358 | 	/* remove all registered subdevs */ | 
 | 359 | 	device_for_each_child(&spi->dev, NULL, pcap_remove_subdev); | 
 | 360 |  | 
 | 361 | 	/* cleanup ADC */ | 
 | 362 | 	adc_irq = pcap_to_irq(pcap, (pdata->config & PCAP_SECOND_PORT) ? | 
 | 363 | 				PCAP_IRQ_ADCDONE2 : PCAP_IRQ_ADCDONE); | 
 | 364 | 	free_irq(adc_irq, pcap); | 
 | 365 | 	mutex_lock(&pcap->adc_mutex); | 
 | 366 | 	for (i = 0; i < PCAP_ADC_MAXQ; i++) | 
 | 367 | 		kfree(pcap->adc_queue[i]); | 
 | 368 | 	mutex_unlock(&pcap->adc_mutex); | 
 | 369 |  | 
 | 370 | 	/* cleanup irqchip */ | 
 | 371 | 	for (i = pcap->irq_base; i < (pcap->irq_base + PCAP_NIRQS); i++) | 
 | 372 | 		set_irq_chip_and_handler(i, NULL, NULL); | 
 | 373 |  | 
 | 374 | 	destroy_workqueue(pcap->workqueue); | 
 | 375 |  | 
 | 376 | 	kfree(pcap); | 
 | 377 |  | 
 | 378 | 	return 0; | 
 | 379 | } | 
 | 380 |  | 
 | 381 | static int __devinit ezx_pcap_probe(struct spi_device *spi) | 
 | 382 | { | 
 | 383 | 	struct pcap_platform_data *pdata = spi->dev.platform_data; | 
 | 384 | 	struct pcap_chip *pcap; | 
 | 385 | 	int i, adc_irq; | 
 | 386 | 	int ret = -ENODEV; | 
 | 387 |  | 
 | 388 | 	/* platform data is required */ | 
 | 389 | 	if (!pdata) | 
 | 390 | 		goto ret; | 
 | 391 |  | 
 | 392 | 	pcap = kzalloc(sizeof(*pcap), GFP_KERNEL); | 
 | 393 | 	if (!pcap) { | 
 | 394 | 		ret = -ENOMEM; | 
 | 395 | 		goto ret; | 
 | 396 | 	} | 
 | 397 |  | 
 | 398 | 	mutex_init(&pcap->io_mutex); | 
 | 399 | 	mutex_init(&pcap->adc_mutex); | 
 | 400 | 	INIT_WORK(&pcap->isr_work, pcap_isr_work); | 
 | 401 | 	INIT_WORK(&pcap->msr_work, pcap_msr_work); | 
 | 402 | 	dev_set_drvdata(&spi->dev, pcap); | 
 | 403 |  | 
 | 404 | 	/* setup spi */ | 
 | 405 | 	spi->bits_per_word = 32; | 
 | 406 | 	spi->mode = SPI_MODE_0 | (pdata->config & PCAP_CS_AH ? SPI_CS_HIGH : 0); | 
 | 407 | 	ret = spi_setup(spi); | 
 | 408 | 	if (ret) | 
 | 409 | 		goto free_pcap; | 
 | 410 |  | 
 | 411 | 	pcap->spi = spi; | 
 | 412 |  | 
 | 413 | 	/* setup irq */ | 
 | 414 | 	pcap->irq_base = pdata->irq_base; | 
 | 415 | 	pcap->workqueue = create_singlethread_workqueue("pcapd"); | 
 | 416 | 	if (!pcap->workqueue) { | 
 | 417 | 		dev_err(&spi->dev, "cant create pcap thread\n"); | 
 | 418 | 		goto free_pcap; | 
 | 419 | 	} | 
 | 420 |  | 
 | 421 | 	/* redirect interrupts to AP, except adcdone2 */ | 
 | 422 | 	if (!(pdata->config & PCAP_SECOND_PORT)) | 
 | 423 | 		ezx_pcap_write(pcap, PCAP_REG_INT_SEL, | 
 | 424 | 					(1 << PCAP_IRQ_ADCDONE2)); | 
 | 425 |  | 
 | 426 | 	/* setup irq chip */ | 
 | 427 | 	for (i = pcap->irq_base; i < (pcap->irq_base + PCAP_NIRQS); i++) { | 
 | 428 | 		set_irq_chip_and_handler(i, &pcap_irq_chip, handle_simple_irq); | 
 | 429 | 		set_irq_chip_data(i, pcap); | 
 | 430 | #ifdef CONFIG_ARM | 
 | 431 | 		set_irq_flags(i, IRQF_VALID); | 
 | 432 | #else | 
 | 433 | 		set_irq_noprobe(i); | 
 | 434 | #endif | 
 | 435 | 	} | 
 | 436 |  | 
 | 437 | 	/* mask/ack all PCAP interrupts */ | 
 | 438 | 	ezx_pcap_write(pcap, PCAP_REG_MSR, PCAP_MASK_ALL_INTERRUPT); | 
 | 439 | 	ezx_pcap_write(pcap, PCAP_REG_ISR, PCAP_CLEAR_INTERRUPT_REGISTER); | 
 | 440 | 	pcap->msr = PCAP_MASK_ALL_INTERRUPT; | 
 | 441 |  | 
 | 442 | 	set_irq_type(spi->irq, IRQ_TYPE_EDGE_RISING); | 
 | 443 | 	set_irq_data(spi->irq, pcap); | 
 | 444 | 	set_irq_chained_handler(spi->irq, pcap_irq_handler); | 
 | 445 | 	set_irq_wake(spi->irq, 1); | 
 | 446 |  | 
 | 447 | 	/* ADC */ | 
 | 448 | 	adc_irq = pcap_to_irq(pcap, (pdata->config & PCAP_SECOND_PORT) ? | 
 | 449 | 					PCAP_IRQ_ADCDONE2 : PCAP_IRQ_ADCDONE); | 
 | 450 |  | 
 | 451 | 	ret = request_irq(adc_irq, pcap_adc_irq, 0, "ADC", pcap); | 
 | 452 | 	if (ret) | 
 | 453 | 		goto free_irqchip; | 
 | 454 |  | 
 | 455 | 	/* setup subdevs */ | 
 | 456 | 	for (i = 0; i < pdata->num_subdevs; i++) { | 
 | 457 | 		ret = pcap_add_subdev(pcap, &pdata->subdevs[i]); | 
 | 458 | 		if (ret) | 
 | 459 | 			goto remove_subdevs; | 
 | 460 | 	} | 
 | 461 |  | 
 | 462 | 	/* board specific quirks */ | 
 | 463 | 	if (pdata->init) | 
 | 464 | 		pdata->init(pcap); | 
 | 465 |  | 
 | 466 | 	return 0; | 
 | 467 |  | 
 | 468 | remove_subdevs: | 
 | 469 | 	device_for_each_child(&spi->dev, NULL, pcap_remove_subdev); | 
 | 470 | /* free_adc: */ | 
 | 471 | 	free_irq(adc_irq, pcap); | 
 | 472 | free_irqchip: | 
 | 473 | 	for (i = pcap->irq_base; i < (pcap->irq_base + PCAP_NIRQS); i++) | 
 | 474 | 		set_irq_chip_and_handler(i, NULL, NULL); | 
 | 475 | /* destroy_workqueue: */ | 
 | 476 | 	destroy_workqueue(pcap->workqueue); | 
 | 477 | free_pcap: | 
 | 478 | 	kfree(pcap); | 
 | 479 | ret: | 
 | 480 | 	return ret; | 
 | 481 | } | 
 | 482 |  | 
 | 483 | static struct spi_driver ezxpcap_driver = { | 
 | 484 | 	.probe	= ezx_pcap_probe, | 
 | 485 | 	.remove = __devexit_p(ezx_pcap_remove), | 
 | 486 | 	.driver = { | 
 | 487 | 		.name	= "ezx-pcap", | 
 | 488 | 		.owner	= THIS_MODULE, | 
 | 489 | 	}, | 
 | 490 | }; | 
 | 491 |  | 
 | 492 | static int __init ezx_pcap_init(void) | 
 | 493 | { | 
 | 494 | 	return spi_register_driver(&ezxpcap_driver); | 
 | 495 | } | 
 | 496 |  | 
 | 497 | static void __exit ezx_pcap_exit(void) | 
 | 498 | { | 
 | 499 | 	spi_unregister_driver(&ezxpcap_driver); | 
 | 500 | } | 
 | 501 |  | 
 | 502 | module_init(ezx_pcap_init); | 
 | 503 | module_exit(ezx_pcap_exit); | 
 | 504 |  | 
 | 505 | MODULE_LICENSE("GPL"); | 
 | 506 | MODULE_AUTHOR("Daniel Ribeiro / Harald Welte"); | 
 | 507 | MODULE_DESCRIPTION("Motorola PCAP2 ASIC Driver"); |