blob: 34b919fe8cdab33bf439808f26a5debc331d5a65 [file] [log] [blame]
Stephen Rothwell78b09732005-11-19 01:40:46 +11001/*
2 * Copyright (C) 2004 IBM
3 *
4 * Implements the generic device dma API for powerpc.
5 * the pci and vio busses
6 */
7#ifndef _ASM_DMA_MAPPING_H
8#define _ASM_DMA_MAPPING_H
Anton Blanchard33ff9102007-10-16 14:54:33 -05009#ifdef __KERNEL__
10
11#include <linux/types.h>
12#include <linux/cache.h>
13/* need struct page definitions */
14#include <linux/mm.h>
15#include <linux/scatterlist.h>
Mark Nelson3affedc2008-07-05 05:05:42 +100016#include <linux/dma-attrs.h>
FUJITA Tomonori46bab4e2009-08-04 19:08:26 +000017#include <linux/dma-debug.h>
Anton Blanchard33ff9102007-10-16 14:54:33 -050018#include <asm/io.h>
Becky Bruceec3cf2e2009-05-14 12:42:28 +000019#include <asm/swiotlb.h>
Anton Blanchard33ff9102007-10-16 14:54:33 -050020
21#define DMA_ERROR_CODE (~(dma_addr_t)0x0)
22
Becky Bruceec3cf2e2009-05-14 12:42:28 +000023/* Some dma direct funcs must be visible for use in other dma_ops */
24extern void *dma_direct_alloc_coherent(struct device *dev, size_t size,
25 dma_addr_t *dma_handle, gfp_t flag);
26extern void dma_direct_free_coherent(struct device *dev, size_t size,
27 void *vaddr, dma_addr_t dma_handle);
28
Becky Bruceec3cf2e2009-05-14 12:42:28 +000029
Anton Blanchard33ff9102007-10-16 14:54:33 -050030#ifdef CONFIG_NOT_COHERENT_CACHE
31/*
32 * DMA-consistent mapping functions for PowerPCs that don't support
33 * cache snooping. These allocate/free a region of uncached mapped
34 * memory space for use with DMA devices. Alternatively, you could
35 * allocate the space "normally" and use the cache management functions
36 * to ensure it is consistent.
37 */
Benjamin Herrenschmidt8b31e492009-05-27 13:50:33 +100038struct device;
39extern void *__dma_alloc_coherent(struct device *dev, size_t size,
40 dma_addr_t *handle, gfp_t gfp);
Anton Blanchard33ff9102007-10-16 14:54:33 -050041extern void __dma_free_coherent(size_t size, void *vaddr);
42extern void __dma_sync(void *vaddr, size_t size, int direction);
43extern void __dma_sync_page(struct page *page, unsigned long offset,
44 size_t size, int direction);
45
46#else /* ! CONFIG_NOT_COHERENT_CACHE */
47/*
48 * Cache coherent cores.
49 */
50
Benjamin Herrenschmidt8b31e492009-05-27 13:50:33 +100051#define __dma_alloc_coherent(dev, gfp, size, handle) NULL
Anton Blanchard33ff9102007-10-16 14:54:33 -050052#define __dma_free_coherent(size, addr) ((void)0)
53#define __dma_sync(addr, size, rw) ((void)0)
54#define __dma_sync_page(pg, off, sz, rw) ((void)0)
55
56#endif /* ! CONFIG_NOT_COHERENT_CACHE */
57
Mark Nelson3a4c6f02008-07-05 05:05:45 +100058static inline unsigned long device_to_mask(struct device *dev)
59{
60 if (dev->dma_mask && *dev->dma_mask)
61 return *dev->dma_mask;
62 /* Assume devices without mask can take 32 bit addresses */
63 return 0xfffffffful;
64}
65
Anton Blanchard33ff9102007-10-16 14:54:33 -050066/*
Becky Bruce4fc665b2008-09-12 10:34:46 +000067 * Available generic sets of operations
68 */
69#ifdef CONFIG_PPC64
FUJITA Tomonori45223c52009-08-04 19:08:25 +000070extern struct dma_map_ops dma_iommu_ops;
Becky Bruce4fc665b2008-09-12 10:34:46 +000071#endif
FUJITA Tomonori45223c52009-08-04 19:08:25 +000072extern struct dma_map_ops dma_direct_ops;
Becky Bruce4fc665b2008-09-12 10:34:46 +000073
FUJITA Tomonori45223c52009-08-04 19:08:25 +000074static inline struct dma_map_ops *get_dma_ops(struct device *dev)
Anton Blanchard33ff9102007-10-16 14:54:33 -050075{
76 /* We don't handle the NULL dev case for ISA for now. We could
77 * do it via an out of line call but it is not needed for now. The
78 * only ISA DMA device we support is the floppy and we have a hack
79 * in the floppy driver directly to get a device for us.
80 */
Kumar Gala4ae0ff62009-03-19 03:40:52 +000081 if (unlikely(dev == NULL))
Anton Blanchard33ff9102007-10-16 14:54:33 -050082 return NULL;
Becky Bruce4fc665b2008-09-12 10:34:46 +000083
Anton Blanchard33ff9102007-10-16 14:54:33 -050084 return dev->archdata.dma_ops;
85}
86
FUJITA Tomonori45223c52009-08-04 19:08:25 +000087static inline void set_dma_ops(struct device *dev, struct dma_map_ops *ops)
Michael Ellerman1f62a162008-01-30 01:13:58 +110088{
89 dev->archdata.dma_ops = ops;
90}
91
Becky Bruce1cebd7a2009-09-21 08:26:34 +000092/*
93 * get_dma_offset()
94 *
95 * Get the dma offset on configurations where the dma address can be determined
96 * from the physical address by looking at a simple offset. Direct dma and
97 * swiotlb use this function, but it is typically not used by implementations
98 * with an iommu.
99 */
100static inline unsigned long get_dma_offset(struct device *dev)
101{
102 if (dev)
103 return (unsigned long)dev->archdata.dma_data;
104
105 return PCI_DRAM_OFFSET;
106}
107
FUJITA Tomonori46bab4e2009-08-04 19:08:26 +0000108/* this will be removed soon */
109#define flush_write_buffers()
110
111#include <asm-generic/dma-mapping-common.h>
112
Anton Blanchard33ff9102007-10-16 14:54:33 -0500113static inline int dma_supported(struct device *dev, u64 mask)
114{
FUJITA Tomonori45223c52009-08-04 19:08:25 +0000115 struct dma_map_ops *dma_ops = get_dma_ops(dev);
Anton Blanchard33ff9102007-10-16 14:54:33 -0500116
117 if (unlikely(dma_ops == NULL))
118 return 0;
119 if (dma_ops->dma_supported == NULL)
120 return 1;
121 return dma_ops->dma_supported(dev, mask);
122}
123
Michael Ellerman84631f32007-12-17 17:35:53 +1100124/* We have our own implementation of pci_set_dma_mask() */
125#define HAVE_ARCH_PCI_SET_DMA_MASK
126
Anton Blanchard33ff9102007-10-16 14:54:33 -0500127static inline int dma_set_mask(struct device *dev, u64 dma_mask)
128{
FUJITA Tomonori45223c52009-08-04 19:08:25 +0000129 struct dma_map_ops *dma_ops = get_dma_ops(dev);
Anton Blanchard33ff9102007-10-16 14:54:33 -0500130
131 if (unlikely(dma_ops == NULL))
132 return -EIO;
133 if (dma_ops->set_dma_mask != NULL)
134 return dma_ops->set_dma_mask(dev, dma_mask);
135 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
136 return -EIO;
137 *dev->dma_mask = dma_mask;
138 return 0;
139}
140
141static inline void *dma_alloc_coherent(struct device *dev, size_t size,
142 dma_addr_t *dma_handle, gfp_t flag)
143{
FUJITA Tomonori45223c52009-08-04 19:08:25 +0000144 struct dma_map_ops *dma_ops = get_dma_ops(dev);
FUJITA Tomonori80d3e8a2009-08-04 19:08:28 +0000145 void *cpu_addr;
Anton Blanchard33ff9102007-10-16 14:54:33 -0500146
147 BUG_ON(!dma_ops);
FUJITA Tomonori80d3e8a2009-08-04 19:08:28 +0000148
149 cpu_addr = dma_ops->alloc_coherent(dev, size, dma_handle, flag);
150
151 debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr);
152
153 return cpu_addr;
Anton Blanchard33ff9102007-10-16 14:54:33 -0500154}
155
156static inline void dma_free_coherent(struct device *dev, size_t size,
157 void *cpu_addr, dma_addr_t dma_handle)
158{
FUJITA Tomonori45223c52009-08-04 19:08:25 +0000159 struct dma_map_ops *dma_ops = get_dma_ops(dev);
Anton Blanchard33ff9102007-10-16 14:54:33 -0500160
161 BUG_ON(!dma_ops);
FUJITA Tomonori80d3e8a2009-08-04 19:08:28 +0000162
163 debug_dma_free_coherent(dev, size, cpu_addr, dma_handle);
164
Anton Blanchard33ff9102007-10-16 14:54:33 -0500165 dma_ops->free_coherent(dev, size, cpu_addr, dma_handle);
166}
167
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700168static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
Stephen Rothwell78b09732005-11-19 01:40:46 +1100169{
FUJITA Tomonori4a9a6bf2009-08-04 19:08:27 +0000170 struct dma_map_ops *dma_ops = get_dma_ops(dev);
171
172 if (dma_ops->mapping_error)
173 return dma_ops->mapping_error(dev, dma_addr);
174
Stephen Rothwell78b09732005-11-19 01:40:46 +1100175#ifdef CONFIG_PPC64
176 return (dma_addr == DMA_ERROR_CODE);
177#else
178 return 0;
179#endif
180}
181
FUJITA Tomonori9a937c92009-07-10 10:04:57 +0900182static inline bool dma_capable(struct device *dev, dma_addr_t addr, size_t size)
183{
FUJITA Tomonori762afb72009-08-04 19:08:22 +0000184#ifdef CONFIG_SWIOTLB
185 struct dev_archdata *sd = &dev->archdata;
FUJITA Tomonori9a937c92009-07-10 10:04:57 +0900186
FUJITA Tomonori762afb72009-08-04 19:08:22 +0000187 if (sd->max_direct_dma_addr && addr + size > sd->max_direct_dma_addr)
FUJITA Tomonori9a937c92009-07-10 10:04:57 +0900188 return 0;
FUJITA Tomonori762afb72009-08-04 19:08:22 +0000189#endif
FUJITA Tomonori9a937c92009-07-10 10:04:57 +0900190
191 if (!dev->dma_mask)
192 return 0;
193
194 return addr + size <= *dev->dma_mask;
195}
196
FUJITA Tomonori8d4f5332009-07-10 10:05:01 +0900197static inline dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr)
198{
Becky Bruce1cebd7a2009-09-21 08:26:34 +0000199 return paddr + get_dma_offset(dev);
FUJITA Tomonori8d4f5332009-07-10 10:05:01 +0900200}
201
202static inline phys_addr_t dma_to_phys(struct device *dev, dma_addr_t daddr)
203{
Becky Bruce1cebd7a2009-09-21 08:26:34 +0000204 return daddr - get_dma_offset(dev);
FUJITA Tomonori8d4f5332009-07-10 10:05:01 +0900205}
206
Stephen Rothwell78b09732005-11-19 01:40:46 +1100207#define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
208#define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
209#ifdef CONFIG_NOT_COHERENT_CACHE
Ralf Baechlef67637e2006-12-06 20:38:54 -0800210#define dma_is_consistent(d, h) (0)
Stephen Rothwell78b09732005-11-19 01:40:46 +1100211#else
Ralf Baechlef67637e2006-12-06 20:38:54 -0800212#define dma_is_consistent(d, h) (1)
Stephen Rothwell78b09732005-11-19 01:40:46 +1100213#endif
214
215static inline int dma_get_cache_alignment(void)
216{
217#ifdef CONFIG_PPC64
218 /* no easy way to get cache size on all processors, so return
219 * the maximum possible, to be safe */
Ravikiran G Thirumalai1fd73c62006-01-08 01:01:28 -0800220 return (1 << INTERNODE_CACHE_SHIFT);
Stephen Rothwell78b09732005-11-19 01:40:46 +1100221#else
222 /*
223 * Each processor family will define its own L1_CACHE_SHIFT,
224 * L1_CACHE_BYTES wraps to this, so this is always safe.
225 */
226 return L1_CACHE_BYTES;
227#endif
228}
229
Ralf Baechled3fa72e2006-12-06 20:38:56 -0800230static inline void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
Stephen Rothwell78b09732005-11-19 01:40:46 +1100231 enum dma_data_direction direction)
232{
233 BUG_ON(direction == DMA_NONE);
234 __dma_sync(vaddr, size, (int)direction);
235}
236
Arnd Bergmann88ced032005-12-16 22:43:46 +0100237#endif /* __KERNEL__ */
Stephen Rothwell78b09732005-11-19 01:40:46 +1100238#endif /* _ASM_DMA_MAPPING_H */