blob: 63c89f648d274e64312b966169b35beee45da227 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070026#include "clock-rpm.h"
27#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29enum {
30 GCC_BASE,
31 MMSS_BASE,
32 LPASS_BASE,
33 MSS_BASE,
34 N_BASES,
35};
36
37static void __iomem *virt_bases[N_BASES];
38
39#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
40#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
41#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
42#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
43
44#define GPLL0_MODE_REG 0x0000
45#define GPLL0_L_REG 0x0004
46#define GPLL0_M_REG 0x0008
47#define GPLL0_N_REG 0x000C
48#define GPLL0_USER_CTL_REG 0x0010
49#define GPLL0_CONFIG_CTL_REG 0x0014
50#define GPLL0_TEST_CTL_REG 0x0018
51#define GPLL0_STATUS_REG 0x001C
52
53#define GPLL1_MODE_REG 0x0040
54#define GPLL1_L_REG 0x0044
55#define GPLL1_M_REG 0x0048
56#define GPLL1_N_REG 0x004C
57#define GPLL1_USER_CTL_REG 0x0050
58#define GPLL1_CONFIG_CTL_REG 0x0054
59#define GPLL1_TEST_CTL_REG 0x0058
60#define GPLL1_STATUS_REG 0x005C
61
62#define MMPLL0_MODE_REG 0x0000
63#define MMPLL0_L_REG 0x0004
64#define MMPLL0_M_REG 0x0008
65#define MMPLL0_N_REG 0x000C
66#define MMPLL0_USER_CTL_REG 0x0010
67#define MMPLL0_CONFIG_CTL_REG 0x0014
68#define MMPLL0_TEST_CTL_REG 0x0018
69#define MMPLL0_STATUS_REG 0x001C
70
71#define MMPLL1_MODE_REG 0x0040
72#define MMPLL1_L_REG 0x0044
73#define MMPLL1_M_REG 0x0048
74#define MMPLL1_N_REG 0x004C
75#define MMPLL1_USER_CTL_REG 0x0050
76#define MMPLL1_CONFIG_CTL_REG 0x0054
77#define MMPLL1_TEST_CTL_REG 0x0058
78#define MMPLL1_STATUS_REG 0x005C
79
80#define MMPLL3_MODE_REG 0x0080
81#define MMPLL3_L_REG 0x0084
82#define MMPLL3_M_REG 0x0088
83#define MMPLL3_N_REG 0x008C
84#define MMPLL3_USER_CTL_REG 0x0090
85#define MMPLL3_CONFIG_CTL_REG 0x0094
86#define MMPLL3_TEST_CTL_REG 0x0098
87#define MMPLL3_STATUS_REG 0x009C
88
89#define LPAPLL_MODE_REG 0x0000
90#define LPAPLL_L_REG 0x0004
91#define LPAPLL_M_REG 0x0008
92#define LPAPLL_N_REG 0x000C
93#define LPAPLL_USER_CTL_REG 0x0010
94#define LPAPLL_CONFIG_CTL_REG 0x0014
95#define LPAPLL_TEST_CTL_REG 0x0018
96#define LPAPLL_STATUS_REG 0x001C
97
98#define GCC_DEBUG_CLK_CTL_REG 0x1880
99#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
100#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
101#define GCC_XO_DIV4_CBCR_REG 0x10C8
102#define APCS_GPLL_ENA_VOTE_REG 0x1480
103#define MMSS_PLL_VOTE_APCS_REG 0x0100
104#define MMSS_DEBUG_CLK_CTL_REG 0x0900
105#define LPASS_DEBUG_CLK_CTL_REG 0x29000
106#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700107#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108
109#define USB30_MASTER_CMD_RCGR 0x03D4
110#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
111#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
112#define USB_HSIC_CMD_RCGR 0x0440
113#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
114#define USB_HS_SYSTEM_CMD_RCGR 0x0490
115#define SDCC1_APPS_CMD_RCGR 0x04D0
116#define SDCC2_APPS_CMD_RCGR 0x0510
117#define SDCC3_APPS_CMD_RCGR 0x0550
118#define SDCC4_APPS_CMD_RCGR 0x0590
119#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
120#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
121#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
122#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
123#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
124#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
125#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
126#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
127#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
128#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
129#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
130#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
131#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
132#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
133#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
134#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
135#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
136#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
137#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
138#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
139#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
140#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
141#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
142#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
143#define PDM2_CMD_RCGR 0x0CD0
144#define TSIF_REF_CMD_RCGR 0x0D90
145#define CE1_CMD_RCGR 0x1050
146#define CE2_CMD_RCGR 0x1090
147#define GP1_CMD_RCGR 0x1904
148#define GP2_CMD_RCGR 0x1944
149#define GP3_CMD_RCGR 0x1984
150#define LPAIF_SPKR_CMD_RCGR 0xA000
151#define LPAIF_PRI_CMD_RCGR 0xB000
152#define LPAIF_SEC_CMD_RCGR 0xC000
153#define LPAIF_TER_CMD_RCGR 0xD000
154#define LPAIF_QUAD_CMD_RCGR 0xE000
155#define LPAIF_PCM0_CMD_RCGR 0xF000
156#define LPAIF_PCM1_CMD_RCGR 0x10000
157#define RESAMPLER_CMD_RCGR 0x11000
158#define SLIMBUS_CMD_RCGR 0x12000
159#define LPAIF_PCMOE_CMD_RCGR 0x13000
160#define AHBFABRIC_CMD_RCGR 0x18000
161#define VCODEC0_CMD_RCGR 0x1000
162#define PCLK0_CMD_RCGR 0x2000
163#define PCLK1_CMD_RCGR 0x2020
164#define MDP_CMD_RCGR 0x2040
165#define EXTPCLK_CMD_RCGR 0x2060
166#define VSYNC_CMD_RCGR 0x2080
167#define EDPPIXEL_CMD_RCGR 0x20A0
168#define EDPLINK_CMD_RCGR 0x20C0
169#define EDPAUX_CMD_RCGR 0x20E0
170#define HDMI_CMD_RCGR 0x2100
171#define BYTE0_CMD_RCGR 0x2120
172#define BYTE1_CMD_RCGR 0x2140
173#define ESC0_CMD_RCGR 0x2160
174#define ESC1_CMD_RCGR 0x2180
175#define CSI0PHYTIMER_CMD_RCGR 0x3000
176#define CSI1PHYTIMER_CMD_RCGR 0x3030
177#define CSI2PHYTIMER_CMD_RCGR 0x3060
178#define CSI0_CMD_RCGR 0x3090
179#define CSI1_CMD_RCGR 0x3100
180#define CSI2_CMD_RCGR 0x3160
181#define CSI3_CMD_RCGR 0x31C0
182#define CCI_CMD_RCGR 0x3300
183#define MCLK0_CMD_RCGR 0x3360
184#define MCLK1_CMD_RCGR 0x3390
185#define MCLK2_CMD_RCGR 0x33C0
186#define MCLK3_CMD_RCGR 0x33F0
187#define MMSS_GP0_CMD_RCGR 0x3420
188#define MMSS_GP1_CMD_RCGR 0x3450
189#define JPEG0_CMD_RCGR 0x3500
190#define JPEG1_CMD_RCGR 0x3520
191#define JPEG2_CMD_RCGR 0x3540
192#define VFE0_CMD_RCGR 0x3600
193#define VFE1_CMD_RCGR 0x3620
194#define CPP_CMD_RCGR 0x3640
195#define GFX3D_CMD_RCGR 0x4000
196#define RBCPR_CMD_RCGR 0x4060
197#define AHB_CMD_RCGR 0x5000
198#define AXI_CMD_RCGR 0x5040
199#define OCMEMNOC_CMD_RCGR 0x5090
200
201#define MMSS_BCR 0x0240
202#define USB_30_BCR 0x03C0
203#define USB3_PHY_BCR 0x03FC
204#define USB_HS_HSIC_BCR 0x0400
205#define USB_HS_BCR 0x0480
206#define SDCC1_BCR 0x04C0
207#define SDCC2_BCR 0x0500
208#define SDCC3_BCR 0x0540
209#define SDCC4_BCR 0x0580
210#define BLSP1_BCR 0x05C0
211#define BLSP1_QUP1_BCR 0x0640
212#define BLSP1_UART1_BCR 0x0680
213#define BLSP1_QUP2_BCR 0x06C0
214#define BLSP1_UART2_BCR 0x0700
215#define BLSP1_QUP3_BCR 0x0740
216#define BLSP1_UART3_BCR 0x0780
217#define BLSP1_QUP4_BCR 0x07C0
218#define BLSP1_UART4_BCR 0x0800
219#define BLSP1_QUP5_BCR 0x0840
220#define BLSP1_UART5_BCR 0x0880
221#define BLSP1_QUP6_BCR 0x08C0
222#define BLSP1_UART6_BCR 0x0900
223#define BLSP2_BCR 0x0940
224#define BLSP2_QUP1_BCR 0x0980
225#define BLSP2_UART1_BCR 0x09C0
226#define BLSP2_QUP2_BCR 0x0A00
227#define BLSP2_UART2_BCR 0x0A40
228#define BLSP2_QUP3_BCR 0x0A80
229#define BLSP2_UART3_BCR 0x0AC0
230#define BLSP2_QUP4_BCR 0x0B00
231#define BLSP2_UART4_BCR 0x0B40
232#define BLSP2_QUP5_BCR 0x0B80
233#define BLSP2_UART5_BCR 0x0BC0
234#define BLSP2_QUP6_BCR 0x0C00
235#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700236#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700237#define PDM_BCR 0x0CC0
238#define PRNG_BCR 0x0D00
239#define BAM_DMA_BCR 0x0D40
240#define TSIF_BCR 0x0D80
241#define CE1_BCR 0x1040
242#define CE2_BCR 0x1080
243#define AUDIO_CORE_BCR 0x4000
244#define VENUS0_BCR 0x1020
245#define MDSS_BCR 0x2300
246#define CAMSS_PHY0_BCR 0x3020
247#define CAMSS_PHY1_BCR 0x3050
248#define CAMSS_PHY2_BCR 0x3080
249#define CAMSS_CSI0_BCR 0x30B0
250#define CAMSS_CSI0PHY_BCR 0x30C0
251#define CAMSS_CSI0RDI_BCR 0x30D0
252#define CAMSS_CSI0PIX_BCR 0x30E0
253#define CAMSS_CSI1_BCR 0x3120
254#define CAMSS_CSI1PHY_BCR 0x3130
255#define CAMSS_CSI1RDI_BCR 0x3140
256#define CAMSS_CSI1PIX_BCR 0x3150
257#define CAMSS_CSI2_BCR 0x3180
258#define CAMSS_CSI2PHY_BCR 0x3190
259#define CAMSS_CSI2RDI_BCR 0x31A0
260#define CAMSS_CSI2PIX_BCR 0x31B0
261#define CAMSS_CSI3_BCR 0x31E0
262#define CAMSS_CSI3PHY_BCR 0x31F0
263#define CAMSS_CSI3RDI_BCR 0x3200
264#define CAMSS_CSI3PIX_BCR 0x3210
265#define CAMSS_ISPIF_BCR 0x3220
266#define CAMSS_CCI_BCR 0x3340
267#define CAMSS_MCLK0_BCR 0x3380
268#define CAMSS_MCLK1_BCR 0x33B0
269#define CAMSS_MCLK2_BCR 0x33E0
270#define CAMSS_MCLK3_BCR 0x3410
271#define CAMSS_GP0_BCR 0x3440
272#define CAMSS_GP1_BCR 0x3470
273#define CAMSS_TOP_BCR 0x3480
274#define CAMSS_MICRO_BCR 0x3490
275#define CAMSS_JPEG_BCR 0x35A0
276#define CAMSS_VFE_BCR 0x36A0
277#define CAMSS_CSI_VFE0_BCR 0x3700
278#define CAMSS_CSI_VFE1_BCR 0x3710
279#define OCMEMNOC_BCR 0x50B0
280#define MMSSNOCAHB_BCR 0x5020
281#define MMSSNOCAXI_BCR 0x5060
282#define OXILI_GFX3D_CBCR 0x4028
283#define OXILICX_AHB_CBCR 0x403C
284#define OXILICX_AXI_CBCR 0x4038
285#define OXILI_BCR 0x4020
286#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700287#define LPASS_Q6SS_BCR 0x6000
288#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700289
290#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
291#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
292#define MMSS_NOC_CFG_AHB_CBCR 0x024C
293
294#define USB30_MASTER_CBCR 0x03C8
295#define USB30_MOCK_UTMI_CBCR 0x03D0
296#define USB_HSIC_AHB_CBCR 0x0408
297#define USB_HSIC_SYSTEM_CBCR 0x040C
298#define USB_HSIC_CBCR 0x0410
299#define USB_HSIC_IO_CAL_CBCR 0x0414
300#define USB_HS_SYSTEM_CBCR 0x0484
301#define USB_HS_AHB_CBCR 0x0488
302#define SDCC1_APPS_CBCR 0x04C4
303#define SDCC1_AHB_CBCR 0x04C8
304#define SDCC2_APPS_CBCR 0x0504
305#define SDCC2_AHB_CBCR 0x0508
306#define SDCC3_APPS_CBCR 0x0544
307#define SDCC3_AHB_CBCR 0x0548
308#define SDCC4_APPS_CBCR 0x0584
309#define SDCC4_AHB_CBCR 0x0588
310#define BLSP1_AHB_CBCR 0x05C4
311#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
312#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
313#define BLSP1_UART1_APPS_CBCR 0x0684
314#define BLSP1_UART1_SIM_CBCR 0x0688
315#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
316#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
317#define BLSP1_UART2_APPS_CBCR 0x0704
318#define BLSP1_UART2_SIM_CBCR 0x0708
319#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
320#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
321#define BLSP1_UART3_APPS_CBCR 0x0784
322#define BLSP1_UART3_SIM_CBCR 0x0788
323#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
324#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
325#define BLSP1_UART4_APPS_CBCR 0x0804
326#define BLSP1_UART4_SIM_CBCR 0x0808
327#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
328#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
329#define BLSP1_UART5_APPS_CBCR 0x0884
330#define BLSP1_UART5_SIM_CBCR 0x0888
331#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
332#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
333#define BLSP1_UART6_APPS_CBCR 0x0904
334#define BLSP1_UART6_SIM_CBCR 0x0908
335#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700336#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700337#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
338#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
339#define BLSP2_UART1_APPS_CBCR 0x09C4
340#define BLSP2_UART1_SIM_CBCR 0x09C8
341#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
342#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
343#define BLSP2_UART2_APPS_CBCR 0x0A44
344#define BLSP2_UART2_SIM_CBCR 0x0A48
345#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
346#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
347#define BLSP2_UART3_APPS_CBCR 0x0AC4
348#define BLSP2_UART3_SIM_CBCR 0x0AC8
349#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
350#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
351#define BLSP2_UART4_APPS_CBCR 0x0B44
352#define BLSP2_UART4_SIM_CBCR 0x0B48
353#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
354#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
355#define BLSP2_UART5_APPS_CBCR 0x0BC4
356#define BLSP2_UART5_SIM_CBCR 0x0BC8
357#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
358#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
359#define BLSP2_UART6_APPS_CBCR 0x0C44
360#define BLSP2_UART6_SIM_CBCR 0x0C48
361#define PDM_AHB_CBCR 0x0CC4
362#define PDM_XO4_CBCR 0x0CC8
363#define PDM2_CBCR 0x0CCC
364#define PRNG_AHB_CBCR 0x0D04
365#define BAM_DMA_AHB_CBCR 0x0D44
366#define TSIF_AHB_CBCR 0x0D84
367#define TSIF_REF_CBCR 0x0D88
368#define MSG_RAM_AHB_CBCR 0x0E44
369#define CE1_CBCR 0x1044
370#define CE1_AXI_CBCR 0x1048
371#define CE1_AHB_CBCR 0x104C
372#define CE2_CBCR 0x1084
373#define CE2_AXI_CBCR 0x1088
374#define CE2_AHB_CBCR 0x108C
375#define GCC_AHB_CBCR 0x10C0
376#define GP1_CBCR 0x1900
377#define GP2_CBCR 0x1940
378#define GP3_CBCR 0x1980
379#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
382#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
383#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
384#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
385#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
386#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
387#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
388#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
389#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
390#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
391#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
392#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
393#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
394#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
395#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
396#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
397#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
398#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
399#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
400#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
401#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
402#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
403#define VENUS0_VCODEC0_CBCR 0x1028
404#define VENUS0_AHB_CBCR 0x1030
405#define VENUS0_AXI_CBCR 0x1034
406#define VENUS0_OCMEMNOC_CBCR 0x1038
407#define MDSS_AHB_CBCR 0x2308
408#define MDSS_HDMI_AHB_CBCR 0x230C
409#define MDSS_AXI_CBCR 0x2310
410#define MDSS_PCLK0_CBCR 0x2314
411#define MDSS_PCLK1_CBCR 0x2318
412#define MDSS_MDP_CBCR 0x231C
413#define MDSS_MDP_LUT_CBCR 0x2320
414#define MDSS_EXTPCLK_CBCR 0x2324
415#define MDSS_VSYNC_CBCR 0x2328
416#define MDSS_EDPPIXEL_CBCR 0x232C
417#define MDSS_EDPLINK_CBCR 0x2330
418#define MDSS_EDPAUX_CBCR 0x2334
419#define MDSS_HDMI_CBCR 0x2338
420#define MDSS_BYTE0_CBCR 0x233C
421#define MDSS_BYTE1_CBCR 0x2340
422#define MDSS_ESC0_CBCR 0x2344
423#define MDSS_ESC1_CBCR 0x2348
424#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
425#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
426#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
427#define CAMSS_CSI0_CBCR 0x30B4
428#define CAMSS_CSI0_AHB_CBCR 0x30BC
429#define CAMSS_CSI0PHY_CBCR 0x30C4
430#define CAMSS_CSI0RDI_CBCR 0x30D4
431#define CAMSS_CSI0PIX_CBCR 0x30E4
432#define CAMSS_CSI1_CBCR 0x3124
433#define CAMSS_CSI1_AHB_CBCR 0x3128
434#define CAMSS_CSI1PHY_CBCR 0x3134
435#define CAMSS_CSI1RDI_CBCR 0x3144
436#define CAMSS_CSI1PIX_CBCR 0x3154
437#define CAMSS_CSI2_CBCR 0x3184
438#define CAMSS_CSI2_AHB_CBCR 0x3188
439#define CAMSS_CSI2PHY_CBCR 0x3194
440#define CAMSS_CSI2RDI_CBCR 0x31A4
441#define CAMSS_CSI2PIX_CBCR 0x31B4
442#define CAMSS_CSI3_CBCR 0x31E4
443#define CAMSS_CSI3_AHB_CBCR 0x31E8
444#define CAMSS_CSI3PHY_CBCR 0x31F4
445#define CAMSS_CSI3RDI_CBCR 0x3204
446#define CAMSS_CSI3PIX_CBCR 0x3214
447#define CAMSS_ISPIF_AHB_CBCR 0x3224
448#define CAMSS_CCI_CCI_CBCR 0x3344
449#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
450#define CAMSS_MCLK0_CBCR 0x3384
451#define CAMSS_MCLK1_CBCR 0x33B4
452#define CAMSS_MCLK2_CBCR 0x33E4
453#define CAMSS_MCLK3_CBCR 0x3414
454#define CAMSS_GP0_CBCR 0x3444
455#define CAMSS_GP1_CBCR 0x3474
456#define CAMSS_TOP_AHB_CBCR 0x3484
457#define CAMSS_MICRO_AHB_CBCR 0x3494
458#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
459#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
460#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
461#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
462#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
463#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
464#define CAMSS_VFE_VFE0_CBCR 0x36A8
465#define CAMSS_VFE_VFE1_CBCR 0x36AC
466#define CAMSS_VFE_CPP_CBCR 0x36B0
467#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
468#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
469#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
470#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
471#define CAMSS_CSI_VFE0_CBCR 0x3704
472#define CAMSS_CSI_VFE1_CBCR 0x3714
473#define MMSS_MMSSNOC_AXI_CBCR 0x506C
474#define MMSS_MMSSNOC_AHB_CBCR 0x5024
475#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
476#define MMSS_MISC_AHB_CBCR 0x502C
477#define MMSS_S0_AXI_CBCR 0x5064
478#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700479#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
480#define LPASS_Q6SS_XO_CBCR 0x26000
481#define MSS_XO_Q6_CBCR 0x108C
482#define MSS_BUS_Q6_CBCR 0x10A4
483#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700484
485#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
486#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
487
488/* Mux source select values */
489#define cxo_source_val 0
490#define gpll0_source_val 1
491#define gpll1_source_val 2
492#define gnd_source_val 5
493#define mmpll0_mm_source_val 1
494#define mmpll1_mm_source_val 2
495#define mmpll3_mm_source_val 3
496#define gpll0_mm_source_val 5
497#define cxo_mm_source_val 0
498#define mm_gnd_source_val 6
499#define gpll1_hsic_source_val 4
500#define cxo_lpass_source_val 0
501#define lpapll0_lpass_source_val 1
502#define gpll0_lpass_source_val 5
503#define edppll_270_mm_source_val 4
504#define edppll_350_mm_source_val 4
505#define dsipll_750_mm_source_val 1
506#define dsipll_250_mm_source_val 2
507#define hdmipll_297_mm_source_val 3
508
509#define F(f, s, div, m, n) \
510 { \
511 .freq_hz = (f), \
512 .src_clk = &s##_clk_src.c, \
513 .m_val = (m), \
514 .n_val = ~((n)-(m)), \
515 .d_val = ~(n),\
516 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
517 | BVAL(10, 8, s##_source_val), \
518 }
519
520#define F_MM(f, s, div, m, n) \
521 { \
522 .freq_hz = (f), \
523 .src_clk = &s##_clk_src.c, \
524 .m_val = (m), \
525 .n_val = ~((n)-(m)), \
526 .d_val = ~(n),\
527 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
528 | BVAL(10, 8, s##_mm_source_val), \
529 }
530
531#define F_MDSS(f, s, div, m, n) \
532 { \
533 .freq_hz = (f), \
534 .m_val = (m), \
535 .n_val = ~((n)-(m)), \
536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_HSIC(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .src_clk = &s##_clk_src.c, \
545 .m_val = (m), \
546 .n_val = ~((n)-(m)), \
547 .d_val = ~(n),\
548 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
549 | BVAL(10, 8, s##_hsic_source_val), \
550 }
551
552#define F_LPASS(f, s, div, m, n) \
553 { \
554 .freq_hz = (f), \
555 .src_clk = &s##_clk_src.c, \
556 .m_val = (m), \
557 .n_val = ~((n)-(m)), \
558 .d_val = ~(n),\
559 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
560 | BVAL(10, 8, s##_lpass_source_val), \
561 }
562
563#define VDD_DIG_FMAX_MAP1(l1, f1) \
564 .vdd_class = &vdd_dig, \
565 .fmax[VDD_DIG_##l1] = (f1)
566#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1), \
569 .fmax[VDD_DIG_##l2] = (f2)
570#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1), \
573 .fmax[VDD_DIG_##l2] = (f2), \
574 .fmax[VDD_DIG_##l3] = (f3)
575
576enum vdd_dig_levels {
577 VDD_DIG_NONE,
578 VDD_DIG_LOW,
579 VDD_DIG_NOMINAL,
580 VDD_DIG_HIGH
581};
582
583static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
584{
585 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
586 return 0;
587}
588
589static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
590
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700591#define RPM_MISC_CLK_TYPE 0x306b6c63
592#define RPM_BUS_CLK_TYPE 0x316b6c63
593#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700595#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700596#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700598#define PNOC_ID 0x0
599#define SNOC_ID 0x1
600#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700601#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700602
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700603#define BIMC_ID 0x0
604#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700606DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
607DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
608DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700609DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
610 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700611
612DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
613DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
614 NULL);
615
616DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
617 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700618DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619
620static struct pll_vote_clk gpll0_clk_src = {
621 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
622 .en_mask = BIT(0),
623 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
624 .status_mask = BIT(17),
625 .parent = &cxo_clk_src.c,
626 .base = &virt_bases[GCC_BASE],
627 .c = {
628 .rate = 600000000,
629 .dbg_name = "gpll0_clk_src",
630 .ops = &clk_ops_pll_vote,
631 .warned = true,
632 CLK_INIT(gpll0_clk_src.c),
633 },
634};
635
636static struct pll_vote_clk gpll1_clk_src = {
637 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
638 .en_mask = BIT(1),
639 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
640 .status_mask = BIT(17),
641 .parent = &cxo_clk_src.c,
642 .base = &virt_bases[GCC_BASE],
643 .c = {
644 .rate = 480000000,
645 .dbg_name = "gpll1_clk_src",
646 .ops = &clk_ops_pll_vote,
647 .warned = true,
648 CLK_INIT(gpll1_clk_src.c),
649 },
650};
651
652static struct pll_vote_clk lpapll0_clk_src = {
653 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
654 .en_mask = BIT(0),
655 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
656 .status_mask = BIT(17),
657 .parent = &cxo_clk_src.c,
658 .base = &virt_bases[LPASS_BASE],
659 .c = {
660 .rate = 491520000,
661 .dbg_name = "lpapll0_clk_src",
662 .ops = &clk_ops_pll_vote,
663 .warned = true,
664 CLK_INIT(lpapll0_clk_src.c),
665 },
666};
667
668static struct pll_vote_clk mmpll0_clk_src = {
669 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
670 .en_mask = BIT(0),
671 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
672 .status_mask = BIT(17),
673 .parent = &cxo_clk_src.c,
674 .base = &virt_bases[MMSS_BASE],
675 .c = {
676 .dbg_name = "mmpll0_clk_src",
677 .rate = 800000000,
678 .ops = &clk_ops_pll_vote,
679 .warned = true,
680 CLK_INIT(mmpll0_clk_src.c),
681 },
682};
683
684static struct pll_vote_clk mmpll1_clk_src = {
685 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
686 .en_mask = BIT(1),
687 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
688 .status_mask = BIT(17),
689 .parent = &cxo_clk_src.c,
690 .base = &virt_bases[MMSS_BASE],
691 .c = {
692 .dbg_name = "mmpll1_clk_src",
693 .rate = 1000000000,
694 .ops = &clk_ops_pll_vote,
695 .warned = true,
696 CLK_INIT(mmpll1_clk_src.c),
697 },
698};
699
700static struct pll_clk mmpll3_clk_src = {
701 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
702 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
703 .parent = &cxo_clk_src.c,
704 .base = &virt_bases[MMSS_BASE],
705 .c = {
706 .dbg_name = "mmpll3_clk_src",
707 .rate = 1000000000,
708 .ops = &clk_ops_local_pll,
709 CLK_INIT(mmpll3_clk_src.c),
710 },
711};
712
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700713static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
714static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
715static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
716static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
717static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
718static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
719
720static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
721static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
722static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
723static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
724static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
725
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530726static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
727static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
728static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
729static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
730
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700731static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
732 F(125000000, gpll0, 1, 5, 24),
733 F_END
734};
735
736static struct rcg_clk usb30_master_clk_src = {
737 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
738 .set_rate = set_rate_mnd,
739 .freq_tbl = ftbl_gcc_usb30_master_clk,
740 .current_freq = &rcg_dummy_freq,
741 .base = &virt_bases[GCC_BASE],
742 .c = {
743 .dbg_name = "usb30_master_clk_src",
744 .ops = &clk_ops_rcg_mnd,
745 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
746 CLK_INIT(usb30_master_clk_src.c),
747 },
748};
749
750static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
751 F( 960000, cxo, 10, 1, 2),
752 F( 4800000, cxo, 4, 0, 0),
753 F( 9600000, cxo, 2, 0, 0),
754 F(15000000, gpll0, 10, 1, 4),
755 F(19200000, cxo, 1, 0, 0),
756 F(25000000, gpll0, 12, 1, 2),
757 F(50000000, gpll0, 12, 0, 0),
758 F_END
759};
760
761static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
762 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
763 .set_rate = set_rate_mnd,
764 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
765 .current_freq = &rcg_dummy_freq,
766 .base = &virt_bases[GCC_BASE],
767 .c = {
768 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
769 .ops = &clk_ops_rcg_mnd,
770 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
771 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
772 },
773};
774
775static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
776 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
777 .set_rate = set_rate_mnd,
778 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
779 .current_freq = &rcg_dummy_freq,
780 .base = &virt_bases[GCC_BASE],
781 .c = {
782 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
783 .ops = &clk_ops_rcg_mnd,
784 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
785 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
786 },
787};
788
789static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
790 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
791 .set_rate = set_rate_mnd,
792 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
793 .current_freq = &rcg_dummy_freq,
794 .base = &virt_bases[GCC_BASE],
795 .c = {
796 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
797 .ops = &clk_ops_rcg_mnd,
798 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
799 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
800 },
801};
802
803static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
804 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
805 .set_rate = set_rate_mnd,
806 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
807 .current_freq = &rcg_dummy_freq,
808 .base = &virt_bases[GCC_BASE],
809 .c = {
810 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
811 .ops = &clk_ops_rcg_mnd,
812 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
813 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
814 },
815};
816
817static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
818 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
819 .set_rate = set_rate_mnd,
820 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
821 .current_freq = &rcg_dummy_freq,
822 .base = &virt_bases[GCC_BASE],
823 .c = {
824 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
825 .ops = &clk_ops_rcg_mnd,
826 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
827 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
828 },
829};
830
831static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
832 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
833 .set_rate = set_rate_mnd,
834 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
835 .current_freq = &rcg_dummy_freq,
836 .base = &virt_bases[GCC_BASE],
837 .c = {
838 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
839 .ops = &clk_ops_rcg_mnd,
840 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
841 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
842 },
843};
844
845static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
846 F( 3686400, gpll0, 1, 96, 15625),
847 F( 7372800, gpll0, 1, 192, 15625),
848 F(14745600, gpll0, 1, 384, 15625),
849 F(16000000, gpll0, 5, 2, 15),
850 F(19200000, cxo, 1, 0, 0),
851 F(24000000, gpll0, 5, 1, 5),
852 F(32000000, gpll0, 1, 4, 75),
853 F(40000000, gpll0, 15, 0, 0),
854 F(46400000, gpll0, 1, 29, 375),
855 F(48000000, gpll0, 12.5, 0, 0),
856 F(51200000, gpll0, 1, 32, 375),
857 F(56000000, gpll0, 1, 7, 75),
858 F(58982400, gpll0, 1, 1536, 15625),
859 F(60000000, gpll0, 10, 0, 0),
860 F_END
861};
862
863static struct rcg_clk blsp1_uart1_apps_clk_src = {
864 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
865 .set_rate = set_rate_mnd,
866 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
867 .current_freq = &rcg_dummy_freq,
868 .base = &virt_bases[GCC_BASE],
869 .c = {
870 .dbg_name = "blsp1_uart1_apps_clk_src",
871 .ops = &clk_ops_rcg_mnd,
872 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
873 CLK_INIT(blsp1_uart1_apps_clk_src.c),
874 },
875};
876
877static struct rcg_clk blsp1_uart2_apps_clk_src = {
878 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
879 .set_rate = set_rate_mnd,
880 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
881 .current_freq = &rcg_dummy_freq,
882 .base = &virt_bases[GCC_BASE],
883 .c = {
884 .dbg_name = "blsp1_uart2_apps_clk_src",
885 .ops = &clk_ops_rcg_mnd,
886 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
887 CLK_INIT(blsp1_uart2_apps_clk_src.c),
888 },
889};
890
891static struct rcg_clk blsp1_uart3_apps_clk_src = {
892 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
893 .set_rate = set_rate_mnd,
894 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
895 .current_freq = &rcg_dummy_freq,
896 .base = &virt_bases[GCC_BASE],
897 .c = {
898 .dbg_name = "blsp1_uart3_apps_clk_src",
899 .ops = &clk_ops_rcg_mnd,
900 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
901 CLK_INIT(blsp1_uart3_apps_clk_src.c),
902 },
903};
904
905static struct rcg_clk blsp1_uart4_apps_clk_src = {
906 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
907 .set_rate = set_rate_mnd,
908 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
909 .current_freq = &rcg_dummy_freq,
910 .base = &virt_bases[GCC_BASE],
911 .c = {
912 .dbg_name = "blsp1_uart4_apps_clk_src",
913 .ops = &clk_ops_rcg_mnd,
914 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
915 CLK_INIT(blsp1_uart4_apps_clk_src.c),
916 },
917};
918
919static struct rcg_clk blsp1_uart5_apps_clk_src = {
920 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
921 .set_rate = set_rate_mnd,
922 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
923 .current_freq = &rcg_dummy_freq,
924 .base = &virt_bases[GCC_BASE],
925 .c = {
926 .dbg_name = "blsp1_uart5_apps_clk_src",
927 .ops = &clk_ops_rcg_mnd,
928 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
929 CLK_INIT(blsp1_uart5_apps_clk_src.c),
930 },
931};
932
933static struct rcg_clk blsp1_uart6_apps_clk_src = {
934 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
935 .set_rate = set_rate_mnd,
936 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
937 .current_freq = &rcg_dummy_freq,
938 .base = &virt_bases[GCC_BASE],
939 .c = {
940 .dbg_name = "blsp1_uart6_apps_clk_src",
941 .ops = &clk_ops_rcg_mnd,
942 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
943 CLK_INIT(blsp1_uart6_apps_clk_src.c),
944 },
945};
946
947static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
948 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
949 .set_rate = set_rate_mnd,
950 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
951 .current_freq = &rcg_dummy_freq,
952 .base = &virt_bases[GCC_BASE],
953 .c = {
954 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
955 .ops = &clk_ops_rcg_mnd,
956 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
957 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
958 },
959};
960
961static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
962 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
963 .set_rate = set_rate_mnd,
964 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
965 .current_freq = &rcg_dummy_freq,
966 .base = &virt_bases[GCC_BASE],
967 .c = {
968 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
969 .ops = &clk_ops_rcg_mnd,
970 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
971 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
972 },
973};
974
975static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
976 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
977 .set_rate = set_rate_mnd,
978 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
979 .current_freq = &rcg_dummy_freq,
980 .base = &virt_bases[GCC_BASE],
981 .c = {
982 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
983 .ops = &clk_ops_rcg_mnd,
984 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
985 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
986 },
987};
988
989static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
990 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
991 .set_rate = set_rate_mnd,
992 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
993 .current_freq = &rcg_dummy_freq,
994 .base = &virt_bases[GCC_BASE],
995 .c = {
996 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
997 .ops = &clk_ops_rcg_mnd,
998 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
999 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1000 },
1001};
1002
1003static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1004 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1005 .set_rate = set_rate_mnd,
1006 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1007 .current_freq = &rcg_dummy_freq,
1008 .base = &virt_bases[GCC_BASE],
1009 .c = {
1010 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1011 .ops = &clk_ops_rcg_mnd,
1012 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1013 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1014 },
1015};
1016
1017static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1018 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1019 .set_rate = set_rate_mnd,
1020 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1021 .current_freq = &rcg_dummy_freq,
1022 .base = &virt_bases[GCC_BASE],
1023 .c = {
1024 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1025 .ops = &clk_ops_rcg_mnd,
1026 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1027 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1028 },
1029};
1030
1031static struct rcg_clk blsp2_uart1_apps_clk_src = {
1032 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1033 .set_rate = set_rate_mnd,
1034 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1035 .current_freq = &rcg_dummy_freq,
1036 .base = &virt_bases[GCC_BASE],
1037 .c = {
1038 .dbg_name = "blsp2_uart1_apps_clk_src",
1039 .ops = &clk_ops_rcg_mnd,
1040 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1041 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1042 },
1043};
1044
1045static struct rcg_clk blsp2_uart2_apps_clk_src = {
1046 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1047 .set_rate = set_rate_mnd,
1048 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1049 .current_freq = &rcg_dummy_freq,
1050 .base = &virt_bases[GCC_BASE],
1051 .c = {
1052 .dbg_name = "blsp2_uart2_apps_clk_src",
1053 .ops = &clk_ops_rcg_mnd,
1054 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1055 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1056 },
1057};
1058
1059static struct rcg_clk blsp2_uart3_apps_clk_src = {
1060 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1061 .set_rate = set_rate_mnd,
1062 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1063 .current_freq = &rcg_dummy_freq,
1064 .base = &virt_bases[GCC_BASE],
1065 .c = {
1066 .dbg_name = "blsp2_uart3_apps_clk_src",
1067 .ops = &clk_ops_rcg_mnd,
1068 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1069 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1070 },
1071};
1072
1073static struct rcg_clk blsp2_uart4_apps_clk_src = {
1074 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1075 .set_rate = set_rate_mnd,
1076 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1077 .current_freq = &rcg_dummy_freq,
1078 .base = &virt_bases[GCC_BASE],
1079 .c = {
1080 .dbg_name = "blsp2_uart4_apps_clk_src",
1081 .ops = &clk_ops_rcg_mnd,
1082 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1083 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1084 },
1085};
1086
1087static struct rcg_clk blsp2_uart5_apps_clk_src = {
1088 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1089 .set_rate = set_rate_mnd,
1090 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1091 .current_freq = &rcg_dummy_freq,
1092 .base = &virt_bases[GCC_BASE],
1093 .c = {
1094 .dbg_name = "blsp2_uart5_apps_clk_src",
1095 .ops = &clk_ops_rcg_mnd,
1096 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1097 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1098 },
1099};
1100
1101static struct rcg_clk blsp2_uart6_apps_clk_src = {
1102 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1103 .set_rate = set_rate_mnd,
1104 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1105 .current_freq = &rcg_dummy_freq,
1106 .base = &virt_bases[GCC_BASE],
1107 .c = {
1108 .dbg_name = "blsp2_uart6_apps_clk_src",
1109 .ops = &clk_ops_rcg_mnd,
1110 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1111 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1112 },
1113};
1114
1115static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1116 F( 50000000, gpll0, 12, 0, 0),
1117 F(100000000, gpll0, 6, 0, 0),
1118 F_END
1119};
1120
1121static struct rcg_clk ce1_clk_src = {
1122 .cmd_rcgr_reg = CE1_CMD_RCGR,
1123 .set_rate = set_rate_hid,
1124 .freq_tbl = ftbl_gcc_ce1_clk,
1125 .current_freq = &rcg_dummy_freq,
1126 .base = &virt_bases[GCC_BASE],
1127 .c = {
1128 .dbg_name = "ce1_clk_src",
1129 .ops = &clk_ops_rcg,
1130 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1131 CLK_INIT(ce1_clk_src.c),
1132 },
1133};
1134
1135static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1136 F( 50000000, gpll0, 12, 0, 0),
1137 F(100000000, gpll0, 6, 0, 0),
1138 F_END
1139};
1140
1141static struct rcg_clk ce2_clk_src = {
1142 .cmd_rcgr_reg = CE2_CMD_RCGR,
1143 .set_rate = set_rate_hid,
1144 .freq_tbl = ftbl_gcc_ce2_clk,
1145 .current_freq = &rcg_dummy_freq,
1146 .base = &virt_bases[GCC_BASE],
1147 .c = {
1148 .dbg_name = "ce2_clk_src",
1149 .ops = &clk_ops_rcg,
1150 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1151 CLK_INIT(ce2_clk_src.c),
1152 },
1153};
1154
1155static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1156 F(19200000, cxo, 1, 0, 0),
1157 F_END
1158};
1159
1160static struct rcg_clk gp1_clk_src = {
1161 .cmd_rcgr_reg = GP1_CMD_RCGR,
1162 .set_rate = set_rate_mnd,
1163 .freq_tbl = ftbl_gcc_gp_clk,
1164 .current_freq = &rcg_dummy_freq,
1165 .base = &virt_bases[GCC_BASE],
1166 .c = {
1167 .dbg_name = "gp1_clk_src",
1168 .ops = &clk_ops_rcg_mnd,
1169 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1170 CLK_INIT(gp1_clk_src.c),
1171 },
1172};
1173
1174static struct rcg_clk gp2_clk_src = {
1175 .cmd_rcgr_reg = GP2_CMD_RCGR,
1176 .set_rate = set_rate_mnd,
1177 .freq_tbl = ftbl_gcc_gp_clk,
1178 .current_freq = &rcg_dummy_freq,
1179 .base = &virt_bases[GCC_BASE],
1180 .c = {
1181 .dbg_name = "gp2_clk_src",
1182 .ops = &clk_ops_rcg_mnd,
1183 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1184 CLK_INIT(gp2_clk_src.c),
1185 },
1186};
1187
1188static struct rcg_clk gp3_clk_src = {
1189 .cmd_rcgr_reg = GP3_CMD_RCGR,
1190 .set_rate = set_rate_mnd,
1191 .freq_tbl = ftbl_gcc_gp_clk,
1192 .current_freq = &rcg_dummy_freq,
1193 .base = &virt_bases[GCC_BASE],
1194 .c = {
1195 .dbg_name = "gp3_clk_src",
1196 .ops = &clk_ops_rcg_mnd,
1197 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1198 CLK_INIT(gp3_clk_src.c),
1199 },
1200};
1201
1202static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1203 F(60000000, gpll0, 10, 0, 0),
1204 F_END
1205};
1206
1207static struct rcg_clk pdm2_clk_src = {
1208 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1209 .set_rate = set_rate_hid,
1210 .freq_tbl = ftbl_gcc_pdm2_clk,
1211 .current_freq = &rcg_dummy_freq,
1212 .base = &virt_bases[GCC_BASE],
1213 .c = {
1214 .dbg_name = "pdm2_clk_src",
1215 .ops = &clk_ops_rcg,
1216 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1217 CLK_INIT(pdm2_clk_src.c),
1218 },
1219};
1220
1221static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1222 F( 144000, cxo, 16, 3, 25),
1223 F( 400000, cxo, 12, 1, 4),
1224 F( 20000000, gpll0, 15, 1, 2),
1225 F( 25000000, gpll0, 12, 1, 2),
1226 F( 50000000, gpll0, 12, 0, 0),
1227 F(100000000, gpll0, 6, 0, 0),
1228 F(200000000, gpll0, 3, 0, 0),
1229 F_END
1230};
1231
1232static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1233 F( 144000, cxo, 16, 3, 25),
1234 F( 400000, cxo, 12, 1, 4),
1235 F( 20000000, gpll0, 15, 1, 2),
1236 F( 25000000, gpll0, 12, 1, 2),
1237 F( 50000000, gpll0, 12, 0, 0),
1238 F(100000000, gpll0, 6, 0, 0),
1239 F_END
1240};
1241
1242static struct rcg_clk sdcc1_apps_clk_src = {
1243 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1244 .set_rate = set_rate_mnd,
1245 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1246 .current_freq = &rcg_dummy_freq,
1247 .base = &virt_bases[GCC_BASE],
1248 .c = {
1249 .dbg_name = "sdcc1_apps_clk_src",
1250 .ops = &clk_ops_rcg_mnd,
1251 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1252 CLK_INIT(sdcc1_apps_clk_src.c),
1253 },
1254};
1255
1256static struct rcg_clk sdcc2_apps_clk_src = {
1257 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1258 .set_rate = set_rate_mnd,
1259 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1260 .current_freq = &rcg_dummy_freq,
1261 .base = &virt_bases[GCC_BASE],
1262 .c = {
1263 .dbg_name = "sdcc2_apps_clk_src",
1264 .ops = &clk_ops_rcg_mnd,
1265 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1266 CLK_INIT(sdcc2_apps_clk_src.c),
1267 },
1268};
1269
1270static struct rcg_clk sdcc3_apps_clk_src = {
1271 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1272 .set_rate = set_rate_mnd,
1273 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1274 .current_freq = &rcg_dummy_freq,
1275 .base = &virt_bases[GCC_BASE],
1276 .c = {
1277 .dbg_name = "sdcc3_apps_clk_src",
1278 .ops = &clk_ops_rcg_mnd,
1279 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1280 CLK_INIT(sdcc3_apps_clk_src.c),
1281 },
1282};
1283
1284static struct rcg_clk sdcc4_apps_clk_src = {
1285 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1286 .set_rate = set_rate_mnd,
1287 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1288 .current_freq = &rcg_dummy_freq,
1289 .base = &virt_bases[GCC_BASE],
1290 .c = {
1291 .dbg_name = "sdcc4_apps_clk_src",
1292 .ops = &clk_ops_rcg_mnd,
1293 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1294 CLK_INIT(sdcc4_apps_clk_src.c),
1295 },
1296};
1297
1298static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1299 F(105000, cxo, 2, 1, 91),
1300 F_END
1301};
1302
1303static struct rcg_clk tsif_ref_clk_src = {
1304 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1305 .set_rate = set_rate_mnd,
1306 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1307 .current_freq = &rcg_dummy_freq,
1308 .base = &virt_bases[GCC_BASE],
1309 .c = {
1310 .dbg_name = "tsif_ref_clk_src",
1311 .ops = &clk_ops_rcg_mnd,
1312 VDD_DIG_FMAX_MAP1(LOW, 105500),
1313 CLK_INIT(tsif_ref_clk_src.c),
1314 },
1315};
1316
1317static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1318 F(60000000, gpll0, 10, 0, 0),
1319 F_END
1320};
1321
1322static struct rcg_clk usb30_mock_utmi_clk_src = {
1323 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1324 .set_rate = set_rate_hid,
1325 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1326 .current_freq = &rcg_dummy_freq,
1327 .base = &virt_bases[GCC_BASE],
1328 .c = {
1329 .dbg_name = "usb30_mock_utmi_clk_src",
1330 .ops = &clk_ops_rcg,
1331 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1332 CLK_INIT(usb30_mock_utmi_clk_src.c),
1333 },
1334};
1335
1336static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1337 F(75000000, gpll0, 8, 0, 0),
1338 F_END
1339};
1340
1341static struct rcg_clk usb_hs_system_clk_src = {
1342 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1343 .set_rate = set_rate_hid,
1344 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1345 .current_freq = &rcg_dummy_freq,
1346 .base = &virt_bases[GCC_BASE],
1347 .c = {
1348 .dbg_name = "usb_hs_system_clk_src",
1349 .ops = &clk_ops_rcg,
1350 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1351 CLK_INIT(usb_hs_system_clk_src.c),
1352 },
1353};
1354
1355static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1356 F_HSIC(480000000, gpll1, 1, 0, 0),
1357 F_END
1358};
1359
1360static struct rcg_clk usb_hsic_clk_src = {
1361 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1362 .set_rate = set_rate_hid,
1363 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1364 .current_freq = &rcg_dummy_freq,
1365 .base = &virt_bases[GCC_BASE],
1366 .c = {
1367 .dbg_name = "usb_hsic_clk_src",
1368 .ops = &clk_ops_rcg,
1369 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1370 CLK_INIT(usb_hsic_clk_src.c),
1371 },
1372};
1373
1374static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1375 F(9600000, cxo, 2, 0, 0),
1376 F_END
1377};
1378
1379static struct rcg_clk usb_hsic_io_cal_clk_src = {
1380 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1381 .set_rate = set_rate_hid,
1382 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1383 .current_freq = &rcg_dummy_freq,
1384 .base = &virt_bases[GCC_BASE],
1385 .c = {
1386 .dbg_name = "usb_hsic_io_cal_clk_src",
1387 .ops = &clk_ops_rcg,
1388 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1389 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1390 },
1391};
1392
1393static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1394 F(75000000, gpll0, 8, 0, 0),
1395 F_END
1396};
1397
1398static struct rcg_clk usb_hsic_system_clk_src = {
1399 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1400 .set_rate = set_rate_hid,
1401 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1402 .current_freq = &rcg_dummy_freq,
1403 .base = &virt_bases[GCC_BASE],
1404 .c = {
1405 .dbg_name = "usb_hsic_system_clk_src",
1406 .ops = &clk_ops_rcg,
1407 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1408 CLK_INIT(usb_hsic_system_clk_src.c),
1409 },
1410};
1411
1412static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1413 .cbcr_reg = BAM_DMA_AHB_CBCR,
1414 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1415 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001416 .base = &virt_bases[GCC_BASE],
1417 .c = {
1418 .dbg_name = "gcc_bam_dma_ahb_clk",
1419 .ops = &clk_ops_vote,
1420 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1421 },
1422};
1423
1424static struct local_vote_clk gcc_blsp1_ahb_clk = {
1425 .cbcr_reg = BLSP1_AHB_CBCR,
1426 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1427 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001428 .base = &virt_bases[GCC_BASE],
1429 .c = {
1430 .dbg_name = "gcc_blsp1_ahb_clk",
1431 .ops = &clk_ops_vote,
1432 CLK_INIT(gcc_blsp1_ahb_clk.c),
1433 },
1434};
1435
1436static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1437 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1438 .parent = &cxo_clk_src.c,
1439 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001440 .base = &virt_bases[GCC_BASE],
1441 .c = {
1442 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1443 .ops = &clk_ops_branch,
1444 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1445 },
1446};
1447
1448static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1449 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1450 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001451 .base = &virt_bases[GCC_BASE],
1452 .c = {
1453 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1454 .ops = &clk_ops_branch,
1455 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1456 },
1457};
1458
1459static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1460 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1461 .parent = &cxo_clk_src.c,
1462 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001463 .base = &virt_bases[GCC_BASE],
1464 .c = {
1465 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1466 .ops = &clk_ops_branch,
1467 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1468 },
1469};
1470
1471static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1472 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1473 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001474 .base = &virt_bases[GCC_BASE],
1475 .c = {
1476 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1477 .ops = &clk_ops_branch,
1478 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1479 },
1480};
1481
1482static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1483 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1484 .parent = &cxo_clk_src.c,
1485 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001486 .base = &virt_bases[GCC_BASE],
1487 .c = {
1488 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1489 .ops = &clk_ops_branch,
1490 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1491 },
1492};
1493
1494static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1495 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1496 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001497 .base = &virt_bases[GCC_BASE],
1498 .c = {
1499 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1500 .ops = &clk_ops_branch,
1501 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1502 },
1503};
1504
1505static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1506 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1507 .parent = &cxo_clk_src.c,
1508 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001509 .base = &virt_bases[GCC_BASE],
1510 .c = {
1511 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1512 .ops = &clk_ops_branch,
1513 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1514 },
1515};
1516
1517static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1518 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1519 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1529 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1530 .parent = &cxo_clk_src.c,
1531 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001532 .base = &virt_bases[GCC_BASE],
1533 .c = {
1534 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1535 .ops = &clk_ops_branch,
1536 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1537 },
1538};
1539
1540static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1541 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1542 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001543 .base = &virt_bases[GCC_BASE],
1544 .c = {
1545 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1552 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1553 .parent = &cxo_clk_src.c,
1554 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001555 .base = &virt_bases[GCC_BASE],
1556 .c = {
1557 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1558 .ops = &clk_ops_branch,
1559 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1560 },
1561};
1562
1563static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1564 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1565 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1569 .ops = &clk_ops_branch,
1570 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1571 },
1572};
1573
1574static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1575 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1576 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001577 .base = &virt_bases[GCC_BASE],
1578 .c = {
1579 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1580 .ops = &clk_ops_branch,
1581 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1582 },
1583};
1584
1585static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1586 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1587 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001588 .base = &virt_bases[GCC_BASE],
1589 .c = {
1590 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1591 .ops = &clk_ops_branch,
1592 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1593 },
1594};
1595
1596static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1597 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1598 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001599 .base = &virt_bases[GCC_BASE],
1600 .c = {
1601 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1602 .ops = &clk_ops_branch,
1603 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1604 },
1605};
1606
1607static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1608 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1609 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001610 .base = &virt_bases[GCC_BASE],
1611 .c = {
1612 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1613 .ops = &clk_ops_branch,
1614 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1615 },
1616};
1617
1618static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1619 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1620 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001621 .base = &virt_bases[GCC_BASE],
1622 .c = {
1623 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1624 .ops = &clk_ops_branch,
1625 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1626 },
1627};
1628
1629static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1630 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1631 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001632 .base = &virt_bases[GCC_BASE],
1633 .c = {
1634 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1635 .ops = &clk_ops_branch,
1636 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1637 },
1638};
1639
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001640static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1641 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1642 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1643 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001644 .base = &virt_bases[GCC_BASE],
1645 .c = {
1646 .dbg_name = "gcc_boot_rom_ahb_clk",
1647 .ops = &clk_ops_vote,
1648 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1649 },
1650};
1651
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001652static struct local_vote_clk gcc_blsp2_ahb_clk = {
1653 .cbcr_reg = BLSP2_AHB_CBCR,
1654 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1655 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001656 .base = &virt_bases[GCC_BASE],
1657 .c = {
1658 .dbg_name = "gcc_blsp2_ahb_clk",
1659 .ops = &clk_ops_vote,
1660 CLK_INIT(gcc_blsp2_ahb_clk.c),
1661 },
1662};
1663
1664static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1665 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1666 .parent = &cxo_clk_src.c,
1667 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001668 .base = &virt_bases[GCC_BASE],
1669 .c = {
1670 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1671 .ops = &clk_ops_branch,
1672 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1673 },
1674};
1675
1676static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1677 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1678 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001679 .base = &virt_bases[GCC_BASE],
1680 .c = {
1681 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1682 .ops = &clk_ops_branch,
1683 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1684 },
1685};
1686
1687static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1688 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1689 .parent = &cxo_clk_src.c,
1690 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001691 .base = &virt_bases[GCC_BASE],
1692 .c = {
1693 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1694 .ops = &clk_ops_branch,
1695 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1696 },
1697};
1698
1699static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1700 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1701 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001702 .base = &virt_bases[GCC_BASE],
1703 .c = {
1704 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1705 .ops = &clk_ops_branch,
1706 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1707 },
1708};
1709
1710static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1711 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1712 .parent = &cxo_clk_src.c,
1713 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001714 .base = &virt_bases[GCC_BASE],
1715 .c = {
1716 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1717 .ops = &clk_ops_branch,
1718 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1719 },
1720};
1721
1722static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1723 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1724 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
1727 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1734 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1735 .parent = &cxo_clk_src.c,
1736 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001737 .base = &virt_bases[GCC_BASE],
1738 .c = {
1739 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1740 .ops = &clk_ops_branch,
1741 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1742 },
1743};
1744
1745static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1746 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1747 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
1750 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1757 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1758 .parent = &cxo_clk_src.c,
1759 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001760 .base = &virt_bases[GCC_BASE],
1761 .c = {
1762 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1765 },
1766};
1767
1768static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1769 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1770 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1781 .parent = &cxo_clk_src.c,
1782 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .base = &virt_bases[GCC_BASE],
1784 .c = {
1785 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1788 },
1789};
1790
1791static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1792 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1793 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
1796 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1799 },
1800};
1801
1802static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1803 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1804 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001805 .base = &virt_bases[GCC_BASE],
1806 .c = {
1807 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1808 .ops = &clk_ops_branch,
1809 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1810 },
1811};
1812
1813static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1814 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1815 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001816 .base = &virt_bases[GCC_BASE],
1817 .c = {
1818 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1819 .ops = &clk_ops_branch,
1820 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1821 },
1822};
1823
1824static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1825 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1826 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001827 .base = &virt_bases[GCC_BASE],
1828 .c = {
1829 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1830 .ops = &clk_ops_branch,
1831 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1832 },
1833};
1834
1835static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1836 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1837 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001838 .base = &virt_bases[GCC_BASE],
1839 .c = {
1840 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1841 .ops = &clk_ops_branch,
1842 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1843 },
1844};
1845
1846static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1847 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1848 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001849 .base = &virt_bases[GCC_BASE],
1850 .c = {
1851 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1852 .ops = &clk_ops_branch,
1853 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1854 },
1855};
1856
1857static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1858 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1859 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001860 .base = &virt_bases[GCC_BASE],
1861 .c = {
1862 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1863 .ops = &clk_ops_branch,
1864 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1865 },
1866};
1867
1868static struct local_vote_clk gcc_ce1_clk = {
1869 .cbcr_reg = CE1_CBCR,
1870 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1871 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001872 .base = &virt_bases[GCC_BASE],
1873 .c = {
1874 .dbg_name = "gcc_ce1_clk",
1875 .ops = &clk_ops_vote,
1876 CLK_INIT(gcc_ce1_clk.c),
1877 },
1878};
1879
1880static struct local_vote_clk gcc_ce1_ahb_clk = {
1881 .cbcr_reg = CE1_AHB_CBCR,
1882 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1883 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001884 .base = &virt_bases[GCC_BASE],
1885 .c = {
1886 .dbg_name = "gcc_ce1_ahb_clk",
1887 .ops = &clk_ops_vote,
1888 CLK_INIT(gcc_ce1_ahb_clk.c),
1889 },
1890};
1891
1892static struct local_vote_clk gcc_ce1_axi_clk = {
1893 .cbcr_reg = CE1_AXI_CBCR,
1894 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1895 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001896 .base = &virt_bases[GCC_BASE],
1897 .c = {
1898 .dbg_name = "gcc_ce1_axi_clk",
1899 .ops = &clk_ops_vote,
1900 CLK_INIT(gcc_ce1_axi_clk.c),
1901 },
1902};
1903
1904static struct local_vote_clk gcc_ce2_clk = {
1905 .cbcr_reg = CE2_CBCR,
1906 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1907 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001908 .base = &virt_bases[GCC_BASE],
1909 .c = {
1910 .dbg_name = "gcc_ce2_clk",
1911 .ops = &clk_ops_vote,
1912 CLK_INIT(gcc_ce2_clk.c),
1913 },
1914};
1915
1916static struct local_vote_clk gcc_ce2_ahb_clk = {
1917 .cbcr_reg = CE2_AHB_CBCR,
1918 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1919 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001920 .base = &virt_bases[GCC_BASE],
1921 .c = {
1922 .dbg_name = "gcc_ce1_ahb_clk",
1923 .ops = &clk_ops_vote,
1924 CLK_INIT(gcc_ce1_ahb_clk.c),
1925 },
1926};
1927
1928static struct local_vote_clk gcc_ce2_axi_clk = {
1929 .cbcr_reg = CE2_AXI_CBCR,
1930 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1931 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001932 .base = &virt_bases[GCC_BASE],
1933 .c = {
1934 .dbg_name = "gcc_ce1_axi_clk",
1935 .ops = &clk_ops_vote,
1936 CLK_INIT(gcc_ce2_axi_clk.c),
1937 },
1938};
1939
1940static struct branch_clk gcc_gp1_clk = {
1941 .cbcr_reg = GP1_CBCR,
1942 .parent = &gp1_clk_src.c,
1943 .base = &virt_bases[GCC_BASE],
1944 .c = {
1945 .dbg_name = "gcc_gp1_clk",
1946 .ops = &clk_ops_branch,
1947 CLK_INIT(gcc_gp1_clk.c),
1948 },
1949};
1950
1951static struct branch_clk gcc_gp2_clk = {
1952 .cbcr_reg = GP2_CBCR,
1953 .parent = &gp2_clk_src.c,
1954 .base = &virt_bases[GCC_BASE],
1955 .c = {
1956 .dbg_name = "gcc_gp2_clk",
1957 .ops = &clk_ops_branch,
1958 CLK_INIT(gcc_gp2_clk.c),
1959 },
1960};
1961
1962static struct branch_clk gcc_gp3_clk = {
1963 .cbcr_reg = GP3_CBCR,
1964 .parent = &gp3_clk_src.c,
1965 .base = &virt_bases[GCC_BASE],
1966 .c = {
1967 .dbg_name = "gcc_gp3_clk",
1968 .ops = &clk_ops_branch,
1969 CLK_INIT(gcc_gp3_clk.c),
1970 },
1971};
1972
1973static struct branch_clk gcc_pdm2_clk = {
1974 .cbcr_reg = PDM2_CBCR,
1975 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001976 .base = &virt_bases[GCC_BASE],
1977 .c = {
1978 .dbg_name = "gcc_pdm2_clk",
1979 .ops = &clk_ops_branch,
1980 CLK_INIT(gcc_pdm2_clk.c),
1981 },
1982};
1983
1984static struct branch_clk gcc_pdm_ahb_clk = {
1985 .cbcr_reg = PDM_AHB_CBCR,
1986 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001987 .base = &virt_bases[GCC_BASE],
1988 .c = {
1989 .dbg_name = "gcc_pdm_ahb_clk",
1990 .ops = &clk_ops_branch,
1991 CLK_INIT(gcc_pdm_ahb_clk.c),
1992 },
1993};
1994
1995static struct local_vote_clk gcc_prng_ahb_clk = {
1996 .cbcr_reg = PRNG_AHB_CBCR,
1997 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1998 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001999 .base = &virt_bases[GCC_BASE],
2000 .c = {
2001 .dbg_name = "gcc_prng_ahb_clk",
2002 .ops = &clk_ops_vote,
2003 CLK_INIT(gcc_prng_ahb_clk.c),
2004 },
2005};
2006
2007static struct branch_clk gcc_sdcc1_ahb_clk = {
2008 .cbcr_reg = SDCC1_AHB_CBCR,
2009 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002010 .base = &virt_bases[GCC_BASE],
2011 .c = {
2012 .dbg_name = "gcc_sdcc1_ahb_clk",
2013 .ops = &clk_ops_branch,
2014 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2015 },
2016};
2017
2018static struct branch_clk gcc_sdcc1_apps_clk = {
2019 .cbcr_reg = SDCC1_APPS_CBCR,
2020 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002021 .base = &virt_bases[GCC_BASE],
2022 .c = {
2023 .dbg_name = "gcc_sdcc1_apps_clk",
2024 .ops = &clk_ops_branch,
2025 CLK_INIT(gcc_sdcc1_apps_clk.c),
2026 },
2027};
2028
2029static struct branch_clk gcc_sdcc2_ahb_clk = {
2030 .cbcr_reg = SDCC2_AHB_CBCR,
2031 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002032 .base = &virt_bases[GCC_BASE],
2033 .c = {
2034 .dbg_name = "gcc_sdcc2_ahb_clk",
2035 .ops = &clk_ops_branch,
2036 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2037 },
2038};
2039
2040static struct branch_clk gcc_sdcc2_apps_clk = {
2041 .cbcr_reg = SDCC2_APPS_CBCR,
2042 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002043 .base = &virt_bases[GCC_BASE],
2044 .c = {
2045 .dbg_name = "gcc_sdcc2_apps_clk",
2046 .ops = &clk_ops_branch,
2047 CLK_INIT(gcc_sdcc2_apps_clk.c),
2048 },
2049};
2050
2051static struct branch_clk gcc_sdcc3_ahb_clk = {
2052 .cbcr_reg = SDCC3_AHB_CBCR,
2053 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002054 .base = &virt_bases[GCC_BASE],
2055 .c = {
2056 .dbg_name = "gcc_sdcc3_ahb_clk",
2057 .ops = &clk_ops_branch,
2058 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2059 },
2060};
2061
2062static struct branch_clk gcc_sdcc3_apps_clk = {
2063 .cbcr_reg = SDCC3_APPS_CBCR,
2064 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002065 .base = &virt_bases[GCC_BASE],
2066 .c = {
2067 .dbg_name = "gcc_sdcc3_apps_clk",
2068 .ops = &clk_ops_branch,
2069 CLK_INIT(gcc_sdcc3_apps_clk.c),
2070 },
2071};
2072
2073static struct branch_clk gcc_sdcc4_ahb_clk = {
2074 .cbcr_reg = SDCC4_AHB_CBCR,
2075 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002076 .base = &virt_bases[GCC_BASE],
2077 .c = {
2078 .dbg_name = "gcc_sdcc4_ahb_clk",
2079 .ops = &clk_ops_branch,
2080 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2081 },
2082};
2083
2084static struct branch_clk gcc_sdcc4_apps_clk = {
2085 .cbcr_reg = SDCC4_APPS_CBCR,
2086 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002087 .base = &virt_bases[GCC_BASE],
2088 .c = {
2089 .dbg_name = "gcc_sdcc4_apps_clk",
2090 .ops = &clk_ops_branch,
2091 CLK_INIT(gcc_sdcc4_apps_clk.c),
2092 },
2093};
2094
2095static struct branch_clk gcc_tsif_ahb_clk = {
2096 .cbcr_reg = TSIF_AHB_CBCR,
2097 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002098 .base = &virt_bases[GCC_BASE],
2099 .c = {
2100 .dbg_name = "gcc_tsif_ahb_clk",
2101 .ops = &clk_ops_branch,
2102 CLK_INIT(gcc_tsif_ahb_clk.c),
2103 },
2104};
2105
2106static struct branch_clk gcc_tsif_ref_clk = {
2107 .cbcr_reg = TSIF_REF_CBCR,
2108 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002109 .base = &virt_bases[GCC_BASE],
2110 .c = {
2111 .dbg_name = "gcc_tsif_ref_clk",
2112 .ops = &clk_ops_branch,
2113 CLK_INIT(gcc_tsif_ref_clk.c),
2114 },
2115};
2116
2117static struct branch_clk gcc_usb30_master_clk = {
2118 .cbcr_reg = USB30_MASTER_CBCR,
2119 .parent = &usb30_master_clk_src.c,
2120 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002121 .base = &virt_bases[GCC_BASE],
2122 .c = {
2123 .dbg_name = "gcc_usb30_master_clk",
2124 .ops = &clk_ops_branch,
2125 CLK_INIT(gcc_usb30_master_clk.c),
2126 },
2127};
2128
2129static struct branch_clk gcc_usb30_mock_utmi_clk = {
2130 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2131 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002132 .base = &virt_bases[GCC_BASE],
2133 .c = {
2134 .dbg_name = "gcc_usb30_mock_utmi_clk",
2135 .ops = &clk_ops_branch,
2136 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2137 },
2138};
2139
2140static struct branch_clk gcc_usb_hs_ahb_clk = {
2141 .cbcr_reg = USB_HS_AHB_CBCR,
2142 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002143 .base = &virt_bases[GCC_BASE],
2144 .c = {
2145 .dbg_name = "gcc_usb_hs_ahb_clk",
2146 .ops = &clk_ops_branch,
2147 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2148 },
2149};
2150
2151static struct branch_clk gcc_usb_hs_system_clk = {
2152 .cbcr_reg = USB_HS_SYSTEM_CBCR,
2153 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002154 .base = &virt_bases[GCC_BASE],
2155 .c = {
2156 .dbg_name = "gcc_usb_hs_system_clk",
2157 .ops = &clk_ops_branch,
2158 CLK_INIT(gcc_usb_hs_system_clk.c),
2159 },
2160};
2161
2162static struct branch_clk gcc_usb_hsic_ahb_clk = {
2163 .cbcr_reg = USB_HSIC_AHB_CBCR,
2164 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002165 .base = &virt_bases[GCC_BASE],
2166 .c = {
2167 .dbg_name = "gcc_usb_hsic_ahb_clk",
2168 .ops = &clk_ops_branch,
2169 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2170 },
2171};
2172
2173static struct branch_clk gcc_usb_hsic_clk = {
2174 .cbcr_reg = USB_HSIC_CBCR,
2175 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002176 .base = &virt_bases[GCC_BASE],
2177 .c = {
2178 .dbg_name = "gcc_usb_hsic_clk",
2179 .ops = &clk_ops_branch,
2180 CLK_INIT(gcc_usb_hsic_clk.c),
2181 },
2182};
2183
2184static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2185 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2186 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002187 .base = &virt_bases[GCC_BASE],
2188 .c = {
2189 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2190 .ops = &clk_ops_branch,
2191 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2192 },
2193};
2194
2195static struct branch_clk gcc_usb_hsic_system_clk = {
2196 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2197 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002198 .base = &virt_bases[GCC_BASE],
2199 .c = {
2200 .dbg_name = "gcc_usb_hsic_system_clk",
2201 .ops = &clk_ops_branch,
2202 CLK_INIT(gcc_usb_hsic_system_clk.c),
2203 },
2204};
2205
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002206static struct branch_clk gcc_mss_cfg_ahb_clk = {
2207 .cbcr_reg = MSS_CFG_AHB_CBCR,
2208 .has_sibling = 1,
2209 .base = &virt_bases[GCC_BASE],
2210 .c = {
2211 .dbg_name = "gcc_mss_cfg_ahb_clk",
2212 .ops = &clk_ops_branch,
2213 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2214 },
2215};
2216
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002217static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2218 F_MM( 19200000, cxo, 1, 0, 0),
2219 F_MM(150000000, gpll0, 4, 0, 0),
2220 F_MM(333330000, mmpll1, 3, 0, 0),
2221 F_MM(400000000, mmpll0, 2, 0, 0),
2222 F_END
2223};
2224
2225static struct rcg_clk axi_clk_src = {
2226 .cmd_rcgr_reg = 0x5040,
2227 .set_rate = set_rate_hid,
2228 .freq_tbl = ftbl_mmss_axi_clk,
2229 .current_freq = &rcg_dummy_freq,
2230 .base = &virt_bases[MMSS_BASE],
2231 .c = {
2232 .dbg_name = "axi_clk_src",
2233 .ops = &clk_ops_rcg,
2234 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2235 HIGH, 400000000),
2236 CLK_INIT(axi_clk_src.c),
2237 },
2238};
2239
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002240static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2241 F_MM( 19200000, cxo, 1, 0, 0),
2242 F_MM(150000000, gpll0, 4, 0, 0),
2243 F_MM(333330000, mmpll1, 3, 0, 0),
2244 F_MM(400000000, mmpll0, 2, 0, 0),
2245 F_END
2246};
2247
2248struct rcg_clk ocmemnoc_clk_src = {
2249 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2250 .set_rate = set_rate_hid,
2251 .freq_tbl = ftbl_ocmemnoc_clk,
2252 .current_freq = &rcg_dummy_freq,
2253 .base = &virt_bases[MMSS_BASE],
2254 .c = {
2255 .dbg_name = "ocmemnoc_clk_src",
2256 .ops = &clk_ops_rcg,
2257 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2258 HIGH, 400000000),
2259 CLK_INIT(ocmemnoc_clk_src.c),
2260 },
2261};
2262
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002263static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2264 F_MM(100000000, gpll0, 6, 0, 0),
2265 F_MM(200000000, mmpll0, 4, 0, 0),
2266 F_END
2267};
2268
2269static struct rcg_clk csi0_clk_src = {
2270 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2271 .set_rate = set_rate_hid,
2272 .freq_tbl = ftbl_camss_csi0_3_clk,
2273 .current_freq = &rcg_dummy_freq,
2274 .base = &virt_bases[MMSS_BASE],
2275 .c = {
2276 .dbg_name = "csi0_clk_src",
2277 .ops = &clk_ops_rcg,
2278 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2279 CLK_INIT(csi0_clk_src.c),
2280 },
2281};
2282
2283static struct rcg_clk csi1_clk_src = {
2284 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2285 .set_rate = set_rate_hid,
2286 .freq_tbl = ftbl_camss_csi0_3_clk,
2287 .current_freq = &rcg_dummy_freq,
2288 .base = &virt_bases[MMSS_BASE],
2289 .c = {
2290 .dbg_name = "csi1_clk_src",
2291 .ops = &clk_ops_rcg,
2292 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2293 CLK_INIT(csi1_clk_src.c),
2294 },
2295};
2296
2297static struct rcg_clk csi2_clk_src = {
2298 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2299 .set_rate = set_rate_hid,
2300 .freq_tbl = ftbl_camss_csi0_3_clk,
2301 .current_freq = &rcg_dummy_freq,
2302 .base = &virt_bases[MMSS_BASE],
2303 .c = {
2304 .dbg_name = "csi2_clk_src",
2305 .ops = &clk_ops_rcg,
2306 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2307 CLK_INIT(csi2_clk_src.c),
2308 },
2309};
2310
2311static struct rcg_clk csi3_clk_src = {
2312 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2313 .set_rate = set_rate_hid,
2314 .freq_tbl = ftbl_camss_csi0_3_clk,
2315 .current_freq = &rcg_dummy_freq,
2316 .base = &virt_bases[MMSS_BASE],
2317 .c = {
2318 .dbg_name = "csi3_clk_src",
2319 .ops = &clk_ops_rcg,
2320 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2321 CLK_INIT(csi3_clk_src.c),
2322 },
2323};
2324
2325static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2326 F_MM( 37500000, gpll0, 16, 0, 0),
2327 F_MM( 50000000, gpll0, 12, 0, 0),
2328 F_MM( 60000000, gpll0, 10, 0, 0),
2329 F_MM( 80000000, gpll0, 7.5, 0, 0),
2330 F_MM(100000000, gpll0, 6, 0, 0),
2331 F_MM(109090000, gpll0, 5.5, 0, 0),
2332 F_MM(150000000, gpll0, 4, 0, 0),
2333 F_MM(200000000, gpll0, 3, 0, 0),
2334 F_MM(228570000, mmpll0, 3.5, 0, 0),
2335 F_MM(266670000, mmpll0, 3, 0, 0),
2336 F_MM(320000000, mmpll0, 2.5, 0, 0),
2337 F_END
2338};
2339
2340static struct rcg_clk vfe0_clk_src = {
2341 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2342 .set_rate = set_rate_hid,
2343 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2344 .current_freq = &rcg_dummy_freq,
2345 .base = &virt_bases[MMSS_BASE],
2346 .c = {
2347 .dbg_name = "vfe0_clk_src",
2348 .ops = &clk_ops_rcg,
2349 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2350 HIGH, 320000000),
2351 CLK_INIT(vfe0_clk_src.c),
2352 },
2353};
2354
2355static struct rcg_clk vfe1_clk_src = {
2356 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2357 .set_rate = set_rate_hid,
2358 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2359 .current_freq = &rcg_dummy_freq,
2360 .base = &virt_bases[MMSS_BASE],
2361 .c = {
2362 .dbg_name = "vfe1_clk_src",
2363 .ops = &clk_ops_rcg,
2364 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2365 HIGH, 320000000),
2366 CLK_INIT(vfe1_clk_src.c),
2367 },
2368};
2369
2370static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2371 F_MM( 37500000, gpll0, 16, 0, 0),
2372 F_MM( 60000000, gpll0, 10, 0, 0),
2373 F_MM( 75000000, gpll0, 8, 0, 0),
2374 F_MM( 85710000, gpll0, 7, 0, 0),
2375 F_MM(100000000, gpll0, 6, 0, 0),
2376 F_MM(133330000, mmpll0, 6, 0, 0),
2377 F_MM(160000000, mmpll0, 5, 0, 0),
2378 F_MM(200000000, mmpll0, 4, 0, 0),
2379 F_MM(266670000, mmpll0, 3, 0, 0),
2380 F_MM(320000000, mmpll0, 2.5, 0, 0),
2381 F_END
2382};
2383
2384static struct rcg_clk mdp_clk_src = {
2385 .cmd_rcgr_reg = MDP_CMD_RCGR,
2386 .set_rate = set_rate_hid,
2387 .freq_tbl = ftbl_mdss_mdp_clk,
2388 .current_freq = &rcg_dummy_freq,
2389 .base = &virt_bases[MMSS_BASE],
2390 .c = {
2391 .dbg_name = "mdp_clk_src",
2392 .ops = &clk_ops_rcg,
2393 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2394 HIGH, 320000000),
2395 CLK_INIT(mdp_clk_src.c),
2396 },
2397};
2398
2399static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2400 F_MM(19200000, cxo, 1, 0, 0),
2401 F_END
2402};
2403
2404static struct rcg_clk cci_clk_src = {
2405 .cmd_rcgr_reg = CCI_CMD_RCGR,
2406 .set_rate = set_rate_hid,
2407 .freq_tbl = ftbl_camss_cci_cci_clk,
2408 .current_freq = &rcg_dummy_freq,
2409 .base = &virt_bases[MMSS_BASE],
2410 .c = {
2411 .dbg_name = "cci_clk_src",
2412 .ops = &clk_ops_rcg,
2413 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2414 CLK_INIT(cci_clk_src.c),
2415 },
2416};
2417
2418static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2419 F_MM( 10000, cxo, 16, 1, 120),
2420 F_MM( 20000, cxo, 16, 1, 50),
2421 F_MM( 6000000, gpll0, 10, 1, 10),
2422 F_MM(12000000, gpll0, 10, 1, 5),
2423 F_MM(13000000, gpll0, 10, 13, 60),
2424 F_MM(24000000, gpll0, 5, 1, 5),
2425 F_END
2426};
2427
2428static struct rcg_clk mmss_gp0_clk_src = {
2429 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2430 .set_rate = set_rate_mnd,
2431 .freq_tbl = ftbl_camss_gp0_1_clk,
2432 .current_freq = &rcg_dummy_freq,
2433 .base = &virt_bases[MMSS_BASE],
2434 .c = {
2435 .dbg_name = "mmss_gp0_clk_src",
2436 .ops = &clk_ops_rcg_mnd,
2437 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2438 CLK_INIT(mmss_gp0_clk_src.c),
2439 },
2440};
2441
2442static struct rcg_clk mmss_gp1_clk_src = {
2443 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2444 .set_rate = set_rate_mnd,
2445 .freq_tbl = ftbl_camss_gp0_1_clk,
2446 .current_freq = &rcg_dummy_freq,
2447 .base = &virt_bases[MMSS_BASE],
2448 .c = {
2449 .dbg_name = "mmss_gp1_clk_src",
2450 .ops = &clk_ops_rcg_mnd,
2451 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2452 CLK_INIT(mmss_gp1_clk_src.c),
2453 },
2454};
2455
2456static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2457 F_MM( 75000000, gpll0, 8, 0, 0),
2458 F_MM(150000000, gpll0, 4, 0, 0),
2459 F_MM(200000000, gpll0, 3, 0, 0),
2460 F_MM(228570000, mmpll0, 3.5, 0, 0),
2461 F_MM(266670000, mmpll0, 3, 0, 0),
2462 F_MM(320000000, mmpll0, 2.5, 0, 0),
2463 F_END
2464};
2465
2466static struct rcg_clk jpeg0_clk_src = {
2467 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2468 .set_rate = set_rate_hid,
2469 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2470 .current_freq = &rcg_dummy_freq,
2471 .base = &virt_bases[MMSS_BASE],
2472 .c = {
2473 .dbg_name = "jpeg0_clk_src",
2474 .ops = &clk_ops_rcg,
2475 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2476 HIGH, 320000000),
2477 CLK_INIT(jpeg0_clk_src.c),
2478 },
2479};
2480
2481static struct rcg_clk jpeg1_clk_src = {
2482 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2483 .set_rate = set_rate_hid,
2484 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2485 .current_freq = &rcg_dummy_freq,
2486 .base = &virt_bases[MMSS_BASE],
2487 .c = {
2488 .dbg_name = "jpeg1_clk_src",
2489 .ops = &clk_ops_rcg,
2490 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2491 HIGH, 320000000),
2492 CLK_INIT(jpeg1_clk_src.c),
2493 },
2494};
2495
2496static struct rcg_clk jpeg2_clk_src = {
2497 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2498 .set_rate = set_rate_hid,
2499 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2500 .current_freq = &rcg_dummy_freq,
2501 .base = &virt_bases[MMSS_BASE],
2502 .c = {
2503 .dbg_name = "jpeg2_clk_src",
2504 .ops = &clk_ops_rcg,
2505 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2506 HIGH, 320000000),
2507 CLK_INIT(jpeg2_clk_src.c),
2508 },
2509};
2510
2511static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2512 F_MM(66670000, gpll0, 9, 0, 0),
2513 F_END
2514};
2515
2516static struct rcg_clk mclk0_clk_src = {
2517 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2518 .set_rate = set_rate_hid,
2519 .freq_tbl = ftbl_camss_mclk0_3_clk,
2520 .current_freq = &rcg_dummy_freq,
2521 .base = &virt_bases[MMSS_BASE],
2522 .c = {
2523 .dbg_name = "mclk0_clk_src",
2524 .ops = &clk_ops_rcg,
2525 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2526 CLK_INIT(mclk0_clk_src.c),
2527 },
2528};
2529
2530static struct rcg_clk mclk1_clk_src = {
2531 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2532 .set_rate = set_rate_hid,
2533 .freq_tbl = ftbl_camss_mclk0_3_clk,
2534 .current_freq = &rcg_dummy_freq,
2535 .base = &virt_bases[MMSS_BASE],
2536 .c = {
2537 .dbg_name = "mclk1_clk_src",
2538 .ops = &clk_ops_rcg,
2539 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2540 CLK_INIT(mclk1_clk_src.c),
2541 },
2542};
2543
2544static struct rcg_clk mclk2_clk_src = {
2545 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2546 .set_rate = set_rate_hid,
2547 .freq_tbl = ftbl_camss_mclk0_3_clk,
2548 .current_freq = &rcg_dummy_freq,
2549 .base = &virt_bases[MMSS_BASE],
2550 .c = {
2551 .dbg_name = "mclk2_clk_src",
2552 .ops = &clk_ops_rcg,
2553 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2554 CLK_INIT(mclk2_clk_src.c),
2555 },
2556};
2557
2558static struct rcg_clk mclk3_clk_src = {
2559 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2560 .set_rate = set_rate_hid,
2561 .freq_tbl = ftbl_camss_mclk0_3_clk,
2562 .current_freq = &rcg_dummy_freq,
2563 .base = &virt_bases[MMSS_BASE],
2564 .c = {
2565 .dbg_name = "mclk3_clk_src",
2566 .ops = &clk_ops_rcg,
2567 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2568 CLK_INIT(mclk3_clk_src.c),
2569 },
2570};
2571
2572static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2573 F_MM(100000000, gpll0, 6, 0, 0),
2574 F_MM(200000000, mmpll0, 4, 0, 0),
2575 F_END
2576};
2577
2578static struct rcg_clk csi0phytimer_clk_src = {
2579 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2580 .set_rate = set_rate_hid,
2581 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2582 .current_freq = &rcg_dummy_freq,
2583 .base = &virt_bases[MMSS_BASE],
2584 .c = {
2585 .dbg_name = "csi0phytimer_clk_src",
2586 .ops = &clk_ops_rcg,
2587 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2588 CLK_INIT(csi0phytimer_clk_src.c),
2589 },
2590};
2591
2592static struct rcg_clk csi1phytimer_clk_src = {
2593 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2594 .set_rate = set_rate_hid,
2595 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2596 .current_freq = &rcg_dummy_freq,
2597 .base = &virt_bases[MMSS_BASE],
2598 .c = {
2599 .dbg_name = "csi1phytimer_clk_src",
2600 .ops = &clk_ops_rcg,
2601 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2602 CLK_INIT(csi1phytimer_clk_src.c),
2603 },
2604};
2605
2606static struct rcg_clk csi2phytimer_clk_src = {
2607 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2608 .set_rate = set_rate_hid,
2609 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2610 .current_freq = &rcg_dummy_freq,
2611 .base = &virt_bases[MMSS_BASE],
2612 .c = {
2613 .dbg_name = "csi2phytimer_clk_src",
2614 .ops = &clk_ops_rcg,
2615 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2616 CLK_INIT(csi2phytimer_clk_src.c),
2617 },
2618};
2619
2620static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2621 F_MM(150000000, gpll0, 4, 0, 0),
2622 F_MM(266670000, mmpll0, 3, 0, 0),
2623 F_MM(320000000, mmpll0, 2.5, 0, 0),
2624 F_END
2625};
2626
2627static struct rcg_clk cpp_clk_src = {
2628 .cmd_rcgr_reg = CPP_CMD_RCGR,
2629 .set_rate = set_rate_hid,
2630 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2631 .current_freq = &rcg_dummy_freq,
2632 .base = &virt_bases[MMSS_BASE],
2633 .c = {
2634 .dbg_name = "cpp_clk_src",
2635 .ops = &clk_ops_rcg,
2636 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2637 HIGH, 320000000),
2638 CLK_INIT(cpp_clk_src.c),
2639 },
2640};
2641
2642static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2643 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2644 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2645 F_END
2646};
2647
2648static struct rcg_clk byte0_clk_src = {
2649 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2650 .set_rate = set_rate_hid,
2651 .freq_tbl = ftbl_mdss_byte0_1_clk,
2652 .current_freq = &rcg_dummy_freq,
2653 .base = &virt_bases[MMSS_BASE],
2654 .c = {
2655 .dbg_name = "byte0_clk_src",
2656 .ops = &clk_ops_rcg,
2657 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2658 HIGH, 188000000),
2659 CLK_INIT(byte0_clk_src.c),
2660 },
2661};
2662
2663static struct rcg_clk byte1_clk_src = {
2664 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2665 .set_rate = set_rate_hid,
2666 .freq_tbl = ftbl_mdss_byte0_1_clk,
2667 .current_freq = &rcg_dummy_freq,
2668 .base = &virt_bases[MMSS_BASE],
2669 .c = {
2670 .dbg_name = "byte1_clk_src",
2671 .ops = &clk_ops_rcg,
2672 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2673 HIGH, 188000000),
2674 CLK_INIT(byte1_clk_src.c),
2675 },
2676};
2677
2678static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2679 F_MM(19200000, cxo, 1, 0, 0),
2680 F_END
2681};
2682
2683static struct rcg_clk edpaux_clk_src = {
2684 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2685 .set_rate = set_rate_hid,
2686 .freq_tbl = ftbl_mdss_edpaux_clk,
2687 .current_freq = &rcg_dummy_freq,
2688 .base = &virt_bases[MMSS_BASE],
2689 .c = {
2690 .dbg_name = "edpaux_clk_src",
2691 .ops = &clk_ops_rcg,
2692 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2693 CLK_INIT(edpaux_clk_src.c),
2694 },
2695};
2696
2697static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2698 F_MDSS(135000000, edppll_270, 2, 0, 0),
2699 F_MDSS(270000000, edppll_270, 11, 0, 0),
2700 F_END
2701};
2702
2703static struct rcg_clk edplink_clk_src = {
2704 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2705 .set_rate = set_rate_hid,
2706 .freq_tbl = ftbl_mdss_edplink_clk,
2707 .current_freq = &rcg_dummy_freq,
2708 .base = &virt_bases[MMSS_BASE],
2709 .c = {
2710 .dbg_name = "edplink_clk_src",
2711 .ops = &clk_ops_rcg,
2712 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2713 CLK_INIT(edplink_clk_src.c),
2714 },
2715};
2716
2717static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2718 F_MDSS(175000000, edppll_350, 2, 0, 0),
2719 F_MDSS(350000000, edppll_350, 11, 0, 0),
2720 F_END
2721};
2722
2723static struct rcg_clk edppixel_clk_src = {
2724 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2725 .set_rate = set_rate_mnd,
2726 .freq_tbl = ftbl_mdss_edppixel_clk,
2727 .current_freq = &rcg_dummy_freq,
2728 .base = &virt_bases[MMSS_BASE],
2729 .c = {
2730 .dbg_name = "edppixel_clk_src",
2731 .ops = &clk_ops_rcg_mnd,
2732 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2733 CLK_INIT(edppixel_clk_src.c),
2734 },
2735};
2736
2737static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2738 F_MM(19200000, cxo, 1, 0, 0),
2739 F_END
2740};
2741
2742static struct rcg_clk esc0_clk_src = {
2743 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2744 .set_rate = set_rate_hid,
2745 .freq_tbl = ftbl_mdss_esc0_1_clk,
2746 .current_freq = &rcg_dummy_freq,
2747 .base = &virt_bases[MMSS_BASE],
2748 .c = {
2749 .dbg_name = "esc0_clk_src",
2750 .ops = &clk_ops_rcg,
2751 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2752 CLK_INIT(esc0_clk_src.c),
2753 },
2754};
2755
2756static struct rcg_clk esc1_clk_src = {
2757 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2758 .set_rate = set_rate_hid,
2759 .freq_tbl = ftbl_mdss_esc0_1_clk,
2760 .current_freq = &rcg_dummy_freq,
2761 .base = &virt_bases[MMSS_BASE],
2762 .c = {
2763 .dbg_name = "esc1_clk_src",
2764 .ops = &clk_ops_rcg,
2765 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2766 CLK_INIT(esc1_clk_src.c),
2767 },
2768};
2769
2770static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2771 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2772 F_END
2773};
2774
2775static struct rcg_clk extpclk_clk_src = {
2776 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2777 .set_rate = set_rate_hid,
2778 .freq_tbl = ftbl_mdss_extpclk_clk,
2779 .current_freq = &rcg_dummy_freq,
2780 .base = &virt_bases[MMSS_BASE],
2781 .c = {
2782 .dbg_name = "extpclk_clk_src",
2783 .ops = &clk_ops_rcg,
2784 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2785 CLK_INIT(extpclk_clk_src.c),
2786 },
2787};
2788
2789static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2790 F_MDSS(19200000, cxo, 1, 0, 0),
2791 F_END
2792};
2793
2794static struct rcg_clk hdmi_clk_src = {
2795 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2796 .set_rate = set_rate_hid,
2797 .freq_tbl = ftbl_mdss_hdmi_clk,
2798 .current_freq = &rcg_dummy_freq,
2799 .base = &virt_bases[MMSS_BASE],
2800 .c = {
2801 .dbg_name = "hdmi_clk_src",
2802 .ops = &clk_ops_rcg,
2803 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2804 CLK_INIT(hdmi_clk_src.c),
2805 },
2806};
2807
2808static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2809 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2810 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2811 F_END
2812};
2813
2814static struct rcg_clk pclk0_clk_src = {
2815 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2816 .set_rate = set_rate_mnd,
2817 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2818 .current_freq = &rcg_dummy_freq,
2819 .base = &virt_bases[MMSS_BASE],
2820 .c = {
2821 .dbg_name = "pclk0_clk_src",
2822 .ops = &clk_ops_rcg_mnd,
2823 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2824 CLK_INIT(pclk0_clk_src.c),
2825 },
2826};
2827
2828static struct rcg_clk pclk1_clk_src = {
2829 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2830 .set_rate = set_rate_mnd,
2831 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2832 .current_freq = &rcg_dummy_freq,
2833 .base = &virt_bases[MMSS_BASE],
2834 .c = {
2835 .dbg_name = "pclk1_clk_src",
2836 .ops = &clk_ops_rcg_mnd,
2837 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2838 CLK_INIT(pclk1_clk_src.c),
2839 },
2840};
2841
2842static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2843 F_MDSS(19200000, cxo, 1, 0, 0),
2844 F_END
2845};
2846
2847static struct rcg_clk vsync_clk_src = {
2848 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2849 .set_rate = set_rate_hid,
2850 .freq_tbl = ftbl_mdss_vsync_clk,
2851 .current_freq = &rcg_dummy_freq,
2852 .base = &virt_bases[MMSS_BASE],
2853 .c = {
2854 .dbg_name = "vsync_clk_src",
2855 .ops = &clk_ops_rcg,
2856 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2857 CLK_INIT(vsync_clk_src.c),
2858 },
2859};
2860
2861static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2862 F_MM( 50000000, gpll0, 12, 0, 0),
2863 F_MM(100000000, gpll0, 6, 0, 0),
2864 F_MM(133330000, mmpll0, 6, 0, 0),
2865 F_MM(200000000, mmpll0, 4, 0, 0),
2866 F_MM(266670000, mmpll0, 3, 0, 0),
2867 F_MM(410000000, mmpll3, 2, 0, 0),
2868 F_END
2869};
2870
2871static struct rcg_clk vcodec0_clk_src = {
2872 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2873 .set_rate = set_rate_mnd,
2874 .freq_tbl = ftbl_venus0_vcodec0_clk,
2875 .current_freq = &rcg_dummy_freq,
2876 .base = &virt_bases[MMSS_BASE],
2877 .c = {
2878 .dbg_name = "vcodec0_clk_src",
2879 .ops = &clk_ops_rcg_mnd,
2880 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2881 HIGH, 410000000),
2882 CLK_INIT(vcodec0_clk_src.c),
2883 },
2884};
2885
2886static struct branch_clk camss_cci_cci_ahb_clk = {
2887 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002888 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002889 .base = &virt_bases[MMSS_BASE],
2890 .c = {
2891 .dbg_name = "camss_cci_cci_ahb_clk",
2892 .ops = &clk_ops_branch,
2893 CLK_INIT(camss_cci_cci_ahb_clk.c),
2894 },
2895};
2896
2897static struct branch_clk camss_cci_cci_clk = {
2898 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2899 .parent = &cci_clk_src.c,
2900 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002901 .base = &virt_bases[MMSS_BASE],
2902 .c = {
2903 .dbg_name = "camss_cci_cci_clk",
2904 .ops = &clk_ops_branch,
2905 CLK_INIT(camss_cci_cci_clk.c),
2906 },
2907};
2908
2909static struct branch_clk camss_csi0_ahb_clk = {
2910 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002911 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002912 .base = &virt_bases[MMSS_BASE],
2913 .c = {
2914 .dbg_name = "camss_csi0_ahb_clk",
2915 .ops = &clk_ops_branch,
2916 CLK_INIT(camss_csi0_ahb_clk.c),
2917 },
2918};
2919
2920static struct branch_clk camss_csi0_clk = {
2921 .cbcr_reg = CAMSS_CSI0_CBCR,
2922 .parent = &csi0_clk_src.c,
2923 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002924 .base = &virt_bases[MMSS_BASE],
2925 .c = {
2926 .dbg_name = "camss_csi0_clk",
2927 .ops = &clk_ops_branch,
2928 CLK_INIT(camss_csi0_clk.c),
2929 },
2930};
2931
2932static struct branch_clk camss_csi0phy_clk = {
2933 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2934 .parent = &csi0_clk_src.c,
2935 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002936 .base = &virt_bases[MMSS_BASE],
2937 .c = {
2938 .dbg_name = "camss_csi0phy_clk",
2939 .ops = &clk_ops_branch,
2940 CLK_INIT(camss_csi0phy_clk.c),
2941 },
2942};
2943
2944static struct branch_clk camss_csi0pix_clk = {
2945 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2946 .parent = &csi0_clk_src.c,
2947 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002948 .base = &virt_bases[MMSS_BASE],
2949 .c = {
2950 .dbg_name = "camss_csi0pix_clk",
2951 .ops = &clk_ops_branch,
2952 CLK_INIT(camss_csi0pix_clk.c),
2953 },
2954};
2955
2956static struct branch_clk camss_csi0rdi_clk = {
2957 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2958 .parent = &csi0_clk_src.c,
2959 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002960 .base = &virt_bases[MMSS_BASE],
2961 .c = {
2962 .dbg_name = "camss_csi0rdi_clk",
2963 .ops = &clk_ops_branch,
2964 CLK_INIT(camss_csi0rdi_clk.c),
2965 },
2966};
2967
2968static struct branch_clk camss_csi1_ahb_clk = {
2969 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002970 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002971 .base = &virt_bases[MMSS_BASE],
2972 .c = {
2973 .dbg_name = "camss_csi1_ahb_clk",
2974 .ops = &clk_ops_branch,
2975 CLK_INIT(camss_csi1_ahb_clk.c),
2976 },
2977};
2978
2979static struct branch_clk camss_csi1_clk = {
2980 .cbcr_reg = CAMSS_CSI1_CBCR,
2981 .parent = &csi1_clk_src.c,
2982 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "camss_csi1_clk",
2986 .ops = &clk_ops_branch,
2987 CLK_INIT(camss_csi1_clk.c),
2988 },
2989};
2990
2991static struct branch_clk camss_csi1phy_clk = {
2992 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
2993 .parent = &csi1_clk_src.c,
2994 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002995 .base = &virt_bases[MMSS_BASE],
2996 .c = {
2997 .dbg_name = "camss_csi1phy_clk",
2998 .ops = &clk_ops_branch,
2999 CLK_INIT(camss_csi1phy_clk.c),
3000 },
3001};
3002
3003static struct branch_clk camss_csi1pix_clk = {
3004 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3005 .parent = &csi1_clk_src.c,
3006 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003007 .base = &virt_bases[MMSS_BASE],
3008 .c = {
3009 .dbg_name = "camss_csi1pix_clk",
3010 .ops = &clk_ops_branch,
3011 CLK_INIT(camss_csi1pix_clk.c),
3012 },
3013};
3014
3015static struct branch_clk camss_csi1rdi_clk = {
3016 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3017 .parent = &csi1_clk_src.c,
3018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003019 .base = &virt_bases[MMSS_BASE],
3020 .c = {
3021 .dbg_name = "camss_csi1rdi_clk",
3022 .ops = &clk_ops_branch,
3023 CLK_INIT(camss_csi1rdi_clk.c),
3024 },
3025};
3026
3027static struct branch_clk camss_csi2_ahb_clk = {
3028 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003029 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003030 .base = &virt_bases[MMSS_BASE],
3031 .c = {
3032 .dbg_name = "camss_csi2_ahb_clk",
3033 .ops = &clk_ops_branch,
3034 CLK_INIT(camss_csi2_ahb_clk.c),
3035 },
3036};
3037
3038static struct branch_clk camss_csi2_clk = {
3039 .cbcr_reg = CAMSS_CSI2_CBCR,
3040 .parent = &csi2_clk_src.c,
3041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "camss_csi2_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(camss_csi2_clk.c),
3047 },
3048};
3049
3050static struct branch_clk camss_csi2phy_clk = {
3051 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3052 .parent = &csi2_clk_src.c,
3053 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .base = &virt_bases[MMSS_BASE],
3055 .c = {
3056 .dbg_name = "camss_csi2phy_clk",
3057 .ops = &clk_ops_branch,
3058 CLK_INIT(camss_csi2phy_clk.c),
3059 },
3060};
3061
3062static struct branch_clk camss_csi2pix_clk = {
3063 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3064 .parent = &csi2_clk_src.c,
3065 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 .base = &virt_bases[MMSS_BASE],
3067 .c = {
3068 .dbg_name = "camss_csi2pix_clk",
3069 .ops = &clk_ops_branch,
3070 CLK_INIT(camss_csi2pix_clk.c),
3071 },
3072};
3073
3074static struct branch_clk camss_csi2rdi_clk = {
3075 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3076 .parent = &csi2_clk_src.c,
3077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .base = &virt_bases[MMSS_BASE],
3079 .c = {
3080 .dbg_name = "camss_csi2rdi_clk",
3081 .ops = &clk_ops_branch,
3082 CLK_INIT(camss_csi2rdi_clk.c),
3083 },
3084};
3085
3086static struct branch_clk camss_csi3_ahb_clk = {
3087 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003088 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003089 .base = &virt_bases[MMSS_BASE],
3090 .c = {
3091 .dbg_name = "camss_csi3_ahb_clk",
3092 .ops = &clk_ops_branch,
3093 CLK_INIT(camss_csi3_ahb_clk.c),
3094 },
3095};
3096
3097static struct branch_clk camss_csi3_clk = {
3098 .cbcr_reg = CAMSS_CSI3_CBCR,
3099 .parent = &csi3_clk_src.c,
3100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "camss_csi3_clk",
3104 .ops = &clk_ops_branch,
3105 CLK_INIT(camss_csi3_clk.c),
3106 },
3107};
3108
3109static struct branch_clk camss_csi3phy_clk = {
3110 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3111 .parent = &csi3_clk_src.c,
3112 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003113 .base = &virt_bases[MMSS_BASE],
3114 .c = {
3115 .dbg_name = "camss_csi3phy_clk",
3116 .ops = &clk_ops_branch,
3117 CLK_INIT(camss_csi3phy_clk.c),
3118 },
3119};
3120
3121static struct branch_clk camss_csi3pix_clk = {
3122 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3123 .parent = &csi3_clk_src.c,
3124 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .base = &virt_bases[MMSS_BASE],
3126 .c = {
3127 .dbg_name = "camss_csi3pix_clk",
3128 .ops = &clk_ops_branch,
3129 CLK_INIT(camss_csi3pix_clk.c),
3130 },
3131};
3132
3133static struct branch_clk camss_csi3rdi_clk = {
3134 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3135 .parent = &csi3_clk_src.c,
3136 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003137 .base = &virt_bases[MMSS_BASE],
3138 .c = {
3139 .dbg_name = "camss_csi3rdi_clk",
3140 .ops = &clk_ops_branch,
3141 CLK_INIT(camss_csi3rdi_clk.c),
3142 },
3143};
3144
3145static struct branch_clk camss_csi_vfe0_clk = {
3146 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3147 .parent = &vfe0_clk_src.c,
3148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "camss_csi_vfe0_clk",
3152 .ops = &clk_ops_branch,
3153 CLK_INIT(camss_csi_vfe0_clk.c),
3154 },
3155};
3156
3157static struct branch_clk camss_csi_vfe1_clk = {
3158 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3159 .parent = &vfe1_clk_src.c,
3160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi_vfe1_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi_vfe1_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_gp0_clk = {
3170 .cbcr_reg = CAMSS_GP0_CBCR,
3171 .parent = &mmss_gp0_clk_src.c,
3172 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "camss_gp0_clk",
3176 .ops = &clk_ops_branch,
3177 CLK_INIT(camss_gp0_clk.c),
3178 },
3179};
3180
3181static struct branch_clk camss_gp1_clk = {
3182 .cbcr_reg = CAMSS_GP1_CBCR,
3183 .parent = &mmss_gp1_clk_src.c,
3184 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185 .base = &virt_bases[MMSS_BASE],
3186 .c = {
3187 .dbg_name = "camss_gp1_clk",
3188 .ops = &clk_ops_branch,
3189 CLK_INIT(camss_gp1_clk.c),
3190 },
3191};
3192
3193static struct branch_clk camss_ispif_ahb_clk = {
3194 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 .base = &virt_bases[MMSS_BASE],
3197 .c = {
3198 .dbg_name = "camss_ispif_ahb_clk",
3199 .ops = &clk_ops_branch,
3200 CLK_INIT(camss_ispif_ahb_clk.c),
3201 },
3202};
3203
3204static struct branch_clk camss_jpeg_jpeg0_clk = {
3205 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3206 .parent = &jpeg0_clk_src.c,
3207 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_jpeg_jpeg0_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_jpeg_jpeg1_clk = {
3217 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3218 .parent = &jpeg1_clk_src.c,
3219 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .base = &virt_bases[MMSS_BASE],
3221 .c = {
3222 .dbg_name = "camss_jpeg_jpeg1_clk",
3223 .ops = &clk_ops_branch,
3224 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3225 },
3226};
3227
3228static struct branch_clk camss_jpeg_jpeg2_clk = {
3229 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3230 .parent = &jpeg2_clk_src.c,
3231 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .base = &virt_bases[MMSS_BASE],
3233 .c = {
3234 .dbg_name = "camss_jpeg_jpeg2_clk",
3235 .ops = &clk_ops_branch,
3236 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3237 },
3238};
3239
3240static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3241 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003242 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003243 .base = &virt_bases[MMSS_BASE],
3244 .c = {
3245 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3246 .ops = &clk_ops_branch,
3247 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3248 },
3249};
3250
3251static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3252 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3253 .parent = &axi_clk_src.c,
3254 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .base = &virt_bases[MMSS_BASE],
3256 .c = {
3257 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3260 },
3261};
3262
3263static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3264 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003265 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003266 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .base = &virt_bases[MMSS_BASE],
3268 .c = {
3269 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3270 .ops = &clk_ops_branch,
3271 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3272 },
3273};
3274
3275static struct branch_clk camss_mclk0_clk = {
3276 .cbcr_reg = CAMSS_MCLK0_CBCR,
3277 .parent = &mclk0_clk_src.c,
3278 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "camss_mclk0_clk",
3282 .ops = &clk_ops_branch,
3283 CLK_INIT(camss_mclk0_clk.c),
3284 },
3285};
3286
3287static struct branch_clk camss_mclk1_clk = {
3288 .cbcr_reg = CAMSS_MCLK1_CBCR,
3289 .parent = &mclk1_clk_src.c,
3290 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_mclk1_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_mclk1_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_mclk2_clk = {
3300 .cbcr_reg = CAMSS_MCLK2_CBCR,
3301 .parent = &mclk2_clk_src.c,
3302 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .base = &virt_bases[MMSS_BASE],
3304 .c = {
3305 .dbg_name = "camss_mclk2_clk",
3306 .ops = &clk_ops_branch,
3307 CLK_INIT(camss_mclk2_clk.c),
3308 },
3309};
3310
3311static struct branch_clk camss_mclk3_clk = {
3312 .cbcr_reg = CAMSS_MCLK3_CBCR,
3313 .parent = &mclk3_clk_src.c,
3314 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003315 .base = &virt_bases[MMSS_BASE],
3316 .c = {
3317 .dbg_name = "camss_mclk3_clk",
3318 .ops = &clk_ops_branch,
3319 CLK_INIT(camss_mclk3_clk.c),
3320 },
3321};
3322
3323static struct branch_clk camss_micro_ahb_clk = {
3324 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003325 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003326 .base = &virt_bases[MMSS_BASE],
3327 .c = {
3328 .dbg_name = "camss_micro_ahb_clk",
3329 .ops = &clk_ops_branch,
3330 CLK_INIT(camss_micro_ahb_clk.c),
3331 },
3332};
3333
3334static struct branch_clk camss_phy0_csi0phytimer_clk = {
3335 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3336 .parent = &csi0phytimer_clk_src.c,
3337 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .base = &virt_bases[MMSS_BASE],
3339 .c = {
3340 .dbg_name = "camss_phy0_csi0phytimer_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_phy1_csi1phytimer_clk = {
3347 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3348 .parent = &csi1phytimer_clk_src.c,
3349 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003350 .base = &virt_bases[MMSS_BASE],
3351 .c = {
3352 .dbg_name = "camss_phy1_csi1phytimer_clk",
3353 .ops = &clk_ops_branch,
3354 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3355 },
3356};
3357
3358static struct branch_clk camss_phy2_csi2phytimer_clk = {
3359 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3360 .parent = &csi2phytimer_clk_src.c,
3361 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .base = &virt_bases[MMSS_BASE],
3363 .c = {
3364 .dbg_name = "camss_phy2_csi2phytimer_clk",
3365 .ops = &clk_ops_branch,
3366 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3367 },
3368};
3369
3370static struct branch_clk camss_top_ahb_clk = {
3371 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003372 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003373 .base = &virt_bases[MMSS_BASE],
3374 .c = {
3375 .dbg_name = "camss_top_ahb_clk",
3376 .ops = &clk_ops_branch,
3377 CLK_INIT(camss_top_ahb_clk.c),
3378 },
3379};
3380
3381static struct branch_clk camss_vfe_cpp_ahb_clk = {
3382 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003383 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003384 .base = &virt_bases[MMSS_BASE],
3385 .c = {
3386 .dbg_name = "camss_vfe_cpp_ahb_clk",
3387 .ops = &clk_ops_branch,
3388 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3389 },
3390};
3391
3392static struct branch_clk camss_vfe_cpp_clk = {
3393 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3394 .parent = &cpp_clk_src.c,
3395 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003396 .base = &virt_bases[MMSS_BASE],
3397 .c = {
3398 .dbg_name = "camss_vfe_cpp_clk",
3399 .ops = &clk_ops_branch,
3400 CLK_INIT(camss_vfe_cpp_clk.c),
3401 },
3402};
3403
3404static struct branch_clk camss_vfe_vfe0_clk = {
3405 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3406 .parent = &vfe0_clk_src.c,
3407 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .base = &virt_bases[MMSS_BASE],
3409 .c = {
3410 .dbg_name = "camss_vfe_vfe0_clk",
3411 .ops = &clk_ops_branch,
3412 CLK_INIT(camss_vfe_vfe0_clk.c),
3413 },
3414};
3415
3416static struct branch_clk camss_vfe_vfe1_clk = {
3417 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3418 .parent = &vfe1_clk_src.c,
3419 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003420 .base = &virt_bases[MMSS_BASE],
3421 .c = {
3422 .dbg_name = "camss_vfe_vfe1_clk",
3423 .ops = &clk_ops_branch,
3424 CLK_INIT(camss_vfe_vfe1_clk.c),
3425 },
3426};
3427
3428static struct branch_clk camss_vfe_vfe_ahb_clk = {
3429 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003430 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003431 .base = &virt_bases[MMSS_BASE],
3432 .c = {
3433 .dbg_name = "camss_vfe_vfe_ahb_clk",
3434 .ops = &clk_ops_branch,
3435 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3436 },
3437};
3438
3439static struct branch_clk camss_vfe_vfe_axi_clk = {
3440 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3441 .parent = &axi_clk_src.c,
3442 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003443 .base = &virt_bases[MMSS_BASE],
3444 .c = {
3445 .dbg_name = "camss_vfe_vfe_axi_clk",
3446 .ops = &clk_ops_branch,
3447 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3448 },
3449};
3450
3451static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3452 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003453 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003455 .base = &virt_bases[MMSS_BASE],
3456 .c = {
3457 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3458 .ops = &clk_ops_branch,
3459 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3460 },
3461};
3462
3463static struct branch_clk mdss_ahb_clk = {
3464 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003465 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .base = &virt_bases[MMSS_BASE],
3467 .c = {
3468 .dbg_name = "mdss_ahb_clk",
3469 .ops = &clk_ops_branch,
3470 CLK_INIT(mdss_ahb_clk.c),
3471 },
3472};
3473
3474static struct branch_clk mdss_axi_clk = {
3475 .cbcr_reg = MDSS_AXI_CBCR,
3476 .parent = &axi_clk_src.c,
3477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .base = &virt_bases[MMSS_BASE],
3479 .c = {
3480 .dbg_name = "mdss_axi_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(mdss_axi_clk.c),
3483 },
3484};
3485
3486static struct branch_clk mdss_byte0_clk = {
3487 .cbcr_reg = MDSS_BYTE0_CBCR,
3488 .parent = &byte0_clk_src.c,
3489 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003490 .base = &virt_bases[MMSS_BASE],
3491 .c = {
3492 .dbg_name = "mdss_byte0_clk",
3493 .ops = &clk_ops_branch,
3494 CLK_INIT(mdss_byte0_clk.c),
3495 },
3496};
3497
3498static struct branch_clk mdss_byte1_clk = {
3499 .cbcr_reg = MDSS_BYTE1_CBCR,
3500 .parent = &byte1_clk_src.c,
3501 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .base = &virt_bases[MMSS_BASE],
3503 .c = {
3504 .dbg_name = "mdss_byte1_clk",
3505 .ops = &clk_ops_branch,
3506 CLK_INIT(mdss_byte1_clk.c),
3507 },
3508};
3509
3510static struct branch_clk mdss_edpaux_clk = {
3511 .cbcr_reg = MDSS_EDPAUX_CBCR,
3512 .parent = &edpaux_clk_src.c,
3513 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003514 .base = &virt_bases[MMSS_BASE],
3515 .c = {
3516 .dbg_name = "mdss_edpaux_clk",
3517 .ops = &clk_ops_branch,
3518 CLK_INIT(mdss_edpaux_clk.c),
3519 },
3520};
3521
3522static struct branch_clk mdss_edplink_clk = {
3523 .cbcr_reg = MDSS_EDPLINK_CBCR,
3524 .parent = &edplink_clk_src.c,
3525 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .base = &virt_bases[MMSS_BASE],
3527 .c = {
3528 .dbg_name = "mdss_edplink_clk",
3529 .ops = &clk_ops_branch,
3530 CLK_INIT(mdss_edplink_clk.c),
3531 },
3532};
3533
3534static struct branch_clk mdss_edppixel_clk = {
3535 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3536 .parent = &edppixel_clk_src.c,
3537 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003538 .base = &virt_bases[MMSS_BASE],
3539 .c = {
3540 .dbg_name = "mdss_edppixel_clk",
3541 .ops = &clk_ops_branch,
3542 CLK_INIT(mdss_edppixel_clk.c),
3543 },
3544};
3545
3546static struct branch_clk mdss_esc0_clk = {
3547 .cbcr_reg = MDSS_ESC0_CBCR,
3548 .parent = &esc0_clk_src.c,
3549 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003550 .base = &virt_bases[MMSS_BASE],
3551 .c = {
3552 .dbg_name = "mdss_esc0_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(mdss_esc0_clk.c),
3555 },
3556};
3557
3558static struct branch_clk mdss_esc1_clk = {
3559 .cbcr_reg = MDSS_ESC1_CBCR,
3560 .parent = &esc1_clk_src.c,
3561 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003562 .base = &virt_bases[MMSS_BASE],
3563 .c = {
3564 .dbg_name = "mdss_esc1_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(mdss_esc1_clk.c),
3567 },
3568};
3569
3570static struct branch_clk mdss_extpclk_clk = {
3571 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3572 .parent = &extpclk_clk_src.c,
3573 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003574 .base = &virt_bases[MMSS_BASE],
3575 .c = {
3576 .dbg_name = "mdss_extpclk_clk",
3577 .ops = &clk_ops_branch,
3578 CLK_INIT(mdss_extpclk_clk.c),
3579 },
3580};
3581
3582static struct branch_clk mdss_hdmi_ahb_clk = {
3583 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003584 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003585 .base = &virt_bases[MMSS_BASE],
3586 .c = {
3587 .dbg_name = "mdss_hdmi_ahb_clk",
3588 .ops = &clk_ops_branch,
3589 CLK_INIT(mdss_hdmi_ahb_clk.c),
3590 },
3591};
3592
3593static struct branch_clk mdss_hdmi_clk = {
3594 .cbcr_reg = MDSS_HDMI_CBCR,
3595 .parent = &hdmi_clk_src.c,
3596 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "mdss_hdmi_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(mdss_hdmi_clk.c),
3602 },
3603};
3604
3605static struct branch_clk mdss_mdp_clk = {
3606 .cbcr_reg = MDSS_MDP_CBCR,
3607 .parent = &mdp_clk_src.c,
3608 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
3611 .dbg_name = "mdss_mdp_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(mdss_mdp_clk.c),
3614 },
3615};
3616
3617static struct branch_clk mdss_mdp_lut_clk = {
3618 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3619 .parent = &mdp_clk_src.c,
3620 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
3623 .dbg_name = "mdss_mdp_lut_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(mdss_mdp_lut_clk.c),
3626 },
3627};
3628
3629static struct branch_clk mdss_pclk0_clk = {
3630 .cbcr_reg = MDSS_PCLK0_CBCR,
3631 .parent = &pclk0_clk_src.c,
3632 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .base = &virt_bases[MMSS_BASE],
3634 .c = {
3635 .dbg_name = "mdss_pclk0_clk",
3636 .ops = &clk_ops_branch,
3637 CLK_INIT(mdss_pclk0_clk.c),
3638 },
3639};
3640
3641static struct branch_clk mdss_pclk1_clk = {
3642 .cbcr_reg = MDSS_PCLK1_CBCR,
3643 .parent = &pclk1_clk_src.c,
3644 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003645 .base = &virt_bases[MMSS_BASE],
3646 .c = {
3647 .dbg_name = "mdss_pclk1_clk",
3648 .ops = &clk_ops_branch,
3649 CLK_INIT(mdss_pclk1_clk.c),
3650 },
3651};
3652
3653static struct branch_clk mdss_vsync_clk = {
3654 .cbcr_reg = MDSS_VSYNC_CBCR,
3655 .parent = &vsync_clk_src.c,
3656 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003657 .base = &virt_bases[MMSS_BASE],
3658 .c = {
3659 .dbg_name = "mdss_vsync_clk",
3660 .ops = &clk_ops_branch,
3661 CLK_INIT(mdss_vsync_clk.c),
3662 },
3663};
3664
3665static struct branch_clk mmss_misc_ahb_clk = {
3666 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003667 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
3670 .dbg_name = "mmss_misc_ahb_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(mmss_misc_ahb_clk.c),
3673 },
3674};
3675
3676static struct branch_clk mmss_mmssnoc_ahb_clk = {
3677 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003678 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003679 .base = &virt_bases[MMSS_BASE],
3680 .c = {
3681 .dbg_name = "mmss_mmssnoc_ahb_clk",
3682 .ops = &clk_ops_branch,
3683 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3684 },
3685};
3686
3687static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3688 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003689 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003690 .base = &virt_bases[MMSS_BASE],
3691 .c = {
3692 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3693 .ops = &clk_ops_branch,
3694 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3695 },
3696};
3697
3698static struct branch_clk mmss_mmssnoc_axi_clk = {
3699 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3700 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003701 /* The bus driver needs set_rate to go through to the parent */
3702 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003703 .base = &virt_bases[MMSS_BASE],
3704 .c = {
3705 .dbg_name = "mmss_mmssnoc_axi_clk",
3706 .ops = &clk_ops_branch,
3707 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3708 },
3709};
3710
3711static struct branch_clk mmss_s0_axi_clk = {
3712 .cbcr_reg = MMSS_S0_AXI_CBCR,
3713 .parent = &axi_clk_src.c,
3714 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .base = &virt_bases[MMSS_BASE],
3716 .c = {
3717 .dbg_name = "mmss_s0_axi_clk",
3718 .ops = &clk_ops_branch,
3719 CLK_INIT(mmss_s0_axi_clk.c),
3720 },
3721};
3722
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003723struct branch_clk ocmemnoc_clk = {
3724 .cbcr_reg = OCMEMNOC_CBCR,
3725 .parent = &ocmemnoc_clk_src.c,
3726 .has_sibling = 0,
3727 .bcr_reg = 0x50b0,
3728 .base = &virt_bases[MMSS_BASE],
3729 .c = {
3730 .dbg_name = "ocmemnoc_clk",
3731 .ops = &clk_ops_branch,
3732 CLK_INIT(ocmemnoc_clk.c),
3733 },
3734};
3735
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003736static struct branch_clk venus0_ahb_clk = {
3737 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003739 .base = &virt_bases[MMSS_BASE],
3740 .c = {
3741 .dbg_name = "venus0_ahb_clk",
3742 .ops = &clk_ops_branch,
3743 CLK_INIT(venus0_ahb_clk.c),
3744 },
3745};
3746
3747static struct branch_clk venus0_axi_clk = {
3748 .cbcr_reg = VENUS0_AXI_CBCR,
3749 .parent = &axi_clk_src.c,
3750 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "venus0_axi_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(venus0_axi_clk.c),
3756 },
3757};
3758
3759static struct branch_clk venus0_ocmemnoc_clk = {
3760 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003761 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "venus0_ocmemnoc_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(venus0_ocmemnoc_clk.c),
3768 },
3769};
3770
3771static struct branch_clk venus0_vcodec0_clk = {
3772 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3773 .parent = &vcodec0_clk_src.c,
3774 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003775 .base = &virt_bases[MMSS_BASE],
3776 .c = {
3777 .dbg_name = "venus0_vcodec0_clk",
3778 .ops = &clk_ops_branch,
3779 CLK_INIT(venus0_vcodec0_clk.c),
3780 },
3781};
3782
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003783static struct branch_clk oxilicx_axi_clk = {
3784 .cbcr_reg = OXILICX_AXI_CBCR,
3785 .parent = &axi_clk_src.c,
3786 .has_sibling = 1,
3787 .base = &virt_bases[MMSS_BASE],
3788 .c = {
3789 .dbg_name = "oxilicx_axi_clk",
3790 .ops = &clk_ops_branch,
3791 CLK_INIT(oxilicx_axi_clk.c),
3792 },
3793};
3794
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003795static struct branch_clk oxili_gfx3d_clk = {
3796 .cbcr_reg = OXILI_GFX3D_CBCR,
3797 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003798 .base = &virt_bases[MMSS_BASE],
3799 .c = {
3800 .dbg_name = "oxili_gfx3d_clk",
3801 .ops = &clk_ops_branch,
3802 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003803 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 },
3805};
3806
3807static struct branch_clk oxilicx_ahb_clk = {
3808 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003809 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003810 .base = &virt_bases[MMSS_BASE],
3811 .c = {
3812 .dbg_name = "oxilicx_ahb_clk",
3813 .ops = &clk_ops_branch,
3814 CLK_INIT(oxilicx_ahb_clk.c),
3815 },
3816};
3817
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003818static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3819 F_LPASS(28800000, lpapll0, 1, 15, 256),
3820 F_END
3821};
3822
3823static struct rcg_clk audio_core_slimbus_core_clk_src = {
3824 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3825 .set_rate = set_rate_mnd,
3826 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3827 .current_freq = &rcg_dummy_freq,
3828 .base = &virt_bases[LPASS_BASE],
3829 .c = {
3830 .dbg_name = "audio_core_slimbus_core_clk_src",
3831 .ops = &clk_ops_rcg_mnd,
3832 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3833 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3834 },
3835};
3836
3837static struct branch_clk audio_core_slimbus_core_clk = {
3838 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3839 .parent = &audio_core_slimbus_core_clk_src.c,
3840 .base = &virt_bases[LPASS_BASE],
3841 .c = {
3842 .dbg_name = "audio_core_slimbus_core_clk",
3843 .ops = &clk_ops_branch,
3844 CLK_INIT(audio_core_slimbus_core_clk.c),
3845 },
3846};
3847
3848static struct branch_clk audio_core_slimbus_lfabif_clk = {
3849 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3850 .has_sibling = 1,
3851 .base = &virt_bases[LPASS_BASE],
3852 .c = {
3853 .dbg_name = "audio_core_slimbus_lfabif_clk",
3854 .ops = &clk_ops_branch,
3855 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3856 },
3857};
3858
3859static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3860 F_LPASS( 512000, lpapll0, 16, 1, 60),
3861 F_LPASS( 768000, lpapll0, 16, 1, 40),
3862 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3863 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3864 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3865 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3866 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3867 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3868 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3869 F_LPASS(12288000, lpapll0, 10, 1, 4),
3870 F_END
3871};
3872
3873static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3874 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3875 .set_rate = set_rate_mnd,
3876 .freq_tbl = ftbl_audio_core_lpaif_clock,
3877 .current_freq = &rcg_dummy_freq,
3878 .base = &virt_bases[LPASS_BASE],
3879 .c = {
3880 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3881 .ops = &clk_ops_rcg_mnd,
3882 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3883 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3884 },
3885};
3886
3887static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3888 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3889 .set_rate = set_rate_mnd,
3890 .freq_tbl = ftbl_audio_core_lpaif_clock,
3891 .current_freq = &rcg_dummy_freq,
3892 .base = &virt_bases[LPASS_BASE],
3893 .c = {
3894 .dbg_name = "audio_core_lpaif_pri_clk_src",
3895 .ops = &clk_ops_rcg_mnd,
3896 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3897 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3898 },
3899};
3900
3901static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3902 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3903 .set_rate = set_rate_mnd,
3904 .freq_tbl = ftbl_audio_core_lpaif_clock,
3905 .current_freq = &rcg_dummy_freq,
3906 .base = &virt_bases[LPASS_BASE],
3907 .c = {
3908 .dbg_name = "audio_core_lpaif_sec_clk_src",
3909 .ops = &clk_ops_rcg_mnd,
3910 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3911 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3912 },
3913};
3914
3915static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3916 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3917 .set_rate = set_rate_mnd,
3918 .freq_tbl = ftbl_audio_core_lpaif_clock,
3919 .current_freq = &rcg_dummy_freq,
3920 .base = &virt_bases[LPASS_BASE],
3921 .c = {
3922 .dbg_name = "audio_core_lpaif_ter_clk_src",
3923 .ops = &clk_ops_rcg_mnd,
3924 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3925 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3926 },
3927};
3928
3929static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3930 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3931 .set_rate = set_rate_mnd,
3932 .freq_tbl = ftbl_audio_core_lpaif_clock,
3933 .current_freq = &rcg_dummy_freq,
3934 .base = &virt_bases[LPASS_BASE],
3935 .c = {
3936 .dbg_name = "audio_core_lpaif_quad_clk_src",
3937 .ops = &clk_ops_rcg_mnd,
3938 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3939 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3940 },
3941};
3942
3943static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3944 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3945 .set_rate = set_rate_mnd,
3946 .freq_tbl = ftbl_audio_core_lpaif_clock,
3947 .current_freq = &rcg_dummy_freq,
3948 .base = &virt_bases[LPASS_BASE],
3949 .c = {
3950 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3951 .ops = &clk_ops_rcg_mnd,
3952 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3953 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3954 },
3955};
3956
3957static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3958 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3959 .set_rate = set_rate_mnd,
3960 .freq_tbl = ftbl_audio_core_lpaif_clock,
3961 .current_freq = &rcg_dummy_freq,
3962 .base = &virt_bases[LPASS_BASE],
3963 .c = {
3964 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3965 .ops = &clk_ops_rcg_mnd,
3966 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3967 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3968 },
3969};
3970
Vikram Mulukutla1d252182012-07-13 10:51:44 -07003971struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
3972 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
3973 .set_rate = set_rate_mnd,
3974 .freq_tbl = ftbl_audio_core_lpaif_clock,
3975 .current_freq = &rcg_dummy_freq,
3976 .base = &virt_bases[LPASS_BASE],
3977 .c = {
3978 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
3979 .ops = &clk_ops_rcg_mnd,
3980 VDD_DIG_FMAX_MAP1(LOW, 12290000),
3981 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
3982 },
3983};
3984
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003985static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3986 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3987 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3988 .has_sibling = 1,
3989 .base = &virt_bases[LPASS_BASE],
3990 .c = {
3991 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3992 .ops = &clk_ops_branch,
3993 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3994 },
3995};
3996
3997static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
3998 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003999 .has_sibling = 1,
4000 .base = &virt_bases[LPASS_BASE],
4001 .c = {
4002 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4003 .ops = &clk_ops_branch,
4004 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4005 },
4006};
4007
4008static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4009 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4010 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4011 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004012 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004013 .base = &virt_bases[LPASS_BASE],
4014 .c = {
4015 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4016 .ops = &clk_ops_branch,
4017 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4018 },
4019};
4020
4021static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4022 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4023 .parent = &audio_core_lpaif_pri_clk_src.c,
4024 .has_sibling = 1,
4025 .base = &virt_bases[LPASS_BASE],
4026 .c = {
4027 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4028 .ops = &clk_ops_branch,
4029 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4030 },
4031};
4032
4033static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4034 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004035 .has_sibling = 1,
4036 .base = &virt_bases[LPASS_BASE],
4037 .c = {
4038 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4039 .ops = &clk_ops_branch,
4040 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4041 },
4042};
4043
4044static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4045 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4046 .parent = &audio_core_lpaif_pri_clk_src.c,
4047 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004048 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004049 .base = &virt_bases[LPASS_BASE],
4050 .c = {
4051 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4052 .ops = &clk_ops_branch,
4053 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4054 },
4055};
4056
4057static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4058 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4059 .parent = &audio_core_lpaif_sec_clk_src.c,
4060 .has_sibling = 1,
4061 .base = &virt_bases[LPASS_BASE],
4062 .c = {
4063 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4064 .ops = &clk_ops_branch,
4065 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4066 },
4067};
4068
4069static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4070 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004071 .has_sibling = 1,
4072 .base = &virt_bases[LPASS_BASE],
4073 .c = {
4074 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4075 .ops = &clk_ops_branch,
4076 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4077 },
4078};
4079
4080static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4081 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4082 .parent = &audio_core_lpaif_sec_clk_src.c,
4083 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004084 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004085 .base = &virt_bases[LPASS_BASE],
4086 .c = {
4087 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4088 .ops = &clk_ops_branch,
4089 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4090 },
4091};
4092
4093static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4094 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4095 .parent = &audio_core_lpaif_ter_clk_src.c,
4096 .has_sibling = 1,
4097 .base = &virt_bases[LPASS_BASE],
4098 .c = {
4099 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4100 .ops = &clk_ops_branch,
4101 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4102 },
4103};
4104
4105static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4106 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004107 .has_sibling = 1,
4108 .base = &virt_bases[LPASS_BASE],
4109 .c = {
4110 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4111 .ops = &clk_ops_branch,
4112 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4113 },
4114};
4115
4116static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4117 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4118 .parent = &audio_core_lpaif_ter_clk_src.c,
4119 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004120 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004121 .base = &virt_bases[LPASS_BASE],
4122 .c = {
4123 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4124 .ops = &clk_ops_branch,
4125 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4126 },
4127};
4128
4129static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4130 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4131 .parent = &audio_core_lpaif_quad_clk_src.c,
4132 .has_sibling = 1,
4133 .base = &virt_bases[LPASS_BASE],
4134 .c = {
4135 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4136 .ops = &clk_ops_branch,
4137 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4138 },
4139};
4140
4141static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4142 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004143 .has_sibling = 1,
4144 .base = &virt_bases[LPASS_BASE],
4145 .c = {
4146 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4147 .ops = &clk_ops_branch,
4148 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4149 },
4150};
4151
4152static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4153 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4154 .parent = &audio_core_lpaif_quad_clk_src.c,
4155 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004156 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004157 .base = &virt_bases[LPASS_BASE],
4158 .c = {
4159 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4160 .ops = &clk_ops_branch,
4161 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4162 },
4163};
4164
4165static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4166 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004167 .has_sibling = 1,
4168 .base = &virt_bases[LPASS_BASE],
4169 .c = {
4170 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4171 .ops = &clk_ops_branch,
4172 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4173 },
4174};
4175
4176static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4177 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4178 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4179 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004180 .base = &virt_bases[LPASS_BASE],
4181 .c = {
4182 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4183 .ops = &clk_ops_branch,
4184 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4185 },
4186};
4187
4188static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4189 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4190 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4191 .has_sibling = 1,
4192 .base = &virt_bases[LPASS_BASE],
4193 .c = {
4194 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4195 .ops = &clk_ops_branch,
4196 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4197 },
4198};
4199
4200static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4201 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4202 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4203 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .base = &virt_bases[LPASS_BASE],
4205 .c = {
4206 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4207 .ops = &clk_ops_branch,
4208 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4209 },
4210};
4211
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004212struct branch_clk audio_core_lpaif_pcmoe_clk = {
4213 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4214 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4215 .base = &virt_bases[LPASS_BASE],
4216 .c = {
4217 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4218 .ops = &clk_ops_branch,
4219 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4220 },
4221};
4222
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004223static struct branch_clk q6ss_ahb_lfabif_clk = {
4224 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4225 .has_sibling = 1,
4226 .base = &virt_bases[LPASS_BASE],
4227 .c = {
4228 .dbg_name = "q6ss_ahb_lfabif_clk",
4229 .ops = &clk_ops_branch,
4230 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4231 },
4232};
4233
4234static struct branch_clk q6ss_xo_clk = {
4235 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4236 .bcr_reg = LPASS_Q6SS_BCR,
4237 .has_sibling = 1,
4238 .base = &virt_bases[LPASS_BASE],
4239 .c = {
4240 .dbg_name = "q6ss_xo_clk",
4241 .ops = &clk_ops_branch,
4242 CLK_INIT(q6ss_xo_clk.c),
4243 },
4244};
4245
4246static struct branch_clk mss_xo_q6_clk = {
4247 .cbcr_reg = MSS_XO_Q6_CBCR,
4248 .bcr_reg = MSS_Q6SS_BCR,
4249 .has_sibling = 1,
4250 .base = &virt_bases[MSS_BASE],
4251 .c = {
4252 .dbg_name = "mss_xo_q6_clk",
4253 .ops = &clk_ops_branch,
4254 CLK_INIT(mss_xo_q6_clk.c),
4255 .depends = &gcc_mss_cfg_ahb_clk.c,
4256 },
4257};
4258
4259static struct branch_clk mss_bus_q6_clk = {
4260 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004261 .has_sibling = 1,
4262 .base = &virt_bases[MSS_BASE],
4263 .c = {
4264 .dbg_name = "mss_bus_q6_clk",
4265 .ops = &clk_ops_branch,
4266 CLK_INIT(mss_bus_q6_clk.c),
4267 .depends = &gcc_mss_cfg_ahb_clk.c,
4268 },
4269};
4270
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004271#ifdef CONFIG_DEBUG_FS
4272
4273struct measure_mux_entry {
4274 struct clk *c;
4275 int base;
4276 u32 debug_mux;
4277};
4278
4279struct measure_mux_entry measure_mux[] = {
4280 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4281 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4282 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4283 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4284 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4285 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4286 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4287 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4288 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4289 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4290 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4291 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4292 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4293 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4294 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4295 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4296 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4297 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4298 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4299 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4300 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4301 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4302 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4303 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4304 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4305 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4306 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4307 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4308 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4309 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4310 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4311 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4312 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4313 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4314 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4315 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4316 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4317 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4318 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004319 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4320 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004321 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4322 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4323 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4324 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4325 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4326 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4327 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4328 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4329 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4330 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4331 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4332 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4333 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4334 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4335 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4336 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4337 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4338 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4339 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4340 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4341 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4342 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4343 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4344 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4345 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004346 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004347 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4348 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4349 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4350 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4351 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4352 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4353 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4354 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4355 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4356 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4357 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4358 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4359 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4360 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4361 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4362 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4363 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4364 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4365 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4366 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4367 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4368 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4369 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4370 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4371 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4372 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4373 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4374 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4375 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4376 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4377 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4378 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4379 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4380 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4381 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4382 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4383 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4384 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4385 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4386 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4387 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4388 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4389 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4390 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4391 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4392 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4393 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4394 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4395 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4396 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4397 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4398 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4399 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4400 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4401 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4402 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4403 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4404 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4405 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4406 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4407 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4408 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4409 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4410 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4411 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4412 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4413 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4414 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4415 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4416 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4417 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4418 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004419 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004420 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4421 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004422 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4423 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4424 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4425 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4426
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004427 {&dummy_clk, N_BASES, 0x0000},
4428};
4429
4430static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4431{
4432 struct measure_clk *clk = to_measure_clk(c);
4433 unsigned long flags;
4434 u32 regval, clk_sel, i;
4435
4436 if (!parent)
4437 return -EINVAL;
4438
4439 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4440 if (measure_mux[i].c == parent)
4441 break;
4442
4443 if (measure_mux[i].c == &dummy_clk)
4444 return -EINVAL;
4445
4446 spin_lock_irqsave(&local_clock_reg_lock, flags);
4447 /*
4448 * Program the test vector, measurement period (sample_ticks)
4449 * and scaling multiplier.
4450 */
4451 clk->sample_ticks = 0x10000;
4452 clk->multiplier = 1;
4453
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004454 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004455 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4456 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4457 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4458
4459 switch (measure_mux[i].base) {
4460
4461 case GCC_BASE:
4462 clk_sel = measure_mux[i].debug_mux;
4463 break;
4464
4465 case MMSS_BASE:
4466 clk_sel = 0x02C;
4467 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4468 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4469
4470 /* Activate debug clock output */
4471 regval |= BIT(16);
4472 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4473 break;
4474
4475 case LPASS_BASE:
4476 clk_sel = 0x169;
4477 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4478 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4479
4480 /* Activate debug clock output */
4481 regval |= BIT(16);
4482 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4483 break;
4484
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004485 case MSS_BASE:
4486 clk_sel = 0x32;
4487 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4488 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4489 break;
4490
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004491 default:
4492 return -EINVAL;
4493 }
4494
4495 /* Set debug mux clock index */
4496 regval = BVAL(8, 0, clk_sel);
4497 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4498
4499 /* Activate debug clock output */
4500 regval |= BIT(16);
4501 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4502
4503 /* Make sure test vector is set before starting measurements. */
4504 mb();
4505 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4506
4507 return 0;
4508}
4509
4510/* Sample clock for 'ticks' reference clock ticks. */
4511static u32 run_measurement(unsigned ticks)
4512{
4513 /* Stop counters and set the XO4 counter start value. */
4514 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4515
4516 /* Wait for timer to become ready. */
4517 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4518 BIT(25)) != 0)
4519 cpu_relax();
4520
4521 /* Run measurement and wait for completion. */
4522 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4523 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4524 BIT(25)) == 0)
4525 cpu_relax();
4526
4527 /* Return measured ticks. */
4528 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4529 BM(24, 0);
4530}
4531
4532/*
4533 * Perform a hardware rate measurement for a given clock.
4534 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4535 */
4536static unsigned long measure_clk_get_rate(struct clk *c)
4537{
4538 unsigned long flags;
4539 u32 gcc_xo4_reg_backup;
4540 u64 raw_count_short, raw_count_full;
4541 struct measure_clk *clk = to_measure_clk(c);
4542 unsigned ret;
4543
4544 ret = clk_prepare_enable(&cxo_clk_src.c);
4545 if (ret) {
4546 pr_warning("CXO clock failed to enable. Can't measure\n");
4547 return 0;
4548 }
4549
4550 spin_lock_irqsave(&local_clock_reg_lock, flags);
4551
4552 /* Enable CXO/4 and RINGOSC branch. */
4553 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4554 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4555
4556 /*
4557 * The ring oscillator counter will not reset if the measured clock
4558 * is not running. To detect this, run a short measurement before
4559 * the full measurement. If the raw results of the two are the same
4560 * then the clock must be off.
4561 */
4562
4563 /* Run a short measurement. (~1 ms) */
4564 raw_count_short = run_measurement(0x1000);
4565 /* Run a full measurement. (~14 ms) */
4566 raw_count_full = run_measurement(clk->sample_ticks);
4567
4568 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4569
4570 /* Return 0 if the clock is off. */
4571 if (raw_count_full == raw_count_short) {
4572 ret = 0;
4573 } else {
4574 /* Compute rate in Hz. */
4575 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4576 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4577 ret = (raw_count_full * clk->multiplier);
4578 }
4579
4580 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4581
4582 clk_disable_unprepare(&cxo_clk_src.c);
4583
4584 return ret;
4585}
4586#else /* !CONFIG_DEBUG_FS */
4587static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4588{
4589 return -EINVAL;
4590}
4591
4592static unsigned long measure_clk_get_rate(struct clk *clk)
4593{
4594 return 0;
4595}
4596#endif /* CONFIG_DEBUG_FS */
4597
Matt Wagantallae053222012-05-14 19:42:07 -07004598static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004599 .set_parent = measure_clk_set_parent,
4600 .get_rate = measure_clk_get_rate,
4601};
4602
4603static struct measure_clk measure_clk = {
4604 .c = {
4605 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004606 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004607 CLK_INIT(measure_clk.c),
4608 },
4609 .multiplier = 1,
4610};
4611
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004612static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004613 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4614 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004615 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004616 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004617 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004618 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4619
4620 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4621 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4622 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4623 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004624 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004625 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004626 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004627 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4628 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4629 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4630 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4631 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4632 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4633 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4634 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4635 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004636 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4637 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004638 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4639 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4640 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4641
4642 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4643 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4644 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4645 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4646 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4647 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004648 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004649 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004650 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004651 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4652 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4653 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4654 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4655 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004656 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4657 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004658 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4659 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4660 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4661 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4662
4663 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4664 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4665 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4666 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4667 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4668 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4669
4670 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4671 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4672 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4673
4674 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4675 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4676 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4677
4678 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4679 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304680 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004681 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4682 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304683 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004684 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4685 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304686 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004687 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4688 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304689 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004690
4691 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4692 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4693
Manu Gautam51be9712012-06-06 14:54:52 +05304694 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4695 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4696 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4697 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4698 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4699 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4700 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4701 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004702
4703 /* Multimedia clocks */
4704 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004705 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4706 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4707 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4708 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4709 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4710 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4711 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4712 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004713 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4714 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4715 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4716 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004717 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4718 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4719 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4720 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4721 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4722 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4723 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4724 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4725 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4726 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4727 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4728 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4729 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4730 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4731 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4732 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4733 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4734 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4735 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4736 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4737 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4738 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4739 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4740 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4741 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4742 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4743 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4744 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4745 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4746 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4747 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4748 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4749 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4750 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004751 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4752 "fda64000.qcom,iommu"),
4753 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4754 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004755 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4756 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4757 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4758 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4759 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4760 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4761 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4762 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4763 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4764 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4765 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4766 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4767 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4768 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4769 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4770 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4771 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4772 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4773 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4774 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004775 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004776 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4777 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004778 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004779 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4780 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
4781 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4782 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004783 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
4784 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4785 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004786 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4787 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4788 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4789 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4790 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
4791
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004792
4793 /* LPASS clocks */
4794 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4795 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4796 "fe12f000.slim"),
4797 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4798 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4799 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4800 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4801 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4802 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4803 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4804 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4805 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4806 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4807 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4808 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4809 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4810 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4811 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4812 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4813 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4814 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4815 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4816 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4817 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4818 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4819 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4820 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4821 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4822 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004823 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4824 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004825
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004826 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4827 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4828 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4829 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004830 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4831 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004832 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004833
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004834 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004835 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4836 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4837 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004838 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004839
4840 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4841 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4842 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4843 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4844 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4845 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4846 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4847 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4848 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4849 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4850
4851 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4852 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4853 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4854 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4855 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4856 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4857 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4858 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4859 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4860 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4861 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4862 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4863 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004864 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4865 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004866
4867 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4868 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4869 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4870 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4871 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4872 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4873 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4874 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4875 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4876 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4877 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4878 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4879 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4880 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4881
4882 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4883 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4884 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4885 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4886 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4887 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4888 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4889 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4890 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4891 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4892 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4893 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4894 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4895 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004896};
4897
4898static struct pll_config_regs gpll0_regs __initdata = {
4899 .l_reg = (void __iomem *)GPLL0_L_REG,
4900 .m_reg = (void __iomem *)GPLL0_M_REG,
4901 .n_reg = (void __iomem *)GPLL0_N_REG,
4902 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4903 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4904 .base = &virt_bases[GCC_BASE],
4905};
4906
4907/* GPLL0 at 600 MHz, main output enabled. */
4908static struct pll_config gpll0_config __initdata = {
4909 .l = 0x1f,
4910 .m = 0x1,
4911 .n = 0x4,
4912 .vco_val = 0x0,
4913 .vco_mask = BM(21, 20),
4914 .pre_div_val = 0x0,
4915 .pre_div_mask = BM(14, 12),
4916 .post_div_val = 0x0,
4917 .post_div_mask = BM(9, 8),
4918 .mn_ena_val = BIT(24),
4919 .mn_ena_mask = BIT(24),
4920 .main_output_val = BIT(0),
4921 .main_output_mask = BIT(0),
4922};
4923
4924static struct pll_config_regs gpll1_regs __initdata = {
4925 .l_reg = (void __iomem *)GPLL1_L_REG,
4926 .m_reg = (void __iomem *)GPLL1_M_REG,
4927 .n_reg = (void __iomem *)GPLL1_N_REG,
4928 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4929 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4930 .base = &virt_bases[GCC_BASE],
4931};
4932
4933/* GPLL1 at 480 MHz, main output enabled. */
4934static struct pll_config gpll1_config __initdata = {
4935 .l = 0x19,
4936 .m = 0x0,
4937 .n = 0x1,
4938 .vco_val = 0x0,
4939 .vco_mask = BM(21, 20),
4940 .pre_div_val = 0x0,
4941 .pre_div_mask = BM(14, 12),
4942 .post_div_val = 0x0,
4943 .post_div_mask = BM(9, 8),
4944 .main_output_val = BIT(0),
4945 .main_output_mask = BIT(0),
4946};
4947
4948static struct pll_config_regs mmpll0_regs __initdata = {
4949 .l_reg = (void __iomem *)MMPLL0_L_REG,
4950 .m_reg = (void __iomem *)MMPLL0_M_REG,
4951 .n_reg = (void __iomem *)MMPLL0_N_REG,
4952 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4953 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4954 .base = &virt_bases[MMSS_BASE],
4955};
4956
4957/* MMPLL0 at 800 MHz, main output enabled. */
4958static struct pll_config mmpll0_config __initdata = {
4959 .l = 0x29,
4960 .m = 0x2,
4961 .n = 0x3,
4962 .vco_val = 0x0,
4963 .vco_mask = BM(21, 20),
4964 .pre_div_val = 0x0,
4965 .pre_div_mask = BM(14, 12),
4966 .post_div_val = 0x0,
4967 .post_div_mask = BM(9, 8),
4968 .mn_ena_val = BIT(24),
4969 .mn_ena_mask = BIT(24),
4970 .main_output_val = BIT(0),
4971 .main_output_mask = BIT(0),
4972};
4973
4974static struct pll_config_regs mmpll1_regs __initdata = {
4975 .l_reg = (void __iomem *)MMPLL1_L_REG,
4976 .m_reg = (void __iomem *)MMPLL1_M_REG,
4977 .n_reg = (void __iomem *)MMPLL1_N_REG,
4978 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4979 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4980 .base = &virt_bases[MMSS_BASE],
4981};
4982
4983/* MMPLL1 at 1000 MHz, main output enabled. */
4984static struct pll_config mmpll1_config __initdata = {
4985 .l = 0x34,
4986 .m = 0x1,
4987 .n = 0xC,
4988 .vco_val = 0x0,
4989 .vco_mask = BM(21, 20),
4990 .pre_div_val = 0x0,
4991 .pre_div_mask = BM(14, 12),
4992 .post_div_val = 0x0,
4993 .post_div_mask = BM(9, 8),
4994 .mn_ena_val = BIT(24),
4995 .mn_ena_mask = BIT(24),
4996 .main_output_val = BIT(0),
4997 .main_output_mask = BIT(0),
4998};
4999
5000static struct pll_config_regs mmpll3_regs __initdata = {
5001 .l_reg = (void __iomem *)MMPLL3_L_REG,
5002 .m_reg = (void __iomem *)MMPLL3_M_REG,
5003 .n_reg = (void __iomem *)MMPLL3_N_REG,
5004 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5005 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5006 .base = &virt_bases[MMSS_BASE],
5007};
5008
5009/* MMPLL3 at 820 MHz, main output enabled. */
5010static struct pll_config mmpll3_config __initdata = {
5011 .l = 0x2A,
5012 .m = 0x11,
5013 .n = 0x18,
5014 .vco_val = 0x0,
5015 .vco_mask = BM(21, 20),
5016 .pre_div_val = 0x0,
5017 .pre_div_mask = BM(14, 12),
5018 .post_div_val = 0x0,
5019 .post_div_mask = BM(9, 8),
5020 .mn_ena_val = BIT(24),
5021 .mn_ena_mask = BIT(24),
5022 .main_output_val = BIT(0),
5023 .main_output_mask = BIT(0),
5024};
5025
5026static struct pll_config_regs lpapll0_regs __initdata = {
5027 .l_reg = (void __iomem *)LPAPLL_L_REG,
5028 .m_reg = (void __iomem *)LPAPLL_M_REG,
5029 .n_reg = (void __iomem *)LPAPLL_N_REG,
5030 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5031 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5032 .base = &virt_bases[LPASS_BASE],
5033};
5034
5035/* LPAPLL0 at 491.52 MHz, main output enabled. */
5036static struct pll_config lpapll0_config __initdata = {
5037 .l = 0x33,
5038 .m = 0x1,
5039 .n = 0x5,
5040 .vco_val = 0x0,
5041 .vco_mask = BM(21, 20),
5042 .pre_div_val = BVAL(14, 12, 0x1),
5043 .pre_div_mask = BM(14, 12),
5044 .post_div_val = 0x0,
5045 .post_div_mask = BM(9, 8),
5046 .mn_ena_val = BIT(24),
5047 .mn_ena_mask = BIT(24),
5048 .main_output_val = BIT(0),
5049 .main_output_mask = BIT(0),
5050};
5051
5052#define PLL_AUX_OUTPUT BIT(1)
5053
5054static void __init reg_init(void)
5055{
5056 u32 regval;
5057
5058 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5059 & gpll0_clk_src.status_mask))
5060 configure_pll(&gpll0_config, &gpll0_regs, 1);
5061
5062 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5063 & gpll1_clk_src.status_mask))
5064 configure_pll(&gpll1_config, &gpll1_regs, 1);
5065
5066 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5067 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5068 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5069 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5070
5071 /* Active GPLL0's aux output. This is needed by acpuclock. */
5072 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
5073 regval |= BIT(PLL_AUX_OUTPUT);
5074 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5075
5076 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5077 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5078 regval |= BIT(0);
5079 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5080
5081 /*
5082 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5083 * register.
5084 */
5085 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5086}
5087
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005088static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005089{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005090 clk_set_rate(&axi_clk_src.c, 333330000);
Vikram Mulukutla7e30c8d2012-06-21 14:26:36 -07005091 clk_set_rate(&ocmemnoc_clk_src.c, 333330000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005092
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005093 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005094 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5095 * source. Sleep set vote is 0.
5096 */
5097 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5098 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5099
5100 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005101 * Hold an active set vote for CXO; this is because CXO is expected
5102 * to remain on whenever CPUs aren't power collapsed.
5103 */
5104 clk_prepare_enable(&cxo_a_clk_src.c);
5105
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005106 /* Set rates for single-rate clocks. */
5107 clk_set_rate(&usb30_master_clk_src.c,
5108 usb30_master_clk_src.freq_tbl[0].freq_hz);
5109 clk_set_rate(&tsif_ref_clk_src.c,
5110 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5111 clk_set_rate(&usb_hs_system_clk_src.c,
5112 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5113 clk_set_rate(&usb_hsic_clk_src.c,
5114 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5115 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5116 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5117 clk_set_rate(&usb_hsic_system_clk_src.c,
5118 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5119 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5120 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5121 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5122 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5123 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5124 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5125 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5126 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5127 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5128 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5129 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5130 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5131 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5132 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5133}
5134
5135#define GCC_CC_PHYS 0xFC400000
5136#define GCC_CC_SIZE SZ_16K
5137
5138#define MMSS_CC_PHYS 0xFD8C0000
5139#define MMSS_CC_SIZE SZ_256K
5140
5141#define LPASS_CC_PHYS 0xFE000000
5142#define LPASS_CC_SIZE SZ_256K
5143
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005144#define MSS_CC_PHYS 0xFC980000
5145#define MSS_CC_SIZE SZ_16K
5146
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005147static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005148{
5149 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5150 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005151 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005152
5153 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5154 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005155 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005156
5157 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5158 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005159 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005160
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005161 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5162 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005163 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005164
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005165 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005166
5167 reg_init();
5168}
5169
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005170struct clock_init_data msm8974_clock_init_data __initdata = {
5171 .table = msm_clocks_8974,
5172 .size = ARRAY_SIZE(msm_clocks_8974),
5173 .pre_init = msm8974_clock_pre_init,
5174 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005175};