blob: 657751b0c1a438f480bf766fc15559fda79e6436 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080033#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include "clock.h"
35#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080036#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070037#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#include "rpm_stats.h"
39#include "rpm_log.h"
40#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070043#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060045#define MSM_GSBI4_PHYS 0x16300000
46#define MSM_GSBI5_PHYS 0x1A200000
47#define MSM_GSBI6_PHYS 0x16500000
48#define MSM_GSBI7_PHYS 0x16600000
49
Kenneth Heitke748593a2011-07-15 15:45:11 -060050/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070051#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080053#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080056#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060057#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
58#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
59#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
60#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
61#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
62#define MSM_QUP_SIZE SZ_4K
63
Kenneth Heitke36920d32011-07-20 16:44:30 -060064/* Address of SSBI CMD */
65#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
66#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
67#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060068
Hemant Kumarcaa09092011-07-30 00:26:33 -070069/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080070#define MSM_HSUSB1_PHYS 0x12500000
71#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070072
Manu Gautam91223e02011-11-08 15:27:22 +053073/* Address of HS USB3 */
74#define MSM_HSUSB3_PHYS 0x12520000
75#define MSM_HSUSB3_SIZE SZ_4K
76
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080077/* Address of HS USB4 */
78#define MSM_HSUSB4_PHYS 0x12530000
79#define MSM_HSUSB4_SIZE SZ_4K
80
81
Jeff Ohlstein7e668552011-10-06 16:17:25 -070082static struct msm_watchdog_pdata msm_watchdog_pdata = {
83 .pet_time = 10000,
84 .bark_time = 11000,
85 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080086 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070087};
88
89struct platform_device msm8064_device_watchdog = {
90 .name = "msm_watchdog",
91 .id = -1,
92 .dev = {
93 .platform_data = &msm_watchdog_pdata,
94 },
95};
96
Joel King0581896d2011-07-19 16:43:28 -070097static struct resource msm_dmov_resource[] = {
98 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080099 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700100 .flags = IORESOURCE_IRQ,
101 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700102 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800103 .start = 0x18320000,
104 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .flags = IORESOURCE_MEM,
106 },
107};
108
109static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800110 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700111 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700112};
113
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700114struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700115 .name = "msm_dmov",
116 .id = -1,
117 .resource = msm_dmov_resource,
118 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700119 .dev = {
120 .platform_data = &msm_dmov_pdata,
121 },
Joel King0581896d2011-07-19 16:43:28 -0700122};
123
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700124static struct resource resources_uart_gsbi1[] = {
125 {
126 .start = APQ8064_GSBI1_UARTDM_IRQ,
127 .end = APQ8064_GSBI1_UARTDM_IRQ,
128 .flags = IORESOURCE_IRQ,
129 },
130 {
131 .start = MSM_UART1DM_PHYS,
132 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
133 .name = "uartdm_resource",
134 .flags = IORESOURCE_MEM,
135 },
136 {
137 .start = MSM_GSBI1_PHYS,
138 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
139 .name = "gsbi_resource",
140 .flags = IORESOURCE_MEM,
141 },
142};
143
144struct platform_device apq8064_device_uart_gsbi1 = {
145 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800146 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700147 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
148 .resource = resources_uart_gsbi1,
149};
150
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700151static struct resource resources_uart_gsbi3[] = {
152 {
153 .start = GSBI3_UARTDM_IRQ,
154 .end = GSBI3_UARTDM_IRQ,
155 .flags = IORESOURCE_IRQ,
156 },
157 {
158 .start = MSM_UART3DM_PHYS,
159 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
160 .name = "uartdm_resource",
161 .flags = IORESOURCE_MEM,
162 },
163 {
164 .start = MSM_GSBI3_PHYS,
165 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
166 .name = "gsbi_resource",
167 .flags = IORESOURCE_MEM,
168 },
169};
170
171struct platform_device apq8064_device_uart_gsbi3 = {
172 .name = "msm_serial_hsl",
173 .id = 0,
174 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
175 .resource = resources_uart_gsbi3,
176};
177
Jing Lin04601f92012-02-05 15:36:07 -0800178static struct resource resources_qup_i2c_gsbi3[] = {
179 {
180 .name = "gsbi_qup_i2c_addr",
181 .start = MSM_GSBI3_PHYS,
182 .end = MSM_GSBI3_PHYS + 4 - 1,
183 .flags = IORESOURCE_MEM,
184 },
185 {
186 .name = "qup_phys_addr",
187 .start = MSM_GSBI3_QUP_PHYS,
188 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
189 .flags = IORESOURCE_MEM,
190 },
191 {
192 .name = "qup_err_intr",
193 .start = GSBI3_QUP_IRQ,
194 .end = GSBI3_QUP_IRQ,
195 .flags = IORESOURCE_IRQ,
196 },
197 {
198 .name = "i2c_clk",
199 .start = 9,
200 .end = 9,
201 .flags = IORESOURCE_IO,
202 },
203 {
204 .name = "i2c_sda",
205 .start = 8,
206 .end = 8,
207 .flags = IORESOURCE_IO,
208 },
209};
210
David Keitel3c40fc52012-02-09 17:53:52 -0800211static struct resource resources_qup_i2c_gsbi1[] = {
212 {
213 .name = "gsbi_qup_i2c_addr",
214 .start = MSM_GSBI1_PHYS,
215 .end = MSM_GSBI1_PHYS + 4 - 1,
216 .flags = IORESOURCE_MEM,
217 },
218 {
219 .name = "qup_phys_addr",
220 .start = MSM_GSBI1_QUP_PHYS,
221 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
222 .flags = IORESOURCE_MEM,
223 },
224 {
225 .name = "qup_err_intr",
226 .start = APQ8064_GSBI1_QUP_IRQ,
227 .end = APQ8064_GSBI1_QUP_IRQ,
228 .flags = IORESOURCE_IRQ,
229 },
230 {
231 .name = "i2c_clk",
232 .start = 21,
233 .end = 21,
234 .flags = IORESOURCE_IO,
235 },
236 {
237 .name = "i2c_sda",
238 .start = 20,
239 .end = 20,
240 .flags = IORESOURCE_IO,
241 },
242};
243
244struct platform_device apq8064_device_qup_i2c_gsbi1 = {
245 .name = "qup_i2c",
246 .id = 0,
247 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
248 .resource = resources_qup_i2c_gsbi1,
249};
250
Jing Lin04601f92012-02-05 15:36:07 -0800251struct platform_device apq8064_device_qup_i2c_gsbi3 = {
252 .name = "qup_i2c",
253 .id = 3,
254 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
255 .resource = resources_qup_i2c_gsbi3,
256};
257
Kenneth Heitke748593a2011-07-15 15:45:11 -0600258static struct resource resources_qup_i2c_gsbi4[] = {
259 {
260 .name = "gsbi_qup_i2c_addr",
261 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600262 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600263 .flags = IORESOURCE_MEM,
264 },
265 {
266 .name = "qup_phys_addr",
267 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600268 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600269 .flags = IORESOURCE_MEM,
270 },
271 {
272 .name = "qup_err_intr",
273 .start = GSBI4_QUP_IRQ,
274 .end = GSBI4_QUP_IRQ,
275 .flags = IORESOURCE_IRQ,
276 },
Kevin Chand07220e2012-02-13 15:52:22 -0800277 {
278 .name = "i2c_clk",
279 .start = 11,
280 .end = 11,
281 .flags = IORESOURCE_IO,
282 },
283 {
284 .name = "i2c_sda",
285 .start = 10,
286 .end = 10,
287 .flags = IORESOURCE_IO,
288 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600289};
290
291struct platform_device apq8064_device_qup_i2c_gsbi4 = {
292 .name = "qup_i2c",
293 .id = 4,
294 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
295 .resource = resources_qup_i2c_gsbi4,
296};
297
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700298static struct resource resources_qup_spi_gsbi5[] = {
299 {
300 .name = "spi_base",
301 .start = MSM_GSBI5_QUP_PHYS,
302 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .name = "gsbi_base",
307 .start = MSM_GSBI5_PHYS,
308 .end = MSM_GSBI5_PHYS + 4 - 1,
309 .flags = IORESOURCE_MEM,
310 },
311 {
312 .name = "spi_irq_in",
313 .start = GSBI5_QUP_IRQ,
314 .end = GSBI5_QUP_IRQ,
315 .flags = IORESOURCE_IRQ,
316 },
317};
318
319struct platform_device apq8064_device_qup_spi_gsbi5 = {
320 .name = "spi_qsd",
321 .id = 0,
322 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
323 .resource = resources_qup_spi_gsbi5,
324};
325
Jin Hong4bbbfba2012-02-02 21:48:07 -0800326static struct resource resources_uart_gsbi7[] = {
327 {
328 .start = GSBI7_UARTDM_IRQ,
329 .end = GSBI7_UARTDM_IRQ,
330 .flags = IORESOURCE_IRQ,
331 },
332 {
333 .start = MSM_UART7DM_PHYS,
334 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
335 .name = "uartdm_resource",
336 .flags = IORESOURCE_MEM,
337 },
338 {
339 .start = MSM_GSBI7_PHYS,
340 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
341 .name = "gsbi_resource",
342 .flags = IORESOURCE_MEM,
343 },
344};
345
346struct platform_device apq8064_device_uart_gsbi7 = {
347 .name = "msm_serial_hsl",
348 .id = 0,
349 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
350 .resource = resources_uart_gsbi7,
351};
352
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800353struct platform_device apq_pcm = {
354 .name = "msm-pcm-dsp",
355 .id = -1,
356};
357
358struct platform_device apq_pcm_routing = {
359 .name = "msm-pcm-routing",
360 .id = -1,
361};
362
363struct platform_device apq_cpudai0 = {
364 .name = "msm-dai-q6",
365 .id = 0x4000,
366};
367
368struct platform_device apq_cpudai1 = {
369 .name = "msm-dai-q6",
370 .id = 0x4001,
371};
372
373struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800374 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800375 .id = 8,
376};
377
378struct platform_device apq_cpudai_bt_rx = {
379 .name = "msm-dai-q6",
380 .id = 0x3000,
381};
382
383struct platform_device apq_cpudai_bt_tx = {
384 .name = "msm-dai-q6",
385 .id = 0x3001,
386};
387
388struct platform_device apq_cpudai_fm_rx = {
389 .name = "msm-dai-q6",
390 .id = 0x3004,
391};
392
393struct platform_device apq_cpudai_fm_tx = {
394 .name = "msm-dai-q6",
395 .id = 0x3005,
396};
397
398/*
399 * Machine specific data for AUX PCM Interface
400 * which the driver will be unware of.
401 */
402struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
403 .clk = "pcm_clk",
404 .mode = AFE_PCM_CFG_MODE_PCM,
405 .sync = AFE_PCM_CFG_SYNC_INT,
406 .frame = AFE_PCM_CFG_FRM_256BPF,
407 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
408 .slot = 0,
409 .data = AFE_PCM_CFG_CDATAOE_MASTER,
410 .pcm_clk_rate = 2048000,
411};
412
413struct platform_device apq_cpudai_auxpcm_rx = {
414 .name = "msm-dai-q6",
415 .id = 2,
416 .dev = {
417 .platform_data = &apq_auxpcm_rx_pdata,
418 },
419};
420
421struct platform_device apq_cpudai_auxpcm_tx = {
422 .name = "msm-dai-q6",
423 .id = 3,
424};
425
426struct platform_device apq_cpu_fe = {
427 .name = "msm-dai-fe",
428 .id = -1,
429};
430
431struct platform_device apq_stub_codec = {
432 .name = "msm-stub-codec",
433 .id = 1,
434};
435
436struct platform_device apq_voice = {
437 .name = "msm-pcm-voice",
438 .id = -1,
439};
440
441struct platform_device apq_voip = {
442 .name = "msm-voip-dsp",
443 .id = -1,
444};
445
446struct platform_device apq_lpa_pcm = {
447 .name = "msm-pcm-lpa",
448 .id = -1,
449};
450
451struct platform_device apq_pcm_hostless = {
452 .name = "msm-pcm-hostless",
453 .id = -1,
454};
455
456struct platform_device apq_cpudai_afe_01_rx = {
457 .name = "msm-dai-q6",
458 .id = 0xE0,
459};
460
461struct platform_device apq_cpudai_afe_01_tx = {
462 .name = "msm-dai-q6",
463 .id = 0xF0,
464};
465
466struct platform_device apq_cpudai_afe_02_rx = {
467 .name = "msm-dai-q6",
468 .id = 0xF1,
469};
470
471struct platform_device apq_cpudai_afe_02_tx = {
472 .name = "msm-dai-q6",
473 .id = 0xE1,
474};
475
476struct platform_device apq_pcm_afe = {
477 .name = "msm-pcm-afe",
478 .id = -1,
479};
480
Neema Shetty8427c262012-02-16 11:23:43 -0800481struct platform_device apq_cpudai_stub = {
482 .name = "msm-dai-stub",
483 .id = -1,
484};
485
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700486static struct resource resources_ssbi_pmic1[] = {
487 {
488 .start = MSM_PMIC1_SSBI_CMD_PHYS,
489 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
490 .flags = IORESOURCE_MEM,
491 },
492};
493
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600494#define LPASS_SLIMBUS_PHYS 0x28080000
495#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800496#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600497/* Board info for the slimbus slave device */
498static struct resource slimbus_res[] = {
499 {
500 .start = LPASS_SLIMBUS_PHYS,
501 .end = LPASS_SLIMBUS_PHYS + 8191,
502 .flags = IORESOURCE_MEM,
503 .name = "slimbus_physical",
504 },
505 {
506 .start = LPASS_SLIMBUS_BAM_PHYS,
507 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
508 .flags = IORESOURCE_MEM,
509 .name = "slimbus_bam_physical",
510 },
511 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800512 .start = LPASS_SLIMBUS_SLEW,
513 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
514 .flags = IORESOURCE_MEM,
515 .name = "slimbus_slew_reg",
516 },
517 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600518 .start = SLIMBUS0_CORE_EE1_IRQ,
519 .end = SLIMBUS0_CORE_EE1_IRQ,
520 .flags = IORESOURCE_IRQ,
521 .name = "slimbus_irq",
522 },
523 {
524 .start = SLIMBUS0_BAM_EE1_IRQ,
525 .end = SLIMBUS0_BAM_EE1_IRQ,
526 .flags = IORESOURCE_IRQ,
527 .name = "slimbus_bam_irq",
528 },
529};
530
531struct platform_device apq8064_slim_ctrl = {
532 .name = "msm_slim_ctrl",
533 .id = 1,
534 .num_resources = ARRAY_SIZE(slimbus_res),
535 .resource = slimbus_res,
536 .dev = {
537 .coherent_dma_mask = 0xffffffffULL,
538 },
539};
540
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700541struct platform_device apq8064_device_ssbi_pmic1 = {
542 .name = "msm_ssbi",
543 .id = 0,
544 .resource = resources_ssbi_pmic1,
545 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
546};
547
548static struct resource resources_ssbi_pmic2[] = {
549 {
550 .start = MSM_PMIC2_SSBI_CMD_PHYS,
551 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
552 .flags = IORESOURCE_MEM,
553 },
554};
555
556struct platform_device apq8064_device_ssbi_pmic2 = {
557 .name = "msm_ssbi",
558 .id = 1,
559 .resource = resources_ssbi_pmic2,
560 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
561};
562
563static struct resource resources_otg[] = {
564 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800565 .start = MSM_HSUSB1_PHYS,
566 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567 .flags = IORESOURCE_MEM,
568 },
569 {
570 .start = USB1_HS_IRQ,
571 .end = USB1_HS_IRQ,
572 .flags = IORESOURCE_IRQ,
573 },
574};
575
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700576struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700577 .name = "msm_otg",
578 .id = -1,
579 .num_resources = ARRAY_SIZE(resources_otg),
580 .resource = resources_otg,
581 .dev = {
582 .coherent_dma_mask = 0xffffffff,
583 },
584};
585
586static struct resource resources_hsusb[] = {
587 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800588 .start = MSM_HSUSB1_PHYS,
589 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590 .flags = IORESOURCE_MEM,
591 },
592 {
593 .start = USB1_HS_IRQ,
594 .end = USB1_HS_IRQ,
595 .flags = IORESOURCE_IRQ,
596 },
597};
598
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700599struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700600 .name = "msm_hsusb",
601 .id = -1,
602 .num_resources = ARRAY_SIZE(resources_hsusb),
603 .resource = resources_hsusb,
604 .dev = {
605 .coherent_dma_mask = 0xffffffff,
606 },
607};
608
Hemant Kumard86c4882012-01-24 19:39:37 -0800609static struct resource resources_hsusb_host[] = {
610 {
611 .start = MSM_HSUSB1_PHYS,
612 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
613 .flags = IORESOURCE_MEM,
614 },
615 {
616 .start = USB1_HS_IRQ,
617 .end = USB1_HS_IRQ,
618 .flags = IORESOURCE_IRQ,
619 },
620};
621
Hemant Kumara945b472012-01-25 15:08:06 -0800622static struct resource resources_hsic_host[] = {
623 {
624 .start = 0x12510000,
625 .end = 0x12510000 + SZ_4K - 1,
626 .flags = IORESOURCE_MEM,
627 },
628 {
629 .start = USB2_HSIC_IRQ,
630 .end = USB2_HSIC_IRQ,
631 .flags = IORESOURCE_IRQ,
632 },
633 {
634 .start = MSM_GPIO_TO_INT(49),
635 .end = MSM_GPIO_TO_INT(49),
636 .name = "peripheral_status_irq",
637 .flags = IORESOURCE_IRQ,
638 },
639};
640
Hemant Kumard86c4882012-01-24 19:39:37 -0800641static u64 dma_mask = DMA_BIT_MASK(32);
642struct platform_device apq8064_device_hsusb_host = {
643 .name = "msm_hsusb_host",
644 .id = -1,
645 .num_resources = ARRAY_SIZE(resources_hsusb_host),
646 .resource = resources_hsusb_host,
647 .dev = {
648 .dma_mask = &dma_mask,
649 .coherent_dma_mask = 0xffffffff,
650 },
651};
652
Hemant Kumara945b472012-01-25 15:08:06 -0800653struct platform_device apq8064_device_hsic_host = {
654 .name = "msm_hsic_host",
655 .id = -1,
656 .num_resources = ARRAY_SIZE(resources_hsic_host),
657 .resource = resources_hsic_host,
658 .dev = {
659 .dma_mask = &dma_mask,
660 .coherent_dma_mask = DMA_BIT_MASK(32),
661 },
662};
663
Manu Gautam91223e02011-11-08 15:27:22 +0530664static struct resource resources_ehci_host3[] = {
665{
666 .start = MSM_HSUSB3_PHYS,
667 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
668 .flags = IORESOURCE_MEM,
669 },
670 {
671 .start = USB3_HS_IRQ,
672 .end = USB3_HS_IRQ,
673 .flags = IORESOURCE_IRQ,
674 },
675};
676
677struct platform_device apq8064_device_ehci_host3 = {
678 .name = "msm_ehci_host",
679 .id = 0,
680 .num_resources = ARRAY_SIZE(resources_ehci_host3),
681 .resource = resources_ehci_host3,
682 .dev = {
683 .dma_mask = &dma_mask,
684 .coherent_dma_mask = 0xffffffff,
685 },
686};
687
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800688static struct resource resources_ehci_host4[] = {
689{
690 .start = MSM_HSUSB4_PHYS,
691 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
692 .flags = IORESOURCE_MEM,
693 },
694 {
695 .start = USB4_HS_IRQ,
696 .end = USB4_HS_IRQ,
697 .flags = IORESOURCE_IRQ,
698 },
699};
700
701struct platform_device apq8064_device_ehci_host4 = {
702 .name = "msm_ehci_host",
703 .id = 1,
704 .num_resources = ARRAY_SIZE(resources_ehci_host4),
705 .resource = resources_ehci_host4,
706 .dev = {
707 .dma_mask = &dma_mask,
708 .coherent_dma_mask = 0xffffffff,
709 },
710};
711
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800712/* MSM Video core device */
713#ifdef CONFIG_MSM_BUS_SCALING
714static struct msm_bus_vectors vidc_init_vectors[] = {
715 {
716 .src = MSM_BUS_MASTER_VIDEO_ENC,
717 .dst = MSM_BUS_SLAVE_EBI_CH0,
718 .ab = 0,
719 .ib = 0,
720 },
721 {
722 .src = MSM_BUS_MASTER_VIDEO_DEC,
723 .dst = MSM_BUS_SLAVE_EBI_CH0,
724 .ab = 0,
725 .ib = 0,
726 },
727 {
728 .src = MSM_BUS_MASTER_AMPSS_M0,
729 .dst = MSM_BUS_SLAVE_EBI_CH0,
730 .ab = 0,
731 .ib = 0,
732 },
733 {
734 .src = MSM_BUS_MASTER_AMPSS_M0,
735 .dst = MSM_BUS_SLAVE_EBI_CH0,
736 .ab = 0,
737 .ib = 0,
738 },
739};
740static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
741 {
742 .src = MSM_BUS_MASTER_VIDEO_ENC,
743 .dst = MSM_BUS_SLAVE_EBI_CH0,
744 .ab = 54525952,
745 .ib = 436207616,
746 },
747 {
748 .src = MSM_BUS_MASTER_VIDEO_DEC,
749 .dst = MSM_BUS_SLAVE_EBI_CH0,
750 .ab = 72351744,
751 .ib = 289406976,
752 },
753 {
754 .src = MSM_BUS_MASTER_AMPSS_M0,
755 .dst = MSM_BUS_SLAVE_EBI_CH0,
756 .ab = 500000,
757 .ib = 1000000,
758 },
759 {
760 .src = MSM_BUS_MASTER_AMPSS_M0,
761 .dst = MSM_BUS_SLAVE_EBI_CH0,
762 .ab = 500000,
763 .ib = 1000000,
764 },
765};
766static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
767 {
768 .src = MSM_BUS_MASTER_VIDEO_ENC,
769 .dst = MSM_BUS_SLAVE_EBI_CH0,
770 .ab = 40894464,
771 .ib = 327155712,
772 },
773 {
774 .src = MSM_BUS_MASTER_VIDEO_DEC,
775 .dst = MSM_BUS_SLAVE_EBI_CH0,
776 .ab = 48234496,
777 .ib = 192937984,
778 },
779 {
780 .src = MSM_BUS_MASTER_AMPSS_M0,
781 .dst = MSM_BUS_SLAVE_EBI_CH0,
782 .ab = 500000,
783 .ib = 2000000,
784 },
785 {
786 .src = MSM_BUS_MASTER_AMPSS_M0,
787 .dst = MSM_BUS_SLAVE_EBI_CH0,
788 .ab = 500000,
789 .ib = 2000000,
790 },
791};
792static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
793 {
794 .src = MSM_BUS_MASTER_VIDEO_ENC,
795 .dst = MSM_BUS_SLAVE_EBI_CH0,
796 .ab = 163577856,
797 .ib = 1308622848,
798 },
799 {
800 .src = MSM_BUS_MASTER_VIDEO_DEC,
801 .dst = MSM_BUS_SLAVE_EBI_CH0,
802 .ab = 219152384,
803 .ib = 876609536,
804 },
805 {
806 .src = MSM_BUS_MASTER_AMPSS_M0,
807 .dst = MSM_BUS_SLAVE_EBI_CH0,
808 .ab = 1750000,
809 .ib = 3500000,
810 },
811 {
812 .src = MSM_BUS_MASTER_AMPSS_M0,
813 .dst = MSM_BUS_SLAVE_EBI_CH0,
814 .ab = 1750000,
815 .ib = 3500000,
816 },
817};
818static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
819 {
820 .src = MSM_BUS_MASTER_VIDEO_ENC,
821 .dst = MSM_BUS_SLAVE_EBI_CH0,
822 .ab = 121634816,
823 .ib = 973078528,
824 },
825 {
826 .src = MSM_BUS_MASTER_VIDEO_DEC,
827 .dst = MSM_BUS_SLAVE_EBI_CH0,
828 .ab = 155189248,
829 .ib = 620756992,
830 },
831 {
832 .src = MSM_BUS_MASTER_AMPSS_M0,
833 .dst = MSM_BUS_SLAVE_EBI_CH0,
834 .ab = 1750000,
835 .ib = 7000000,
836 },
837 {
838 .src = MSM_BUS_MASTER_AMPSS_M0,
839 .dst = MSM_BUS_SLAVE_EBI_CH0,
840 .ab = 1750000,
841 .ib = 7000000,
842 },
843};
844static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
845 {
846 .src = MSM_BUS_MASTER_VIDEO_ENC,
847 .dst = MSM_BUS_SLAVE_EBI_CH0,
848 .ab = 372244480,
849 .ib = 2560000000U,
850 },
851 {
852 .src = MSM_BUS_MASTER_VIDEO_DEC,
853 .dst = MSM_BUS_SLAVE_EBI_CH0,
854 .ab = 501219328,
855 .ib = 2560000000U,
856 },
857 {
858 .src = MSM_BUS_MASTER_AMPSS_M0,
859 .dst = MSM_BUS_SLAVE_EBI_CH0,
860 .ab = 2500000,
861 .ib = 5000000,
862 },
863 {
864 .src = MSM_BUS_MASTER_AMPSS_M0,
865 .dst = MSM_BUS_SLAVE_EBI_CH0,
866 .ab = 2500000,
867 .ib = 5000000,
868 },
869};
870static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
871 {
872 .src = MSM_BUS_MASTER_VIDEO_ENC,
873 .dst = MSM_BUS_SLAVE_EBI_CH0,
874 .ab = 222298112,
875 .ib = 2560000000U,
876 },
877 {
878 .src = MSM_BUS_MASTER_VIDEO_DEC,
879 .dst = MSM_BUS_SLAVE_EBI_CH0,
880 .ab = 330301440,
881 .ib = 2560000000U,
882 },
883 {
884 .src = MSM_BUS_MASTER_AMPSS_M0,
885 .dst = MSM_BUS_SLAVE_EBI_CH0,
886 .ab = 2500000,
887 .ib = 700000000,
888 },
889 {
890 .src = MSM_BUS_MASTER_AMPSS_M0,
891 .dst = MSM_BUS_SLAVE_EBI_CH0,
892 .ab = 2500000,
893 .ib = 10000000,
894 },
895};
896
897static struct msm_bus_paths vidc_bus_client_config[] = {
898 {
899 ARRAY_SIZE(vidc_init_vectors),
900 vidc_init_vectors,
901 },
902 {
903 ARRAY_SIZE(vidc_venc_vga_vectors),
904 vidc_venc_vga_vectors,
905 },
906 {
907 ARRAY_SIZE(vidc_vdec_vga_vectors),
908 vidc_vdec_vga_vectors,
909 },
910 {
911 ARRAY_SIZE(vidc_venc_720p_vectors),
912 vidc_venc_720p_vectors,
913 },
914 {
915 ARRAY_SIZE(vidc_vdec_720p_vectors),
916 vidc_vdec_720p_vectors,
917 },
918 {
919 ARRAY_SIZE(vidc_venc_1080p_vectors),
920 vidc_venc_1080p_vectors,
921 },
922 {
923 ARRAY_SIZE(vidc_vdec_1080p_vectors),
924 vidc_vdec_1080p_vectors,
925 },
926};
927
928static struct msm_bus_scale_pdata vidc_bus_client_data = {
929 vidc_bus_client_config,
930 ARRAY_SIZE(vidc_bus_client_config),
931 .name = "vidc",
932};
933#endif
934
935
936#define APQ8064_VIDC_BASE_PHYS 0x04400000
937#define APQ8064_VIDC_BASE_SIZE 0x00100000
938
939static struct resource apq8064_device_vidc_resources[] = {
940 {
941 .start = APQ8064_VIDC_BASE_PHYS,
942 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
943 .flags = IORESOURCE_MEM,
944 },
945 {
946 .start = VCODEC_IRQ,
947 .end = VCODEC_IRQ,
948 .flags = IORESOURCE_IRQ,
949 },
950};
951
952struct msm_vidc_platform_data apq8064_vidc_platform_data = {
953#ifdef CONFIG_MSM_BUS_SCALING
954 .vidc_bus_client_pdata = &vidc_bus_client_data,
955#endif
956#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
957 .memtype = ION_CP_MM_HEAP_ID,
958 .enable_ion = 1,
959#else
960 .memtype = MEMTYPE_EBI1,
961 .enable_ion = 0,
962#endif
963 .disable_dmx = 0,
964 .disable_fullhd = 0,
965};
966
967struct platform_device apq8064_msm_device_vidc = {
968 .name = "msm_vidc",
969 .id = 0,
970 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
971 .resource = apq8064_device_vidc_resources,
972 .dev = {
973 .platform_data = &apq8064_vidc_platform_data,
974 },
975};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700976#define MSM_SDC1_BASE 0x12400000
977#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
978#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
979#define MSM_SDC2_BASE 0x12140000
980#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
981#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
982#define MSM_SDC3_BASE 0x12180000
983#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
984#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
985#define MSM_SDC4_BASE 0x121C0000
986#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
987#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
988
989static struct resource resources_sdc1[] = {
990 {
991 .name = "core_mem",
992 .flags = IORESOURCE_MEM,
993 .start = MSM_SDC1_BASE,
994 .end = MSM_SDC1_DML_BASE - 1,
995 },
996 {
997 .name = "core_irq",
998 .flags = IORESOURCE_IRQ,
999 .start = SDC1_IRQ_0,
1000 .end = SDC1_IRQ_0
1001 },
1002#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1003 {
1004 .name = "sdcc_dml_addr",
1005 .start = MSM_SDC1_DML_BASE,
1006 .end = MSM_SDC1_BAM_BASE - 1,
1007 .flags = IORESOURCE_MEM,
1008 },
1009 {
1010 .name = "sdcc_bam_addr",
1011 .start = MSM_SDC1_BAM_BASE,
1012 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1013 .flags = IORESOURCE_MEM,
1014 },
1015 {
1016 .name = "sdcc_bam_irq",
1017 .start = SDC1_BAM_IRQ,
1018 .end = SDC1_BAM_IRQ,
1019 .flags = IORESOURCE_IRQ,
1020 },
1021#endif
1022};
1023
1024static struct resource resources_sdc2[] = {
1025 {
1026 .name = "core_mem",
1027 .flags = IORESOURCE_MEM,
1028 .start = MSM_SDC2_BASE,
1029 .end = MSM_SDC2_DML_BASE - 1,
1030 },
1031 {
1032 .name = "core_irq",
1033 .flags = IORESOURCE_IRQ,
1034 .start = SDC2_IRQ_0,
1035 .end = SDC2_IRQ_0
1036 },
1037#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1038 {
1039 .name = "sdcc_dml_addr",
1040 .start = MSM_SDC2_DML_BASE,
1041 .end = MSM_SDC2_BAM_BASE - 1,
1042 .flags = IORESOURCE_MEM,
1043 },
1044 {
1045 .name = "sdcc_bam_addr",
1046 .start = MSM_SDC2_BAM_BASE,
1047 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1048 .flags = IORESOURCE_MEM,
1049 },
1050 {
1051 .name = "sdcc_bam_irq",
1052 .start = SDC2_BAM_IRQ,
1053 .end = SDC2_BAM_IRQ,
1054 .flags = IORESOURCE_IRQ,
1055 },
1056#endif
1057};
1058
1059static struct resource resources_sdc3[] = {
1060 {
1061 .name = "core_mem",
1062 .flags = IORESOURCE_MEM,
1063 .start = MSM_SDC3_BASE,
1064 .end = MSM_SDC3_DML_BASE - 1,
1065 },
1066 {
1067 .name = "core_irq",
1068 .flags = IORESOURCE_IRQ,
1069 .start = SDC3_IRQ_0,
1070 .end = SDC3_IRQ_0
1071 },
1072#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1073 {
1074 .name = "sdcc_dml_addr",
1075 .start = MSM_SDC3_DML_BASE,
1076 .end = MSM_SDC3_BAM_BASE - 1,
1077 .flags = IORESOURCE_MEM,
1078 },
1079 {
1080 .name = "sdcc_bam_addr",
1081 .start = MSM_SDC3_BAM_BASE,
1082 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1083 .flags = IORESOURCE_MEM,
1084 },
1085 {
1086 .name = "sdcc_bam_irq",
1087 .start = SDC3_BAM_IRQ,
1088 .end = SDC3_BAM_IRQ,
1089 .flags = IORESOURCE_IRQ,
1090 },
1091#endif
1092};
1093
1094static struct resource resources_sdc4[] = {
1095 {
1096 .name = "core_mem",
1097 .flags = IORESOURCE_MEM,
1098 .start = MSM_SDC4_BASE,
1099 .end = MSM_SDC4_DML_BASE - 1,
1100 },
1101 {
1102 .name = "core_irq",
1103 .flags = IORESOURCE_IRQ,
1104 .start = SDC4_IRQ_0,
1105 .end = SDC4_IRQ_0
1106 },
1107#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1108 {
1109 .name = "sdcc_dml_addr",
1110 .start = MSM_SDC4_DML_BASE,
1111 .end = MSM_SDC4_BAM_BASE - 1,
1112 .flags = IORESOURCE_MEM,
1113 },
1114 {
1115 .name = "sdcc_bam_addr",
1116 .start = MSM_SDC4_BAM_BASE,
1117 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1118 .flags = IORESOURCE_MEM,
1119 },
1120 {
1121 .name = "sdcc_bam_irq",
1122 .start = SDC4_BAM_IRQ,
1123 .end = SDC4_BAM_IRQ,
1124 .flags = IORESOURCE_IRQ,
1125 },
1126#endif
1127};
1128
1129struct platform_device apq8064_device_sdc1 = {
1130 .name = "msm_sdcc",
1131 .id = 1,
1132 .num_resources = ARRAY_SIZE(resources_sdc1),
1133 .resource = resources_sdc1,
1134 .dev = {
1135 .coherent_dma_mask = 0xffffffff,
1136 },
1137};
1138
1139struct platform_device apq8064_device_sdc2 = {
1140 .name = "msm_sdcc",
1141 .id = 2,
1142 .num_resources = ARRAY_SIZE(resources_sdc2),
1143 .resource = resources_sdc2,
1144 .dev = {
1145 .coherent_dma_mask = 0xffffffff,
1146 },
1147};
1148
1149struct platform_device apq8064_device_sdc3 = {
1150 .name = "msm_sdcc",
1151 .id = 3,
1152 .num_resources = ARRAY_SIZE(resources_sdc3),
1153 .resource = resources_sdc3,
1154 .dev = {
1155 .coherent_dma_mask = 0xffffffff,
1156 },
1157};
1158
1159struct platform_device apq8064_device_sdc4 = {
1160 .name = "msm_sdcc",
1161 .id = 4,
1162 .num_resources = ARRAY_SIZE(resources_sdc4),
1163 .resource = resources_sdc4,
1164 .dev = {
1165 .coherent_dma_mask = 0xffffffff,
1166 },
1167};
1168
1169static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1170 &apq8064_device_sdc1,
1171 &apq8064_device_sdc2,
1172 &apq8064_device_sdc3,
1173 &apq8064_device_sdc4,
1174};
1175
1176int __init apq8064_add_sdcc(unsigned int controller,
1177 struct mmc_platform_data *plat)
1178{
1179 struct platform_device *pdev;
1180
1181 if (!plat)
1182 return 0;
1183 if (controller < 1 || controller > 4)
1184 return -EINVAL;
1185
1186 pdev = apq8064_sdcc_devices[controller-1];
1187 pdev->dev.platform_data = plat;
1188 return platform_device_register(pdev);
1189}
1190
Yan He06913ce2011-08-26 16:33:46 -07001191static struct resource resources_sps[] = {
1192 {
1193 .name = "pipe_mem",
1194 .start = 0x12800000,
1195 .end = 0x12800000 + 0x4000 - 1,
1196 .flags = IORESOURCE_MEM,
1197 },
1198 {
1199 .name = "bamdma_dma",
1200 .start = 0x12240000,
1201 .end = 0x12240000 + 0x1000 - 1,
1202 .flags = IORESOURCE_MEM,
1203 },
1204 {
1205 .name = "bamdma_bam",
1206 .start = 0x12244000,
1207 .end = 0x12244000 + 0x4000 - 1,
1208 .flags = IORESOURCE_MEM,
1209 },
1210 {
1211 .name = "bamdma_irq",
1212 .start = SPS_BAM_DMA_IRQ,
1213 .end = SPS_BAM_DMA_IRQ,
1214 .flags = IORESOURCE_IRQ,
1215 },
1216};
1217
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001218struct platform_device msm_bus_8064_sys_fabric = {
1219 .name = "msm_bus_fabric",
1220 .id = MSM_BUS_FAB_SYSTEM,
1221};
1222struct platform_device msm_bus_8064_apps_fabric = {
1223 .name = "msm_bus_fabric",
1224 .id = MSM_BUS_FAB_APPSS,
1225};
1226struct platform_device msm_bus_8064_mm_fabric = {
1227 .name = "msm_bus_fabric",
1228 .id = MSM_BUS_FAB_MMSS,
1229};
1230struct platform_device msm_bus_8064_sys_fpb = {
1231 .name = "msm_bus_fabric",
1232 .id = MSM_BUS_FAB_SYSTEM_FPB,
1233};
1234struct platform_device msm_bus_8064_cpss_fpb = {
1235 .name = "msm_bus_fabric",
1236 .id = MSM_BUS_FAB_CPSS_FPB,
1237};
1238
Yan He06913ce2011-08-26 16:33:46 -07001239static struct msm_sps_platform_data msm_sps_pdata = {
1240 .bamdma_restricted_pipes = 0x06,
1241};
1242
1243struct platform_device msm_device_sps_apq8064 = {
1244 .name = "msm_sps",
1245 .id = -1,
1246 .num_resources = ARRAY_SIZE(resources_sps),
1247 .resource = resources_sps,
1248 .dev.platform_data = &msm_sps_pdata,
1249};
1250
Eric Holmberg023d25c2012-03-01 12:27:55 -07001251static struct resource smd_resource[] = {
1252 {
1253 .name = "a9_m2a_0",
1254 .start = INT_A9_M2A_0,
1255 .flags = IORESOURCE_IRQ,
1256 },
1257 {
1258 .name = "a9_m2a_5",
1259 .start = INT_A9_M2A_5,
1260 .flags = IORESOURCE_IRQ,
1261 },
1262 {
1263 .name = "adsp_a11",
1264 .start = INT_ADSP_A11,
1265 .flags = IORESOURCE_IRQ,
1266 },
1267 {
1268 .name = "adsp_a11_smsm",
1269 .start = INT_ADSP_A11_SMSM,
1270 .flags = IORESOURCE_IRQ,
1271 },
1272 {
1273 .name = "dsps_a11",
1274 .start = INT_DSPS_A11,
1275 .flags = IORESOURCE_IRQ,
1276 },
1277 {
1278 .name = "dsps_a11_smsm",
1279 .start = INT_DSPS_A11_SMSM,
1280 .flags = IORESOURCE_IRQ,
1281 },
1282 {
1283 .name = "wcnss_a11",
1284 .start = INT_WCNSS_A11,
1285 .flags = IORESOURCE_IRQ,
1286 },
1287 {
1288 .name = "wcnss_a11_smsm",
1289 .start = INT_WCNSS_A11_SMSM,
1290 .flags = IORESOURCE_IRQ,
1291 },
1292};
1293
1294static struct smd_subsystem_config smd_config_list[] = {
1295 {
1296 .irq_config_id = SMD_MODEM,
1297 .subsys_name = "gss",
1298 .edge = SMD_APPS_MODEM,
1299
1300 .smd_int.irq_name = "a9_m2a_0",
1301 .smd_int.flags = IRQF_TRIGGER_RISING,
1302 .smd_int.irq_id = -1,
1303 .smd_int.device_name = "smd_dev",
1304 .smd_int.dev_id = 0,
1305 .smd_int.out_bit_pos = 1 << 3,
1306 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1307 .smd_int.out_offset = 0x8,
1308
1309 .smsm_int.irq_name = "a9_m2a_5",
1310 .smsm_int.flags = IRQF_TRIGGER_RISING,
1311 .smsm_int.irq_id = -1,
1312 .smsm_int.device_name = "smd_smsm",
1313 .smsm_int.dev_id = 0,
1314 .smsm_int.out_bit_pos = 1 << 4,
1315 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1316 .smsm_int.out_offset = 0x8,
1317 },
1318 {
1319 .irq_config_id = SMD_Q6,
1320 .subsys_name = "q6",
1321 .edge = SMD_APPS_QDSP,
1322
1323 .smd_int.irq_name = "adsp_a11",
1324 .smd_int.flags = IRQF_TRIGGER_RISING,
1325 .smd_int.irq_id = -1,
1326 .smd_int.device_name = "smd_dev",
1327 .smd_int.dev_id = 0,
1328 .smd_int.out_bit_pos = 1 << 15,
1329 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1330 .smd_int.out_offset = 0x8,
1331
1332 .smsm_int.irq_name = "adsp_a11_smsm",
1333 .smsm_int.flags = IRQF_TRIGGER_RISING,
1334 .smsm_int.irq_id = -1,
1335 .smsm_int.device_name = "smd_smsm",
1336 .smsm_int.dev_id = 0,
1337 .smsm_int.out_bit_pos = 1 << 14,
1338 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1339 .smsm_int.out_offset = 0x8,
1340 },
1341 {
1342 .irq_config_id = SMD_DSPS,
1343 .subsys_name = "dsps",
1344 .edge = SMD_APPS_DSPS,
1345
1346 .smd_int.irq_name = "dsps_a11",
1347 .smd_int.flags = IRQF_TRIGGER_RISING,
1348 .smd_int.irq_id = -1,
1349 .smd_int.device_name = "smd_dev",
1350 .smd_int.dev_id = 0,
1351 .smd_int.out_bit_pos = 1,
1352 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1353 .smd_int.out_offset = 0x4080,
1354
1355 .smsm_int.irq_name = "dsps_a11_smsm",
1356 .smsm_int.flags = IRQF_TRIGGER_RISING,
1357 .smsm_int.irq_id = -1,
1358 .smsm_int.device_name = "smd_smsm",
1359 .smsm_int.dev_id = 0,
1360 .smsm_int.out_bit_pos = 1,
1361 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1362 .smsm_int.out_offset = 0x4094,
1363 },
1364 {
1365 .irq_config_id = SMD_WCNSS,
1366 .subsys_name = "wcnss",
1367 .edge = SMD_APPS_WCNSS,
1368
1369 .smd_int.irq_name = "wcnss_a11",
1370 .smd_int.flags = IRQF_TRIGGER_RISING,
1371 .smd_int.irq_id = -1,
1372 .smd_int.device_name = "smd_dev",
1373 .smd_int.dev_id = 0,
1374 .smd_int.out_bit_pos = 1 << 25,
1375 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1376 .smd_int.out_offset = 0x8,
1377
1378 .smsm_int.irq_name = "wcnss_a11_smsm",
1379 .smsm_int.flags = IRQF_TRIGGER_RISING,
1380 .smsm_int.irq_id = -1,
1381 .smsm_int.device_name = "smd_smsm",
1382 .smsm_int.dev_id = 0,
1383 .smsm_int.out_bit_pos = 1 << 23,
1384 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1385 .smsm_int.out_offset = 0x8,
1386 },
1387};
1388
1389static struct smd_platform smd_platform_data = {
1390 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1391 .smd_ss_configs = smd_config_list,
1392};
1393
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001394struct platform_device msm_device_smd_apq8064 = {
1395 .name = "msm_smd",
1396 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001397 .resource = smd_resource,
1398 .num_resources = ARRAY_SIZE(smd_resource),
1399 .dev = {
1400 .platform_data = &smd_platform_data,
1401 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001402};
1403
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001404#ifdef CONFIG_HW_RANDOM_MSM
1405/* PRNG device */
1406#define MSM_PRNG_PHYS 0x1A500000
1407static struct resource rng_resources = {
1408 .flags = IORESOURCE_MEM,
1409 .start = MSM_PRNG_PHYS,
1410 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1411};
1412
1413struct platform_device apq8064_device_rng = {
1414 .name = "msm_rng",
1415 .id = 0,
1416 .num_resources = 1,
1417 .resource = &rng_resources,
1418};
1419#endif
1420
Matt Wagantall292aace2012-01-26 19:12:34 -08001421static struct resource msm_gss_resources[] = {
1422 {
1423 .start = 0x10000000,
1424 .end = 0x10000000 + SZ_256 - 1,
1425 .flags = IORESOURCE_MEM,
1426 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001427 {
1428 .start = 0x10008000,
1429 .end = 0x10008000 + SZ_256 - 1,
1430 .flags = IORESOURCE_MEM,
1431 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001432};
1433
1434struct platform_device msm_gss = {
1435 .name = "pil_gss",
1436 .id = -1,
1437 .num_resources = ARRAY_SIZE(msm_gss_resources),
1438 .resource = msm_gss_resources,
1439};
1440
Matt Wagantall1875d322012-02-22 16:11:33 -08001441struct platform_device *apq8064_fs_devices[] = {
1442 FS_8X60(FS_ROT, "fs_rot"),
1443 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1444 FS_8X60(FS_VFE, "fs_vfe"),
1445 FS_8X60(FS_VPE, "fs_vpe"),
1446 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1447 FS_8X60(FS_VED, "fs_ved"),
1448 FS_8X60(FS_VCAP, "fs_vcap"),
1449};
1450unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1451
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001452static struct clk_lookup msm_clocks_8064_dummy[] = {
1453 CLK_DUMMY("pll2", PLL2, NULL, 0),
1454 CLK_DUMMY("pll8", PLL8, NULL, 0),
1455 CLK_DUMMY("pll4", PLL4, NULL, 0),
1456
1457 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1458 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1459 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1460 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1461 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1462 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1463 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1464 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1465 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1466 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1467 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1468 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1469 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1470 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1471 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1472 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1473
Matt Wagantalle2522372011-08-17 14:52:21 -07001474 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1475 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1476 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001477 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001478 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1479 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1480 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1481 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1482 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1483 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1484 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1485 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1486 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001487 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1488 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001489 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001490 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1491 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001492 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1493 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001494 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001495 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001496 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001497 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1498 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1499 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1500 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001501 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001502 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001503 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1504 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1505 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1506 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1507 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1508 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1509 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001510 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1511 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1512 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1513 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001514 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1515 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1516 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1517 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001518 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001519 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1520 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001521 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001522 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1523 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001524 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001525 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001526 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001527 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1528 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1529 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1530 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001531 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1532 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1533 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1534 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001535 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1536 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001537 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1538 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1539 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1540 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1541 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001542 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1543 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1544 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1545 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1546 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1547 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1548 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1549 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1550 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1551 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1552 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1553 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1554 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1555 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1556 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001557 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1558 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001559 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001560 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001561 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001562 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1564 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1565 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001566 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001568 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001570 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1571 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001572 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001573 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001574 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1575 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1576 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1577 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1578 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1579 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001580 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001581 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1582 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1583 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1584 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001585 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001586 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1587 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001588 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1589 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1590 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1591 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1592 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1593 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001594 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1595 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1596 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1597 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001598 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001599 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1600 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001601 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1602 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001603 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001604 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001605 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001606 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001607 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1608 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1609 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1610 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1611 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1612 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1613 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1614 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1615 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1616 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1617 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1618 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1619 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1620 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001621 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001622
1623 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001624 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001625 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1626 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1627 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1628 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1630 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001631 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001632 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1633 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1634 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1635 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1636 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1637 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001638};
1639
Stephen Boydbb600ae2011-08-02 20:11:40 -07001640struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1641 .table = msm_clocks_8064_dummy,
1642 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1643};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001644
1645struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1646 .reg_base_addrs = {
1647 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1648 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1649 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1650 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1651 },
1652 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1653 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1654 .ipc_rpm_val = 4,
1655 .target_id = {
1656 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1657 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1658 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1659 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1660 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1661 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1662 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1663 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1664 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1665 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1666 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1667 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1668 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1669 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1670 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1671 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1672 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1673 APPS_FABRIC_CFG_HALT, 2),
1674 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1675 APPS_FABRIC_CFG_CLKMOD, 3),
1676 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1677 APPS_FABRIC_CFG_IOCTL, 1),
1678 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1679 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1680 SYS_FABRIC_CFG_HALT, 2),
1681 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1682 SYS_FABRIC_CFG_CLKMOD, 3),
1683 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1684 SYS_FABRIC_CFG_IOCTL, 1),
1685 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1686 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1687 MMSS_FABRIC_CFG_HALT, 2),
1688 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1689 MMSS_FABRIC_CFG_CLKMOD, 3),
1690 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1691 MMSS_FABRIC_CFG_IOCTL, 1),
1692 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1693 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1694 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1695 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1696 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1697 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1698 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1699 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1700 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1701 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1702 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1703 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1704 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1705 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1706 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1707 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1708 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1709 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1710 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1711 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1712 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1713 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1714 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1715 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1716 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1717 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1718 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1719 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1720 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1721 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1722 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1723 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1724 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1725 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1726 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1727 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1728 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1729 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1730 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1731 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1732 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1733 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1734 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1735 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1736 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1737 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1738 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1739 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1740 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1741 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1742 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1743 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1744 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1745 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1746 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1747 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1748 },
1749 .target_status = {
1750 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1751 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1752 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1753 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1754 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1755 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1756 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1757 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1758 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1759 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1760 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1761 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1762 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1763 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1764 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1765 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1766 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1767 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1768 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1769 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1770 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1771 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1772 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1773 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1774 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1775 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1776 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1777 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1778 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1779 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1780 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1781 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1782 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1783 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1784 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1785 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1786 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1787 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1788 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1789 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1790 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1791 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1792 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1793 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1794 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1795 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1796 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1797 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1798 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1799 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1800 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1801 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1802 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1803 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1804 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1805 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1806 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1807 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1836 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1837 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1838 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1839 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1840 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1841 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1842 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1843 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1844 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1852 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1853 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1854 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1855 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1856 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1857 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1864 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1865 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1866 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1867 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1868 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1869 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1870 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1871 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1872 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1873 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1874 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1881 },
1882 .target_ctrl_id = {
1883 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1884 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1885 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1886 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1887 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1888 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1889 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1890 },
1891 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1892 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1893 .sel_last = MSM_RPM_8064_SEL_LAST,
1894 .ver = {3, 0, 0},
1895};
1896
1897struct platform_device apq8064_rpm_device = {
1898 .name = "msm_rpm",
1899 .id = -1,
1900};
1901
1902static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1903 .phys_addr_base = 0x0010D204,
1904 .phys_size = SZ_8K,
1905};
1906
1907struct platform_device apq8064_rpm_stat_device = {
1908 .name = "msm_rpm_stat",
1909 .id = -1,
1910 .dev = {
1911 .platform_data = &msm_rpm_stat_pdata,
1912 },
1913};
1914
1915static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1916 .phys_addr_base = 0x0010C000,
1917 .reg_offsets = {
1918 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1919 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1920 },
1921 .phys_size = SZ_8K,
1922 .log_len = 4096, /* log's buffer length in bytes */
1923 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1924};
1925
1926struct platform_device apq8064_rpm_log_device = {
1927 .name = "msm_rpm_log",
1928 .id = -1,
1929 .dev = {
1930 .platform_data = &msm_rpm_log_pdata,
1931 },
1932};
1933
Jin Hongd3024e62012-02-09 16:13:32 -08001934/* Sensors DSPS platform data */
1935
1936#define PPSS_REG_PHYS_BASE 0x12080000
1937
1938static struct dsps_clk_info dsps_clks[] = {};
1939static struct dsps_regulator_info dsps_regs[] = {};
1940
1941/*
1942 * Note: GPIOs field is intialized in run-time at the function
1943 * apq8064_init_dsps().
1944 */
1945
1946struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1947 .clks = dsps_clks,
1948 .clks_num = ARRAY_SIZE(dsps_clks),
1949 .gpios = NULL,
1950 .gpios_num = 0,
1951 .regs = dsps_regs,
1952 .regs_num = ARRAY_SIZE(dsps_regs),
1953 .dsps_pwr_ctl_en = 1,
1954 .signature = DSPS_SIGNATURE,
1955};
1956
1957static struct resource msm_dsps_resources[] = {
1958 {
1959 .start = PPSS_REG_PHYS_BASE,
1960 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1961 .name = "ppss_reg",
1962 .flags = IORESOURCE_MEM,
1963 },
1964
1965 {
1966 .start = PPSS_WDOG_TIMER_IRQ,
1967 .end = PPSS_WDOG_TIMER_IRQ,
1968 .name = "ppss_wdog",
1969 .flags = IORESOURCE_IRQ,
1970 },
1971};
1972
1973struct platform_device msm_dsps_device_8064 = {
1974 .name = "msm_dsps",
1975 .id = 0,
1976 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1977 .resource = msm_dsps_resources,
1978 .dev.platform_data = &msm_dsps_pdata_8064,
1979};
1980
Praveen Chidambaram78499012011-11-01 17:15:17 -06001981#ifdef CONFIG_MSM_MPM
1982static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1983 [1] = MSM_GPIO_TO_INT(26),
1984 [2] = MSM_GPIO_TO_INT(88),
1985 [4] = MSM_GPIO_TO_INT(73),
1986 [5] = MSM_GPIO_TO_INT(74),
1987 [6] = MSM_GPIO_TO_INT(75),
1988 [7] = MSM_GPIO_TO_INT(76),
1989 [8] = MSM_GPIO_TO_INT(77),
1990 [9] = MSM_GPIO_TO_INT(36),
1991 [10] = MSM_GPIO_TO_INT(84),
1992 [11] = MSM_GPIO_TO_INT(7),
1993 [12] = MSM_GPIO_TO_INT(11),
1994 [13] = MSM_GPIO_TO_INT(52),
1995 [14] = MSM_GPIO_TO_INT(15),
1996 [15] = MSM_GPIO_TO_INT(83),
1997 [16] = USB3_HS_IRQ,
1998 [19] = MSM_GPIO_TO_INT(61),
1999 [20] = MSM_GPIO_TO_INT(58),
2000 [23] = MSM_GPIO_TO_INT(65),
2001 [24] = MSM_GPIO_TO_INT(63),
2002 [25] = USB1_HS_IRQ,
2003 [27] = HDMI_IRQ,
2004 [29] = MSM_GPIO_TO_INT(22),
2005 [30] = MSM_GPIO_TO_INT(72),
2006 [31] = USB4_HS_IRQ,
2007 [33] = MSM_GPIO_TO_INT(44),
2008 [34] = MSM_GPIO_TO_INT(39),
2009 [35] = MSM_GPIO_TO_INT(19),
2010 [36] = MSM_GPIO_TO_INT(23),
2011 [37] = MSM_GPIO_TO_INT(41),
2012 [38] = MSM_GPIO_TO_INT(30),
2013 [41] = MSM_GPIO_TO_INT(42),
2014 [42] = MSM_GPIO_TO_INT(56),
2015 [43] = MSM_GPIO_TO_INT(55),
2016 [44] = MSM_GPIO_TO_INT(50),
2017 [45] = MSM_GPIO_TO_INT(49),
2018 [46] = MSM_GPIO_TO_INT(47),
2019 [47] = MSM_GPIO_TO_INT(45),
2020 [48] = MSM_GPIO_TO_INT(38),
2021 [49] = MSM_GPIO_TO_INT(34),
2022 [50] = MSM_GPIO_TO_INT(32),
2023 [51] = MSM_GPIO_TO_INT(29),
2024 [52] = MSM_GPIO_TO_INT(18),
2025 [53] = MSM_GPIO_TO_INT(10),
2026 [54] = MSM_GPIO_TO_INT(81),
2027 [55] = MSM_GPIO_TO_INT(6),
2028};
2029
2030static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2031 TLMM_MSM_SUMMARY_IRQ,
2032 RPM_APCC_CPU0_GP_HIGH_IRQ,
2033 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2034 RPM_APCC_CPU0_GP_LOW_IRQ,
2035 RPM_APCC_CPU0_WAKE_UP_IRQ,
2036 RPM_APCC_CPU1_GP_HIGH_IRQ,
2037 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2038 RPM_APCC_CPU1_GP_LOW_IRQ,
2039 RPM_APCC_CPU1_WAKE_UP_IRQ,
2040 MSS_TO_APPS_IRQ_0,
2041 MSS_TO_APPS_IRQ_1,
2042 MSS_TO_APPS_IRQ_2,
2043 MSS_TO_APPS_IRQ_3,
2044 MSS_TO_APPS_IRQ_4,
2045 MSS_TO_APPS_IRQ_5,
2046 MSS_TO_APPS_IRQ_6,
2047 MSS_TO_APPS_IRQ_7,
2048 MSS_TO_APPS_IRQ_8,
2049 MSS_TO_APPS_IRQ_9,
2050 LPASS_SCSS_GP_LOW_IRQ,
2051 LPASS_SCSS_GP_MEDIUM_IRQ,
2052 LPASS_SCSS_GP_HIGH_IRQ,
2053 SPS_MTI_30,
2054 SPS_MTI_31,
2055 RIVA_APSS_SPARE_IRQ,
2056 RIVA_APPS_WLAN_SMSM_IRQ,
2057 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2058 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2059};
2060
2061struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2062 .irqs_m2a = msm_mpm_irqs_m2a,
2063 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2064 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2065 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2066 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2067 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2068 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2069 .mpm_apps_ipc_val = BIT(1),
2070 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2071
2072};
2073#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002074
2075#define MDM2AP_ERRFATAL 19
2076#define AP2MDM_ERRFATAL 18
2077#define MDM2AP_STATUS 49
2078#define AP2MDM_STATUS 48
2079#define AP2MDM_PMIC_RESET_N 27
2080
2081static struct resource mdm_resources[] = {
2082 {
2083 .start = MDM2AP_ERRFATAL,
2084 .end = MDM2AP_ERRFATAL,
2085 .name = "MDM2AP_ERRFATAL",
2086 .flags = IORESOURCE_IO,
2087 },
2088 {
2089 .start = AP2MDM_ERRFATAL,
2090 .end = AP2MDM_ERRFATAL,
2091 .name = "AP2MDM_ERRFATAL",
2092 .flags = IORESOURCE_IO,
2093 },
2094 {
2095 .start = MDM2AP_STATUS,
2096 .end = MDM2AP_STATUS,
2097 .name = "MDM2AP_STATUS",
2098 .flags = IORESOURCE_IO,
2099 },
2100 {
2101 .start = AP2MDM_STATUS,
2102 .end = AP2MDM_STATUS,
2103 .name = "AP2MDM_STATUS",
2104 .flags = IORESOURCE_IO,
2105 },
2106 {
2107 .start = AP2MDM_PMIC_RESET_N,
2108 .end = AP2MDM_PMIC_RESET_N,
2109 .name = "AP2MDM_PMIC_RESET_N",
2110 .flags = IORESOURCE_IO,
2111 },
2112};
2113
2114struct platform_device mdm_8064_device = {
2115 .name = "mdm2_modem",
2116 .id = -1,
2117 .num_resources = ARRAY_SIZE(mdm_resources),
2118 .resource = mdm_resources,
2119};