blob: 22900f70172b44aa2a4b93a81aa6ce0d4e340518 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
Avi Kivityedf88412007-12-16 11:02:48 +020028#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080029#define DPRINTF(x...) do {} while (0)
30#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#include <linux/module.h>
Avi Kivityedf88412007-12-16 11:02:48 +020032#include <asm/kvm_x86_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080033
34/*
35 * Opcode effective-address decode tables.
36 * Note that we only emulate instructions that have at least one memory
37 * operand (excluding implicit stack references). We assume that stack
38 * references and instruction fetches will never occur in special memory
39 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
40 * not be handled.
41 */
42
43/* Operand sizes: 8-bit operands or specified/overridden size. */
44#define ByteOp (1<<0) /* 8-bit operands. */
45/* Destination operand type. */
46#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
47#define DstReg (2<<1) /* Register operand. */
48#define DstMem (3<<1) /* Memory operand. */
49#define DstMask (3<<1)
50/* Source operand type. */
51#define SrcNone (0<<3) /* No source operand. */
52#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
53#define SrcReg (1<<3) /* Register operand. */
54#define SrcMem (2<<3) /* Memory operand. */
55#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
57#define SrcImm (5<<3) /* Immediate operand. */
58#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
59#define SrcMask (7<<3)
60/* Generic ModRM decode. */
61#define ModRM (1<<6)
62/* Destination is only written; never read. */
63#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080064#define BitOp (1<<8)
Avi Kivityc7e75a32007-10-28 16:34:25 +020065#define MemAbs (1<<9) /* Memory operand is absolute displacement */
Avi Kivityb9fa9d62007-11-27 19:05:37 +020066#define String (1<<10) /* String instruction (rep capable) */
Avi Kivity6e3d5df2007-12-06 18:14:14 +020067#define Stack (1<<11) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020068#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
69#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
70#define GroupMask 0xff /* Group number stored in bits 0:7 */
Avi Kivity6aa8b732006-12-10 02:21:36 -080071
Avi Kivity43bb19c2008-01-18 12:46:50 +020072enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +020073 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +020074 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Avi Kivity43bb19c2008-01-18 12:46:50 +020075};
76
Avi Kivityc7e75a32007-10-28 16:34:25 +020077static u16 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080078 /* 0x00 - 0x07 */
79 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
80 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
81 0, 0, 0, 0,
82 /* 0x08 - 0x0F */
83 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
84 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
85 0, 0, 0, 0,
86 /* 0x10 - 0x17 */
87 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
88 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
89 0, 0, 0, 0,
90 /* 0x18 - 0x1F */
91 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
92 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
93 0, 0, 0, 0,
94 /* 0x20 - 0x27 */
95 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
96 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030097 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080098 /* 0x28 - 0x2F */
99 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
100 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
101 0, 0, 0, 0,
102 /* 0x30 - 0x37 */
103 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
104 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
105 0, 0, 0, 0,
106 /* 0x38 - 0x3F */
107 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
108 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
109 0, 0, 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700110 /* 0x40 - 0x47 */
Avi Kivity33615aa2007-10-31 11:15:56 +0200111 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700112 /* 0x48 - 0x4F */
Avi Kivity33615aa2007-10-31 11:15:56 +0200113 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300114 /* 0x50 - 0x57 */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200115 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
116 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300117 /* 0x58 - 0x5F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200118 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
119 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700120 /* 0x60 - 0x67 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800121 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700122 0, 0, 0, 0,
123 /* 0x68 - 0x6F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200124 0, 0, ImplicitOps | Mov | Stack, 0,
Laurent Viviere70669a2007-08-05 10:36:40 +0300125 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
126 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300127 /* 0x70 - 0x77 */
128 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
129 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
130 /* 0x78 - 0x7F */
131 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
132 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800133 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200134 Group | Group1_80, Group | Group1_81,
135 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
137 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
138 /* 0x88 - 0x8F */
139 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
140 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200141 0, ModRM | DstReg, 0, Group | Group1A,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800142 /* 0x90 - 0x9F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200143 0, 0, 0, 0, 0, 0, 0, 0,
144 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800145 /* 0xA0 - 0xA7 */
Avi Kivityc7e75a32007-10-28 16:34:25 +0200146 ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
147 ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200148 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
149 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800150 /* 0xA8 - 0xAF */
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200151 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
152 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
153 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800154 /* 0xB0 - 0xBF */
155 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
156 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300157 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200158 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300159 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800160 /* 0xC8 - 0xCF */
161 0, 0, 0, 0, 0, 0, 0, 0,
162 /* 0xD0 - 0xD7 */
163 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
164 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
165 0, 0, 0, 0,
166 /* 0xD8 - 0xDF */
167 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300168 /* 0xE0 - 0xE7 */
169 0, 0, 0, 0, 0, 0, 0, 0,
170 /* 0xE8 - 0xEF */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200171 ImplicitOps | Stack, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps,
172 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800173 /* 0xF0 - 0xF7 */
174 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200175 ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800176 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700177 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Avi Kivityfd607542008-01-18 13:12:26 +0200178 0, 0, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800179};
180
Avi Kivity038e51d2007-01-22 20:40:40 -0800181static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182 /* 0x00 - 0x0F */
Avi Kivityd95058a2008-01-18 13:36:50 +0200183 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity651a3e22007-10-28 16:09:18 +0200184 ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0x10 - 0x1F */
186 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
187 /* 0x20 - 0x2F */
188 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
189 0, 0, 0, 0, 0, 0, 0, 0,
190 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300191 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800192 /* 0x40 - 0x47 */
193 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
194 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
195 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
196 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
197 /* 0x48 - 0x4F */
198 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
199 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
200 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
201 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
202 /* 0x50 - 0x5F */
203 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
204 /* 0x60 - 0x6F */
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
206 /* 0x70 - 0x7F */
207 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
208 /* 0x80 - 0x8F */
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300209 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
210 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
211 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
212 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800213 /* 0x90 - 0x9F */
214 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
215 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800216 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800218 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800219 /* 0xB0 - 0xB7 */
220 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800221 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
223 DstReg | SrcMem16 | ModRM | Mov,
224 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800225 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
227 DstReg | SrcMem16 | ModRM | Mov,
228 /* 0xC0 - 0xCF */
Sheng Yanga012e652007-10-15 14:24:20 +0800229 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
230 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231 /* 0xD0 - 0xDF */
232 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
233 /* 0xE0 - 0xEF */
234 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
235 /* 0xF0 - 0xFF */
236 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
237};
238
Avi Kivitye09d0822008-01-18 12:38:59 +0200239static u16 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200240 [Group1_80*8] =
241 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
242 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
243 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
244 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
245 [Group1_81*8] =
246 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
247 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
248 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
249 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
250 [Group1_82*8] =
251 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
252 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
253 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
254 ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
255 [Group1_83*8] =
256 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
257 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
258 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
259 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200260 [Group1A*8] =
261 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200262 [Group3_Byte*8] =
263 ByteOp | SrcImm | DstMem | ModRM, 0,
264 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
265 0, 0, 0, 0,
266 [Group3*8] =
267 DstMem | SrcImm | ModRM | SrcImm, 0,
268 DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
269 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200270 [Group4*8] =
271 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
272 0, 0, 0, 0, 0, 0,
273 [Group5*8] =
274 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM, 0, 0,
275 SrcMem | ModRM, 0, SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200276 [Group7*8] =
277 0, 0, ModRM | SrcMem, ModRM | SrcMem,
278 SrcNone | ModRM | DstMem, 0, SrcMem | ModRM, SrcMem | ModRM | ByteOp,
Avi Kivitye09d0822008-01-18 12:38:59 +0200279};
280
281static u16 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200282 [Group7*8] =
283 SrcNone | ModRM, 0, 0, 0, SrcNone | ModRM | DstMem, 0, SrcMem | ModRM, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200284};
285
Avi Kivity6aa8b732006-12-10 02:21:36 -0800286/* EFLAGS bit definitions. */
287#define EFLG_OF (1<<11)
288#define EFLG_DF (1<<10)
289#define EFLG_SF (1<<7)
290#define EFLG_ZF (1<<6)
291#define EFLG_AF (1<<4)
292#define EFLG_PF (1<<2)
293#define EFLG_CF (1<<0)
294
295/*
296 * Instruction emulation:
297 * Most instructions are emulated directly via a fragment of inline assembly
298 * code. This allows us to save/restore EFLAGS and thus very easily pick up
299 * any modified flags.
300 */
301
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800302#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800303#define _LO32 "k" /* force 32-bit operand */
304#define _STK "%%rsp" /* stack pointer */
305#elif defined(__i386__)
306#define _LO32 "" /* force 32-bit operand */
307#define _STK "%%esp" /* stack pointer */
308#endif
309
310/*
311 * These EFLAGS bits are restored from saved value during emulation, and
312 * any changes are written back to the saved value after emulation.
313 */
314#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
315
316/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200317#define _PRE_EFLAGS(_sav, _msk, _tmp) \
318 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
319 "movl %"_sav",%"_LO32 _tmp"; " \
320 "push %"_tmp"; " \
321 "push %"_tmp"; " \
322 "movl %"_msk",%"_LO32 _tmp"; " \
323 "andl %"_LO32 _tmp",("_STK"); " \
324 "pushf; " \
325 "notl %"_LO32 _tmp"; " \
326 "andl %"_LO32 _tmp",("_STK"); " \
327 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
328 "pop %"_tmp"; " \
329 "orl %"_LO32 _tmp",("_STK"); " \
330 "popf; " \
331 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800332
333/* After executing instruction: write-back necessary bits in EFLAGS. */
334#define _POST_EFLAGS(_sav, _msk, _tmp) \
335 /* _sav |= EFLAGS & _msk; */ \
336 "pushf; " \
337 "pop %"_tmp"; " \
338 "andl %"_msk",%"_LO32 _tmp"; " \
339 "orl %"_LO32 _tmp",%"_sav"; "
340
341/* Raw emulation: instruction has two explicit operands. */
342#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
343 do { \
344 unsigned long _tmp; \
345 \
346 switch ((_dst).bytes) { \
347 case 2: \
348 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400349 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800350 _op"w %"_wx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400351 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800352 : "=m" (_eflags), "=m" ((_dst).val), \
353 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400354 : _wy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800355 break; \
356 case 4: \
357 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400358 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800359 _op"l %"_lx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400360 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800361 : "=m" (_eflags), "=m" ((_dst).val), \
362 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400363 : _ly ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800364 break; \
365 case 8: \
366 __emulate_2op_8byte(_op, _src, _dst, \
367 _eflags, _qx, _qy); \
368 break; \
369 } \
370 } while (0)
371
372#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
373 do { \
374 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400375 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800376 case 1: \
377 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400378 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 _op"b %"_bx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400380 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800381 : "=m" (_eflags), "=m" ((_dst).val), \
382 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400383 : _by ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800384 break; \
385 default: \
386 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
387 _wx, _wy, _lx, _ly, _qx, _qy); \
388 break; \
389 } \
390 } while (0)
391
392/* Source operand is byte-sized and may be restricted to just %cl. */
393#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
394 __emulate_2op(_op, _src, _dst, _eflags, \
395 "b", "c", "b", "c", "b", "c", "b", "c")
396
397/* Source operand is byte, word, long or quad sized. */
398#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
399 __emulate_2op(_op, _src, _dst, _eflags, \
400 "b", "q", "w", "r", _LO32, "r", "", "r")
401
402/* Source operand is word, long or quad sized. */
403#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
404 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
405 "w", "r", _LO32, "r", "", "r")
406
407/* Instruction has only one explicit operand (no source operand). */
408#define emulate_1op(_op, _dst, _eflags) \
409 do { \
410 unsigned long _tmp; \
411 \
Mike Dayd77c26f2007-10-08 09:02:08 -0400412 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800413 case 1: \
414 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400415 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416 _op"b %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400417 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800418 : "=m" (_eflags), "=m" ((_dst).val), \
419 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400420 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 break; \
422 case 2: \
423 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400424 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 _op"w %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400426 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800427 : "=m" (_eflags), "=m" ((_dst).val), \
428 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400429 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800430 break; \
431 case 4: \
432 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400433 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800434 _op"l %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400435 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800436 : "=m" (_eflags), "=m" ((_dst).val), \
437 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400438 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800439 break; \
440 case 8: \
441 __emulate_1op_8byte(_op, _dst, _eflags); \
442 break; \
443 } \
444 } while (0)
445
446/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800448#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
449 do { \
450 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400451 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452 _op"q %"_qx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400453 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400455 : _qy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800456 } while (0)
457
458#define __emulate_1op_8byte(_op, _dst, _eflags) \
459 do { \
460 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400461 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800462 _op"q %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400463 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800464 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400465 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800466 } while (0)
467
468#elif defined(__i386__)
469#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
470#define __emulate_1op_8byte(_op, _dst, _eflags)
471#endif /* __i386__ */
472
473/* Fetch next part of the instruction being emulated. */
474#define insn_fetch(_type, _size, _eip) \
475({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200476 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Mike Dayd77c26f2007-10-08 09:02:08 -0400477 if (rc != 0) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800478 goto done; \
479 (_eip) += (_size); \
480 (_type)_x; \
481})
482
483/* Access/update address held in a register, based on addressing mode. */
Laurent Viviere70669a2007-08-05 10:36:40 +0300484#define address_mask(reg) \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200485 ((c->ad_bytes == sizeof(unsigned long)) ? \
486 (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800487#define register_address(base, reg) \
Laurent Viviere70669a2007-08-05 10:36:40 +0300488 ((base) + address_mask(reg))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800489#define register_address_increment(reg, inc) \
490 do { \
491 /* signed type ensures sign extension to long */ \
492 int _inc = (inc); \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200493 if (c->ad_bytes == sizeof(unsigned long)) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800494 (reg) += _inc; \
495 else \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200496 (reg) = ((reg) & \
497 ~((1UL << (c->ad_bytes << 3)) - 1)) | \
498 (((reg) + _inc) & \
499 ((1UL << (c->ad_bytes << 3)) - 1)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800500 } while (0)
501
Nitin A Kamble098c9372007-08-19 11:00:36 +0300502#define JMP_REL(rel) \
503 do { \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200504 register_address_increment(c->eip, rel); \
Nitin A Kamble098c9372007-08-19 11:00:36 +0300505 } while (0)
506
Avi Kivity62266862007-11-20 13:15:52 +0200507static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
508 struct x86_emulate_ops *ops,
509 unsigned long linear, u8 *dest)
510{
511 struct fetch_cache *fc = &ctxt->decode.fetch;
512 int rc;
513 int size;
514
515 if (linear < fc->start || linear >= fc->end) {
516 size = min(15UL, PAGE_SIZE - offset_in_page(linear));
517 rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
518 if (rc)
519 return rc;
520 fc->start = linear;
521 fc->end = linear + size;
522 }
523 *dest = fc->data[linear - fc->start];
524 return 0;
525}
526
527static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
528 struct x86_emulate_ops *ops,
529 unsigned long eip, void *dest, unsigned size)
530{
531 int rc = 0;
532
533 eip += ctxt->cs_base;
534 while (size--) {
535 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
536 if (rc)
537 return rc;
538 }
539 return 0;
540}
541
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000542/*
543 * Given the 'reg' portion of a ModRM byte, and a register block, return a
544 * pointer into the block that addresses the relevant register.
545 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
546 */
547static void *decode_register(u8 modrm_reg, unsigned long *regs,
548 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800549{
550 void *p;
551
552 p = &regs[modrm_reg];
553 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
554 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
555 return p;
556}
557
558static int read_descriptor(struct x86_emulate_ctxt *ctxt,
559 struct x86_emulate_ops *ops,
560 void *ptr,
561 u16 *size, unsigned long *address, int op_bytes)
562{
563 int rc;
564
565 if (op_bytes == 2)
566 op_bytes = 3;
567 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300568 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
569 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800570 if (rc)
571 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300572 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
573 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800574 return rc;
575}
576
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300577static int test_cc(unsigned int condition, unsigned int flags)
578{
579 int rc = 0;
580
581 switch ((condition & 15) >> 1) {
582 case 0: /* o */
583 rc |= (flags & EFLG_OF);
584 break;
585 case 1: /* b/c/nae */
586 rc |= (flags & EFLG_CF);
587 break;
588 case 2: /* z/e */
589 rc |= (flags & EFLG_ZF);
590 break;
591 case 3: /* be/na */
592 rc |= (flags & (EFLG_CF|EFLG_ZF));
593 break;
594 case 4: /* s */
595 rc |= (flags & EFLG_SF);
596 break;
597 case 5: /* p/pe */
598 rc |= (flags & EFLG_PF);
599 break;
600 case 7: /* le/ng */
601 rc |= (flags & EFLG_ZF);
602 /* fall through */
603 case 6: /* l/nge */
604 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
605 break;
606 }
607
608 /* Odd condition identifiers (lsb == 1) have inverted sense. */
609 return (!!rc ^ (condition & 1));
610}
611
Avi Kivity3c118e22007-10-31 10:27:04 +0200612static void decode_register_operand(struct operand *op,
613 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200614 int inhibit_bytereg)
615{
Avi Kivity33615aa2007-10-31 11:15:56 +0200616 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200617 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200618
619 if (!(c->d & ModRM))
620 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200621 op->type = OP_REG;
622 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200623 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200624 op->val = *(u8 *)op->ptr;
625 op->bytes = 1;
626 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200627 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200628 op->bytes = c->op_bytes;
629 switch (op->bytes) {
630 case 2:
631 op->val = *(u16 *)op->ptr;
632 break;
633 case 4:
634 op->val = *(u32 *)op->ptr;
635 break;
636 case 8:
637 op->val = *(u64 *) op->ptr;
638 break;
639 }
640 }
641 op->orig_val = op->val;
642}
643
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200644static int decode_modrm(struct x86_emulate_ctxt *ctxt,
645 struct x86_emulate_ops *ops)
646{
647 struct decode_cache *c = &ctxt->decode;
648 u8 sib;
649 int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
650 int rc = 0;
651
652 if (c->rex_prefix) {
653 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
654 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
655 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
656 }
657
658 c->modrm = insn_fetch(u8, 1, c->eip);
659 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
660 c->modrm_reg |= (c->modrm & 0x38) >> 3;
661 c->modrm_rm |= (c->modrm & 0x07);
662 c->modrm_ea = 0;
663 c->use_modrm_ea = 1;
664
665 if (c->modrm_mod == 3) {
666 c->modrm_val = *(unsigned long *)
667 decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
668 return rc;
669 }
670
671 if (c->ad_bytes == 2) {
672 unsigned bx = c->regs[VCPU_REGS_RBX];
673 unsigned bp = c->regs[VCPU_REGS_RBP];
674 unsigned si = c->regs[VCPU_REGS_RSI];
675 unsigned di = c->regs[VCPU_REGS_RDI];
676
677 /* 16-bit ModR/M decode. */
678 switch (c->modrm_mod) {
679 case 0:
680 if (c->modrm_rm == 6)
681 c->modrm_ea += insn_fetch(u16, 2, c->eip);
682 break;
683 case 1:
684 c->modrm_ea += insn_fetch(s8, 1, c->eip);
685 break;
686 case 2:
687 c->modrm_ea += insn_fetch(u16, 2, c->eip);
688 break;
689 }
690 switch (c->modrm_rm) {
691 case 0:
692 c->modrm_ea += bx + si;
693 break;
694 case 1:
695 c->modrm_ea += bx + di;
696 break;
697 case 2:
698 c->modrm_ea += bp + si;
699 break;
700 case 3:
701 c->modrm_ea += bp + di;
702 break;
703 case 4:
704 c->modrm_ea += si;
705 break;
706 case 5:
707 c->modrm_ea += di;
708 break;
709 case 6:
710 if (c->modrm_mod != 0)
711 c->modrm_ea += bp;
712 break;
713 case 7:
714 c->modrm_ea += bx;
715 break;
716 }
717 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
718 (c->modrm_rm == 6 && c->modrm_mod != 0))
719 if (!c->override_base)
720 c->override_base = &ctxt->ss_base;
721 c->modrm_ea = (u16)c->modrm_ea;
722 } else {
723 /* 32/64-bit ModR/M decode. */
724 switch (c->modrm_rm) {
725 case 4:
726 case 12:
727 sib = insn_fetch(u8, 1, c->eip);
728 index_reg |= (sib >> 3) & 7;
729 base_reg |= sib & 7;
730 scale = sib >> 6;
731
732 switch (base_reg) {
733 case 5:
734 if (c->modrm_mod != 0)
735 c->modrm_ea += c->regs[base_reg];
736 else
737 c->modrm_ea +=
738 insn_fetch(s32, 4, c->eip);
739 break;
740 default:
741 c->modrm_ea += c->regs[base_reg];
742 }
743 switch (index_reg) {
744 case 4:
745 break;
746 default:
747 c->modrm_ea += c->regs[index_reg] << scale;
748 }
749 break;
750 case 5:
751 if (c->modrm_mod != 0)
752 c->modrm_ea += c->regs[c->modrm_rm];
753 else if (ctxt->mode == X86EMUL_MODE_PROT64)
754 rip_relative = 1;
755 break;
756 default:
757 c->modrm_ea += c->regs[c->modrm_rm];
758 break;
759 }
760 switch (c->modrm_mod) {
761 case 0:
762 if (c->modrm_rm == 5)
763 c->modrm_ea += insn_fetch(s32, 4, c->eip);
764 break;
765 case 1:
766 c->modrm_ea += insn_fetch(s8, 1, c->eip);
767 break;
768 case 2:
769 c->modrm_ea += insn_fetch(s32, 4, c->eip);
770 break;
771 }
772 }
773 if (rip_relative) {
774 c->modrm_ea += c->eip;
775 switch (c->d & SrcMask) {
776 case SrcImmByte:
777 c->modrm_ea += 1;
778 break;
779 case SrcImm:
780 if (c->d & ByteOp)
781 c->modrm_ea += 1;
782 else
783 if (c->op_bytes == 8)
784 c->modrm_ea += 4;
785 else
786 c->modrm_ea += c->op_bytes;
787 }
788 }
789done:
790 return rc;
791}
792
793static int decode_abs(struct x86_emulate_ctxt *ctxt,
794 struct x86_emulate_ops *ops)
795{
796 struct decode_cache *c = &ctxt->decode;
797 int rc = 0;
798
799 switch (c->ad_bytes) {
800 case 2:
801 c->modrm_ea = insn_fetch(u16, 2, c->eip);
802 break;
803 case 4:
804 c->modrm_ea = insn_fetch(u32, 4, c->eip);
805 break;
806 case 8:
807 c->modrm_ea = insn_fetch(u64, 8, c->eip);
808 break;
809 }
810done:
811 return rc;
812}
813
Avi Kivity6aa8b732006-12-10 02:21:36 -0800814int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200815x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200817 struct decode_cache *c = &ctxt->decode;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800818 int rc = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800819 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200820 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800821
822 /* Shadow copy of register state. Committed on successful emulation. */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800823
Laurent Viviere4e03de2007-09-18 11:52:50 +0200824 memset(c, 0, sizeof(struct decode_cache));
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800825 c->eip = ctxt->vcpu->arch.rip;
826 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800827
828 switch (mode) {
829 case X86EMUL_MODE_REAL:
830 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200831 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800832 break;
833 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200834 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800835 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800836#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800837 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200838 def_op_bytes = 4;
839 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800840 break;
841#endif
842 default:
843 return -1;
844 }
845
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200846 c->op_bytes = def_op_bytes;
847 c->ad_bytes = def_ad_bytes;
848
Avi Kivity6aa8b732006-12-10 02:21:36 -0800849 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200850 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200851 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800852 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200853 /* switch between 2/4 bytes */
854 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800855 break;
856 case 0x67: /* address-size override */
857 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200858 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200859 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200861 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200862 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800863 break;
864 case 0x2e: /* CS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200865 c->override_base = &ctxt->cs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800866 break;
867 case 0x3e: /* DS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200868 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800869 break;
870 case 0x26: /* ES override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200871 c->override_base = &ctxt->es_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800872 break;
873 case 0x64: /* FS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200874 c->override_base = &ctxt->fs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800875 break;
876 case 0x65: /* GS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200877 c->override_base = &ctxt->gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800878 break;
879 case 0x36: /* SS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200880 c->override_base = &ctxt->ss_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800881 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200882 case 0x40 ... 0x4f: /* REX */
883 if (mode != X86EMUL_MODE_PROT64)
884 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +0200885 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200886 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800887 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200888 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800889 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200890 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100891 c->rep_prefix = REPNE_PREFIX;
892 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800893 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100894 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800895 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800896 default:
897 goto done_prefixes;
898 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200899
900 /* Any legacy prefix after a REX prefix nullifies its effect. */
901
Avi Kivity33615aa2007-10-31 11:15:56 +0200902 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800903 }
904
905done_prefixes:
906
907 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200908 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +0200909 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200910 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800911
912 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200913 c->d = opcode_table[c->b];
914 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200916 if (c->b == 0x0f) {
917 c->twobyte = 1;
918 c->b = insn_fetch(u8, 1, c->eip);
919 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800920 }
Avi Kivitye09d0822008-01-18 12:38:59 +0200921 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800922
Avi Kivitye09d0822008-01-18 12:38:59 +0200923 if (c->d & Group) {
924 group = c->d & GroupMask;
925 c->modrm = insn_fetch(u8, 1, c->eip);
926 --c->eip;
927
928 group = (group << 3) + ((c->modrm >> 3) & 7);
929 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
930 c->d = group2_table[group];
931 else
932 c->d = group_table[group];
933 }
934
935 /* Unrecognised? */
936 if (c->d == 0) {
937 DPRINTF("Cannot emulate %02x\n", c->b);
938 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800939 }
940
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200941 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
942 c->op_bytes = 8;
943
Avi Kivity6aa8b732006-12-10 02:21:36 -0800944 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200945 if (c->d & ModRM)
946 rc = decode_modrm(ctxt, ops);
947 else if (c->d & MemAbs)
948 rc = decode_abs(ctxt, ops);
949 if (rc)
950 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800951
Avi Kivityc7e75a32007-10-28 16:34:25 +0200952 if (!c->override_base)
953 c->override_base = &ctxt->ds_base;
954 if (mode == X86EMUL_MODE_PROT64 &&
955 c->override_base != &ctxt->fs_base &&
956 c->override_base != &ctxt->gs_base)
957 c->override_base = NULL;
958
959 if (c->override_base)
960 c->modrm_ea += *c->override_base;
961
962 if (c->ad_bytes != 8)
963 c->modrm_ea = (u32)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964 /*
965 * Decode and fetch the source operand: register, memory
966 * or immediate.
967 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200968 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800969 case SrcNone:
970 break;
971 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200972 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 break;
974 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200975 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 goto srcmem_common;
977 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200978 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979 goto srcmem_common;
980 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200981 c->src.bytes = (c->d & ByteOp) ? 1 :
982 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300983 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -0400984 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300985 break;
Mike Dayd77c26f2007-10-08 09:02:08 -0400986 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +0200987 /*
988 * For instructions with a ModR/M byte, switch to register
989 * access if Mod = 3.
990 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200991 if ((c->d & ModRM) && c->modrm_mod == 3) {
992 c->src.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200993 break;
994 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200995 c->src.type = OP_MEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996 break;
997 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200998 c->src.type = OP_IMM;
999 c->src.ptr = (unsigned long *)c->eip;
1000 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1001 if (c->src.bytes == 8)
1002 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001004 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001006 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001007 break;
1008 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001009 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001010 break;
1011 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001012 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013 break;
1014 }
1015 break;
1016 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001017 c->src.type = OP_IMM;
1018 c->src.ptr = (unsigned long *)c->eip;
1019 c->src.bytes = 1;
1020 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001021 break;
1022 }
1023
Avi Kivity038e51d2007-01-22 20:40:40 -08001024 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001025 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001026 case ImplicitOps:
1027 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001028 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001029 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001030 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001031 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001032 break;
1033 case DstMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001034 if ((c->d & ModRM) && c->modrm_mod == 3) {
1035 c->dst.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001036 break;
1037 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001038 c->dst.type = OP_MEM;
1039 break;
1040 }
1041
1042done:
1043 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1044}
1045
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001046static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
1047{
1048 struct decode_cache *c = &ctxt->decode;
1049
1050 c->dst.type = OP_MEM;
1051 c->dst.bytes = c->op_bytes;
1052 c->dst.val = c->src.val;
1053 register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
1054 c->dst.ptr = (void *) register_address(ctxt->ss_base,
1055 c->regs[VCPU_REGS_RSP]);
1056}
1057
1058static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1059 struct x86_emulate_ops *ops)
1060{
1061 struct decode_cache *c = &ctxt->decode;
1062 int rc;
1063
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001064 rc = ops->read_std(register_address(ctxt->ss_base,
1065 c->regs[VCPU_REGS_RSP]),
1066 &c->dst.val, c->dst.bytes, ctxt->vcpu);
1067 if (rc != 0)
1068 return rc;
1069
1070 register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
1071
1072 return 0;
1073}
1074
Laurent Vivier05f086f2007-09-24 11:10:55 +02001075static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001076{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001077 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001078 switch (c->modrm_reg) {
1079 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001080 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001081 break;
1082 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001083 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001084 break;
1085 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001086 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001087 break;
1088 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001089 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001090 break;
1091 case 4: /* sal/shl */
1092 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001093 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001094 break;
1095 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001096 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001097 break;
1098 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001099 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001100 break;
1101 }
1102}
1103
1104static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001105 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001106{
1107 struct decode_cache *c = &ctxt->decode;
1108 int rc = 0;
1109
1110 switch (c->modrm_reg) {
1111 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001112 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001113 break;
1114 case 2: /* not */
1115 c->dst.val = ~c->dst.val;
1116 break;
1117 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001118 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001119 break;
1120 default:
1121 DPRINTF("Cannot emulate %02x\n", c->b);
1122 rc = X86EMUL_UNHANDLEABLE;
1123 break;
1124 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001125 return rc;
1126}
1127
1128static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001129 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001130{
1131 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001132
1133 switch (c->modrm_reg) {
1134 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001135 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001136 break;
1137 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001138 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001139 break;
1140 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001141 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001142 break;
1143 case 6: /* push */
Avi Kivityfd607542008-01-18 13:12:26 +02001144 emulate_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001145 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001146 }
1147 return 0;
1148}
1149
1150static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1151 struct x86_emulate_ops *ops,
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001152 unsigned long memop)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001153{
1154 struct decode_cache *c = &ctxt->decode;
1155 u64 old, new;
1156 int rc;
1157
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001158 rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001159 if (rc != 0)
1160 return rc;
1161
1162 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1163 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1164
1165 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1166 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001167 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001168
1169 } else {
1170 new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1171 (u32) c->regs[VCPU_REGS_RBX];
1172
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001173 rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001174 if (rc != 0)
1175 return rc;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001176 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001177 }
1178 return 0;
1179}
1180
1181static inline int writeback(struct x86_emulate_ctxt *ctxt,
1182 struct x86_emulate_ops *ops)
1183{
1184 int rc;
1185 struct decode_cache *c = &ctxt->decode;
1186
1187 switch (c->dst.type) {
1188 case OP_REG:
1189 /* The 4-byte case *is* correct:
1190 * in 64-bit mode we zero-extend.
1191 */
1192 switch (c->dst.bytes) {
1193 case 1:
1194 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1195 break;
1196 case 2:
1197 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1198 break;
1199 case 4:
1200 *c->dst.ptr = (u32)c->dst.val;
1201 break; /* 64b: zero-ext */
1202 case 8:
1203 *c->dst.ptr = c->dst.val;
1204 break;
1205 }
1206 break;
1207 case OP_MEM:
1208 if (c->lock_prefix)
1209 rc = ops->cmpxchg_emulated(
1210 (unsigned long)c->dst.ptr,
1211 &c->dst.orig_val,
1212 &c->dst.val,
1213 c->dst.bytes,
1214 ctxt->vcpu);
1215 else
1216 rc = ops->write_emulated(
1217 (unsigned long)c->dst.ptr,
1218 &c->dst.val,
1219 c->dst.bytes,
1220 ctxt->vcpu);
1221 if (rc != 0)
1222 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001223 break;
1224 case OP_NONE:
1225 /* no writeback */
1226 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001227 default:
1228 break;
1229 }
1230 return 0;
1231}
1232
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001233int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001234x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001235{
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001236 unsigned long memop = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001237 u64 msr_data;
Laurent Vivier34273182007-09-18 11:27:37 +02001238 unsigned long saved_eip = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001239 struct decode_cache *c = &ctxt->decode;
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001240 int rc = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001241
Laurent Vivier34273182007-09-18 11:27:37 +02001242 /* Shadow copy of register state. Committed on successful emulation.
1243 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
1244 * modify them.
1245 */
1246
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001247 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Laurent Vivier34273182007-09-18 11:27:37 +02001248 saved_eip = c->eip;
1249
Avi Kivityc7e75a32007-10-28 16:34:25 +02001250 if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001251 memop = c->modrm_ea;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001252
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001253 if (c->rep_prefix && (c->d & String)) {
1254 /* All REP prefixes have the same first termination condition */
1255 if (c->regs[VCPU_REGS_RCX] == 0) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001256 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001257 goto done;
1258 }
1259 /* The second termination condition only applies for REPE
1260 * and REPNE. Test if the repeat string operation prefix is
1261 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
1262 * corresponding termination condition according to:
1263 * - if REPE/REPZ and ZF = 0 then done
1264 * - if REPNE/REPNZ and ZF = 1 then done
1265 */
1266 if ((c->b == 0xa6) || (c->b == 0xa7) ||
1267 (c->b == 0xae) || (c->b == 0xaf)) {
1268 if ((c->rep_prefix == REPE_PREFIX) &&
1269 ((ctxt->eflags & EFLG_ZF) == 0)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001270 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001271 goto done;
1272 }
1273 if ((c->rep_prefix == REPNE_PREFIX) &&
1274 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001275 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001276 goto done;
1277 }
1278 }
1279 c->regs[VCPU_REGS_RCX]--;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001280 c->eip = ctxt->vcpu->arch.rip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001281 }
1282
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001283 if (c->src.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001284 c->src.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001285 c->src.val = 0;
Mike Dayd77c26f2007-10-08 09:02:08 -04001286 rc = ops->read_emulated((unsigned long)c->src.ptr,
1287 &c->src.val,
1288 c->src.bytes,
1289 ctxt->vcpu);
1290 if (rc != 0)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001291 goto done;
1292 c->src.orig_val = c->src.val;
1293 }
1294
1295 if ((c->d & DstMask) == ImplicitOps)
1296 goto special_insn;
1297
1298
1299 if (c->dst.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001300 c->dst.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001301 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1302 c->dst.val = 0;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001303 if (c->d & BitOp) {
1304 unsigned long mask = ~(c->dst.bytes * 8 - 1);
Avi Kivitydf513e22007-03-28 20:04:16 +02001305
Laurent Viviere4e03de2007-09-18 11:52:50 +02001306 c->dst.ptr = (void *)c->dst.ptr +
1307 (c->src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -08001308 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001309 if (!(c->d & Mov) &&
1310 /* optimisation - avoid slow emulated read */
1311 ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1312 &c->dst.val,
1313 c->dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -08001314 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08001315 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001316 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08001317
Avi Kivity018a98d2007-11-27 19:30:56 +02001318special_insn:
1319
Laurent Viviere4e03de2007-09-18 11:52:50 +02001320 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321 goto twobyte_insn;
1322
Laurent Viviere4e03de2007-09-18 11:52:50 +02001323 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001324 case 0x00 ... 0x05:
1325 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001326 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001327 break;
1328 case 0x08 ... 0x0d:
1329 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001330 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331 break;
1332 case 0x10 ... 0x15:
1333 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001334 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335 break;
1336 case 0x18 ... 0x1d:
1337 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001338 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001340 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001342 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001343 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001344 case 0x24: /* and al imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001345 c->dst.type = OP_REG;
1346 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1347 c->dst.val = *(u8 *)c->dst.ptr;
1348 c->dst.bytes = 1;
1349 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001350 goto and;
1351 case 0x25: /* and ax imm16, or eax imm32 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001352 c->dst.type = OP_REG;
1353 c->dst.bytes = c->op_bytes;
1354 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1355 if (c->op_bytes == 2)
1356 c->dst.val = *(u16 *)c->dst.ptr;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001357 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001358 c->dst.val = *(u32 *)c->dst.ptr;
1359 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001360 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001361 case 0x28 ... 0x2d:
1362 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001363 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001364 break;
1365 case 0x30 ... 0x35:
1366 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001367 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001368 break;
1369 case 0x38 ... 0x3d:
1370 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001371 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02001373 case 0x40 ... 0x47: /* inc r16/r32 */
1374 emulate_1op("inc", c->dst, ctxt->eflags);
1375 break;
1376 case 0x48 ... 0x4f: /* dec r16/r32 */
1377 emulate_1op("dec", c->dst, ctxt->eflags);
1378 break;
1379 case 0x50 ... 0x57: /* push reg */
1380 c->dst.type = OP_MEM;
1381 c->dst.bytes = c->op_bytes;
1382 c->dst.val = c->src.val;
1383 register_address_increment(c->regs[VCPU_REGS_RSP],
1384 -c->op_bytes);
1385 c->dst.ptr = (void *) register_address(
1386 ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
1387 break;
1388 case 0x58 ... 0x5f: /* pop reg */
1389 pop_instruction:
1390 if ((rc = ops->read_std(register_address(ctxt->ss_base,
1391 c->regs[VCPU_REGS_RSP]), c->dst.ptr,
1392 c->op_bytes, ctxt->vcpu)) != 0)
1393 goto done;
1394
1395 register_address_increment(c->regs[VCPU_REGS_RSP],
1396 c->op_bytes);
1397 c->dst.type = OP_NONE; /* Disable writeback. */
1398 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001399 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001400 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001401 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001402 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001403 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001404 case 0x6a: /* push imm8 */
1405 c->src.val = 0L;
1406 c->src.val = insn_fetch(s8, 1, c->eip);
1407 emulate_push(ctxt);
1408 break;
1409 case 0x6c: /* insb */
1410 case 0x6d: /* insw/insd */
1411 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1412 1,
1413 (c->d & ByteOp) ? 1 : c->op_bytes,
1414 c->rep_prefix ?
1415 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
1416 (ctxt->eflags & EFLG_DF),
1417 register_address(ctxt->es_base,
1418 c->regs[VCPU_REGS_RDI]),
1419 c->rep_prefix,
1420 c->regs[VCPU_REGS_RDX]) == 0) {
1421 c->eip = saved_eip;
1422 return -1;
1423 }
1424 return 0;
1425 case 0x6e: /* outsb */
1426 case 0x6f: /* outsw/outsd */
1427 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1428 0,
1429 (c->d & ByteOp) ? 1 : c->op_bytes,
1430 c->rep_prefix ?
1431 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
1432 (ctxt->eflags & EFLG_DF),
1433 register_address(c->override_base ?
1434 *c->override_base :
1435 ctxt->ds_base,
1436 c->regs[VCPU_REGS_RSI]),
1437 c->rep_prefix,
1438 c->regs[VCPU_REGS_RDX]) == 0) {
1439 c->eip = saved_eip;
1440 return -1;
1441 }
1442 return 0;
1443 case 0x70 ... 0x7f: /* jcc (short) */ {
1444 int rel = insn_fetch(s8, 1, c->eip);
1445
1446 if (test_cc(c->b, ctxt->eflags))
1447 JMP_REL(rel);
1448 break;
1449 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001450 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001451 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001452 case 0:
1453 goto add;
1454 case 1:
1455 goto or;
1456 case 2:
1457 goto adc;
1458 case 3:
1459 goto sbb;
1460 case 4:
1461 goto and;
1462 case 5:
1463 goto sub;
1464 case 6:
1465 goto xor;
1466 case 7:
1467 goto cmp;
1468 }
1469 break;
1470 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001471 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001472 break;
1473 case 0x86 ... 0x87: /* xchg */
1474 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001475 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001476 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001477 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001478 break;
1479 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001480 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001481 break;
1482 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001483 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484 break; /* 64b reg: zero-extend */
1485 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001486 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001487 break;
1488 }
1489 /*
1490 * Write back the memory destination with implicit LOCK
1491 * prefix.
1492 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001493 c->dst.val = c->src.val;
1494 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001495 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001496 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001497 goto mov;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001498 case 0x8d: /* lea r16/r32, m */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001499 c->dst.val = c->modrm_val;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001500 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001501 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001502 rc = emulate_grp1a(ctxt, ops);
1503 if (rc != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001504 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001505 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07001506 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001507 c->src.val = (unsigned long) ctxt->eflags;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001508 emulate_push(ctxt);
1509 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001510 case 0x9d: /* popf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001511 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001512 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001513 case 0xa0 ... 0xa1: /* mov */
1514 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1515 c->dst.val = c->src.val;
1516 break;
1517 case 0xa2 ... 0xa3: /* mov */
1518 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
1519 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001520 case 0xa4 ... 0xa5: /* movs */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001521 c->dst.type = OP_MEM;
1522 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1523 c->dst.ptr = (unsigned long *)register_address(
1524 ctxt->es_base,
1525 c->regs[VCPU_REGS_RDI]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526 if ((rc = ops->read_emulated(register_address(
Laurent Viviere4e03de2007-09-18 11:52:50 +02001527 c->override_base ? *c->override_base :
1528 ctxt->ds_base,
1529 c->regs[VCPU_REGS_RSI]),
1530 &c->dst.val,
1531 c->dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001532 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001533 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001534 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001535 : c->dst.bytes);
1536 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001537 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001538 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001539 break;
1540 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001541 c->src.type = OP_NONE; /* Disable writeback. */
1542 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1543 c->src.ptr = (unsigned long *)register_address(
1544 c->override_base ? *c->override_base :
1545 ctxt->ds_base,
1546 c->regs[VCPU_REGS_RSI]);
1547 if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
1548 &c->src.val,
1549 c->src.bytes,
1550 ctxt->vcpu)) != 0)
1551 goto done;
1552
1553 c->dst.type = OP_NONE; /* Disable writeback. */
1554 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1555 c->dst.ptr = (unsigned long *)register_address(
1556 ctxt->es_base,
1557 c->regs[VCPU_REGS_RDI]);
1558 if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1559 &c->dst.val,
1560 c->dst.bytes,
1561 ctxt->vcpu)) != 0)
1562 goto done;
1563
1564 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
1565
1566 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1567
1568 register_address_increment(c->regs[VCPU_REGS_RSI],
1569 (ctxt->eflags & EFLG_DF) ? -c->src.bytes
1570 : c->src.bytes);
1571 register_address_increment(c->regs[VCPU_REGS_RDI],
1572 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
1573 : c->dst.bytes);
1574
1575 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001576 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001577 c->dst.type = OP_MEM;
1578 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Sheng Yanga7e6c882007-11-15 14:52:28 +08001579 c->dst.ptr = (unsigned long *)register_address(
1580 ctxt->es_base,
1581 c->regs[VCPU_REGS_RDI]);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001582 c->dst.val = c->regs[VCPU_REGS_RAX];
1583 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001584 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001585 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001586 break;
1587 case 0xac ... 0xad: /* lods */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001588 c->dst.type = OP_REG;
1589 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1590 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Sheng Yanga7e6c882007-11-15 14:52:28 +08001591 if ((rc = ops->read_emulated(register_address(
1592 c->override_base ? *c->override_base :
1593 ctxt->ds_base,
1594 c->regs[VCPU_REGS_RSI]),
1595 &c->dst.val,
1596 c->dst.bytes,
1597 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001599 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001600 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001601 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602 break;
1603 case 0xae ... 0xaf: /* scas */
1604 DPRINTF("Urk! I don't handle SCAS.\n");
1605 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02001606 case 0xc0 ... 0xc1:
1607 emulate_grp2(ctxt);
1608 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001609 case 0xc3: /* ret */
1610 c->dst.ptr = &c->eip;
1611 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001612 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
1613 mov:
1614 c->dst.val = c->src.val;
1615 break;
1616 case 0xd0 ... 0xd1: /* Grp2 */
1617 c->src.val = 1;
1618 emulate_grp2(ctxt);
1619 break;
1620 case 0xd2 ... 0xd3: /* Grp2 */
1621 c->src.val = c->regs[VCPU_REGS_RCX];
1622 emulate_grp2(ctxt);
1623 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001624 case 0xe8: /* call (near) */ {
1625 long int rel;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001626 switch (c->op_bytes) {
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001627 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001628 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001629 break;
1630 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001631 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001632 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001633 default:
1634 DPRINTF("Call: Invalid op_bytes\n");
1635 goto cannot_emulate;
1636 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001637 c->src.val = (unsigned long) c->eip;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001638 JMP_REL(rel);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001639 c->op_bytes = c->ad_bytes;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001640 emulate_push(ctxt);
1641 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001642 }
1643 case 0xe9: /* jmp rel */
1644 case 0xeb: /* jmp rel short */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001645 JMP_REL(c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001646 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001647 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001648 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001649 ctxt->vcpu->arch.halt_request = 1;
Avi Kivity111de5d2007-11-27 19:14:21 +02001650 goto done;
1651 case 0xf5: /* cmc */
1652 /* complement carry flag from eflags reg */
1653 ctxt->eflags ^= EFLG_CF;
1654 c->dst.type = OP_NONE; /* Disable writeback. */
1655 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001656 case 0xf6 ... 0xf7: /* Grp3 */
1657 rc = emulate_grp3(ctxt, ops);
1658 if (rc != 0)
1659 goto done;
1660 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001661 case 0xf8: /* clc */
1662 ctxt->eflags &= ~EFLG_CF;
1663 c->dst.type = OP_NONE; /* Disable writeback. */
1664 break;
1665 case 0xfa: /* cli */
1666 ctxt->eflags &= ~X86_EFLAGS_IF;
1667 c->dst.type = OP_NONE; /* Disable writeback. */
1668 break;
1669 case 0xfb: /* sti */
1670 ctxt->eflags |= X86_EFLAGS_IF;
1671 c->dst.type = OP_NONE; /* Disable writeback. */
1672 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001673 case 0xfe ... 0xff: /* Grp4/Grp5 */
1674 rc = emulate_grp45(ctxt, ops);
1675 if (rc != 0)
1676 goto done;
1677 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001678 }
Avi Kivity018a98d2007-11-27 19:30:56 +02001679
1680writeback:
1681 rc = writeback(ctxt, ops);
1682 if (rc != 0)
1683 goto done;
1684
1685 /* Commit shadow register state. */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001686 memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
1687 ctxt->vcpu->arch.rip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001688
1689done:
1690 if (rc == X86EMUL_UNHANDLEABLE) {
1691 c->eip = saved_eip;
1692 return -1;
1693 }
1694 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001695
1696twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001697 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001699 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700 u16 size;
1701 unsigned long address;
1702
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001703 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001704 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001705 goto cannot_emulate;
1706
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001707 rc = kvm_fix_hypercall(ctxt->vcpu);
1708 if (rc)
1709 goto done;
1710
1711 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001712 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001714 rc = read_descriptor(ctxt, ops, c->src.ptr,
1715 &size, &address, c->op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716 if (rc)
1717 goto done;
1718 realmode_lgdt(ctxt->vcpu, size, address);
1719 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001720 case 3: /* lidt/vmmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001721 if (c->modrm_mod == 3 && c->modrm_rm == 1) {
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001722 rc = kvm_fix_hypercall(ctxt->vcpu);
1723 if (rc)
1724 goto done;
1725 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001726 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001727 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001728 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001729 c->op_bytes);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001730 if (rc)
1731 goto done;
1732 realmode_lidt(ctxt->vcpu, size, address);
1733 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001734 break;
1735 case 4: /* smsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001736 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001737 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001738 *(u16 *)&c->regs[c->modrm_rm]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001739 = realmode_get_cr(ctxt->vcpu, 0);
1740 break;
1741 case 6: /* lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001742 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001743 goto cannot_emulate;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001744 realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
1745 &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001746 break;
1747 case 7: /* invlpg*/
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001748 emulate_invlpg(ctxt->vcpu, memop);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749 break;
1750 default:
1751 goto cannot_emulate;
1752 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001753 /* Disable writeback. */
1754 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001755 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001756 case 0x06:
1757 emulate_clts(ctxt->vcpu);
1758 c->dst.type = OP_NONE;
1759 break;
1760 case 0x08: /* invd */
1761 case 0x09: /* wbinvd */
1762 case 0x0d: /* GrpP (prefetch) */
1763 case 0x18: /* Grp16 (prefetch/nop) */
1764 c->dst.type = OP_NONE;
1765 break;
1766 case 0x20: /* mov cr, reg */
1767 if (c->modrm_mod != 3)
1768 goto cannot_emulate;
1769 c->regs[c->modrm_rm] =
1770 realmode_get_cr(ctxt->vcpu, c->modrm_reg);
1771 c->dst.type = OP_NONE; /* no writeback */
1772 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001773 case 0x21: /* mov from dr to reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001774 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001775 goto cannot_emulate;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001776 rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001777 if (rc)
1778 goto cannot_emulate;
1779 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001780 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001781 case 0x22: /* mov reg, cr */
1782 if (c->modrm_mod != 3)
1783 goto cannot_emulate;
1784 realmode_set_cr(ctxt->vcpu,
1785 c->modrm_reg, c->modrm_val, &ctxt->eflags);
1786 c->dst.type = OP_NONE;
1787 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001788 case 0x23: /* mov from reg to dr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001789 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001791 rc = emulator_set_dr(ctxt, c->modrm_reg,
1792 c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001793 if (rc)
1794 goto cannot_emulate;
1795 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001797 case 0x30:
1798 /* wrmsr */
1799 msr_data = (u32)c->regs[VCPU_REGS_RAX]
1800 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
1801 rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
1802 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001803 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001804 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001805 }
1806 rc = X86EMUL_CONTINUE;
1807 c->dst.type = OP_NONE;
1808 break;
1809 case 0x32:
1810 /* rdmsr */
1811 rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
1812 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001813 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001814 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001815 } else {
1816 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
1817 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
1818 }
1819 rc = X86EMUL_CONTINUE;
1820 c->dst.type = OP_NONE;
1821 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001822 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001823 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001824 if (!test_cc(c->b, ctxt->eflags))
1825 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001826 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001827 case 0x80 ... 0x8f: /* jnz rel, etc*/ {
1828 long int rel;
1829
1830 switch (c->op_bytes) {
1831 case 2:
1832 rel = insn_fetch(s16, 2, c->eip);
1833 break;
1834 case 4:
1835 rel = insn_fetch(s32, 4, c->eip);
1836 break;
1837 case 8:
1838 rel = insn_fetch(s64, 8, c->eip);
1839 break;
1840 default:
1841 DPRINTF("jnz: Invalid op_bytes\n");
1842 goto cannot_emulate;
1843 }
1844 if (test_cc(c->b, ctxt->eflags))
1845 JMP_REL(rel);
1846 c->dst.type = OP_NONE;
1847 break;
1848 }
Nitin A Kamble7de75242007-09-15 10:13:07 +03001849 case 0xa3:
1850 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08001851 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001852 /* only subword offset */
1853 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001854 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001855 break;
1856 case 0xab:
1857 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001858 /* only subword offset */
1859 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001860 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001861 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001862 case 0xb0 ... 0xb1: /* cmpxchg */
1863 /*
1864 * Save real source value, then compare EAX against
1865 * destination.
1866 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001867 c->src.orig_val = c->src.val;
1868 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001869 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1870 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001871 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001872 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001873 } else {
1874 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001875 c->dst.type = OP_REG;
1876 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001877 }
1878 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001879 case 0xb3:
1880 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001881 /* only subword offset */
1882 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001883 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001884 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001885 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001886 c->dst.bytes = c->op_bytes;
1887 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
1888 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001889 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001890 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001891 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001892 case 0:
1893 goto bt;
1894 case 1:
1895 goto bts;
1896 case 2:
1897 goto btr;
1898 case 3:
1899 goto btc;
1900 }
1901 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001902 case 0xbb:
1903 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001904 /* only subword offset */
1905 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001906 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001907 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001908 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001909 c->dst.bytes = c->op_bytes;
1910 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
1911 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912 break;
Sheng Yanga012e652007-10-15 14:24:20 +08001913 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001914 c->dst.bytes = c->op_bytes;
1915 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
1916 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08001917 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001918 case 0xc7: /* Grp9 (cmpxchg8b) */
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001919 rc = emulate_grp9(ctxt, ops, memop);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001920 if (rc != 0)
1921 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02001922 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001923 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924 }
1925 goto writeback;
1926
1927cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001928 DPRINTF("Cannot emulate %02x\n", c->b);
Laurent Vivier34273182007-09-18 11:27:37 +02001929 c->eip = saved_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001930 return -1;
1931}