blob: 9a0c2d729725101f5d895fc27d9f664f74d4bec0 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070038#include <sound/msm-dai-q6.h>
39#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030040#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070041#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "clock.h"
43#include "devices.h"
44#include "devices-msm8x60.h"
45#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060047#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060048#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070049#include "pil-q6v4.h"
50#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070051#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070052#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053055#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#endif
57#ifdef CONFIG_MSM_DSPS
58#include <mach/msm_dsps.h>
59#endif
60
61
62/* Address of GSBI blocks */
63#define MSM_GSBI1_PHYS 0x16000000
64#define MSM_GSBI2_PHYS 0x16100000
65#define MSM_GSBI3_PHYS 0x16200000
66#define MSM_GSBI4_PHYS 0x16300000
67#define MSM_GSBI5_PHYS 0x16400000
68#define MSM_GSBI6_PHYS 0x16500000
69#define MSM_GSBI7_PHYS 0x16600000
70#define MSM_GSBI8_PHYS 0x1A000000
71#define MSM_GSBI9_PHYS 0x1A100000
72#define MSM_GSBI10_PHYS 0x1A200000
73#define MSM_GSBI11_PHYS 0x12440000
74#define MSM_GSBI12_PHYS 0x12480000
75
76#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
77#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053078#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070079#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053080#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82/* GSBI QUP devices */
83#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
84#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
85#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
86#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
87#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
88#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
89#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
90#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
91#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
92#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
93#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
94#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
95#define MSM_QUP_SIZE SZ_4K
96
97#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
98#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
99#define MSM_PMIC_SSBI_SIZE SZ_4K
100
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700101#define MSM8960_HSUSB_PHYS 0x12500000
102#define MSM8960_HSUSB_SIZE SZ_4K
103
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104static struct resource resources_otg[] = {
105 {
106 .start = MSM8960_HSUSB_PHYS,
107 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
108 .flags = IORESOURCE_MEM,
109 },
110 {
111 .start = USB1_HS_IRQ,
112 .end = USB1_HS_IRQ,
113 .flags = IORESOURCE_IRQ,
114 },
115};
116
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700117struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118 .name = "msm_otg",
119 .id = -1,
120 .num_resources = ARRAY_SIZE(resources_otg),
121 .resource = resources_otg,
122 .dev = {
123 .coherent_dma_mask = 0xffffffff,
124 },
125};
126
127static struct resource resources_hsusb[] = {
128 {
129 .start = MSM8960_HSUSB_PHYS,
130 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
131 .flags = IORESOURCE_MEM,
132 },
133 {
134 .start = USB1_HS_IRQ,
135 .end = USB1_HS_IRQ,
136 .flags = IORESOURCE_IRQ,
137 },
138};
139
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700140struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 .name = "msm_hsusb",
142 .id = -1,
143 .num_resources = ARRAY_SIZE(resources_hsusb),
144 .resource = resources_hsusb,
145 .dev = {
146 .coherent_dma_mask = 0xffffffff,
147 },
148};
149
150static struct resource resources_hsusb_host[] = {
151 {
152 .start = MSM8960_HSUSB_PHYS,
153 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
154 .flags = IORESOURCE_MEM,
155 },
156 {
157 .start = USB1_HS_IRQ,
158 .end = USB1_HS_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161};
162
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530163static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164struct platform_device msm_device_hsusb_host = {
165 .name = "msm_hsusb_host",
166 .id = -1,
167 .num_resources = ARRAY_SIZE(resources_hsusb_host),
168 .resource = resources_hsusb_host,
169 .dev = {
170 .dma_mask = &dma_mask,
171 .coherent_dma_mask = 0xffffffff,
172 },
173};
174
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530175static struct resource resources_hsic_host[] = {
176 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700177 .start = 0x12520000,
178 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB_HSIC_IRQ,
183 .end = USB_HSIC_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800186 {
187 .start = MSM_GPIO_TO_INT(69),
188 .end = MSM_GPIO_TO_INT(69),
189 .name = "peripheral_status_irq",
190 .flags = IORESOURCE_IRQ,
191 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192};
193
194struct platform_device msm_device_hsic_host = {
195 .name = "msm_hsic_host",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(resources_hsic_host),
198 .resource = resources_hsic_host,
199 .dev = {
200 .dma_mask = &dma_mask,
201 .coherent_dma_mask = DMA_BIT_MASK(32),
202 },
203};
204
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700205struct platform_device msm8960_device_acpuclk = {
206 .name = "acpuclk-8960",
207 .id = -1,
208};
209
Mona Hossain11c03ac2011-10-26 12:42:10 -0700210#define SHARED_IMEM_TZ_BASE 0x2a03f720
211static struct resource tzlog_resources[] = {
212 {
213 .start = SHARED_IMEM_TZ_BASE,
214 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
215 .flags = IORESOURCE_MEM,
216 },
217};
218
219struct platform_device msm_device_tz_log = {
220 .name = "tz_log",
221 .id = 0,
222 .num_resources = ARRAY_SIZE(tzlog_resources),
223 .resource = tzlog_resources,
224};
225
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226static struct resource resources_uart_gsbi2[] = {
227 {
228 .start = MSM8960_GSBI2_UARTDM_IRQ,
229 .end = MSM8960_GSBI2_UARTDM_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .start = MSM_UART2DM_PHYS,
234 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
235 .name = "uartdm_resource",
236 .flags = IORESOURCE_MEM,
237 },
238 {
239 .start = MSM_GSBI2_PHYS,
240 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
241 .name = "gsbi_resource",
242 .flags = IORESOURCE_MEM,
243 },
244};
245
246struct platform_device msm8960_device_uart_gsbi2 = {
247 .name = "msm_serial_hsl",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
250 .resource = resources_uart_gsbi2,
251};
Mayank Rana9f51f582011-08-04 18:35:59 +0530252/* GSBI 6 used into UARTDM Mode */
253static struct resource msm_uart_dm6_resources[] = {
254 {
255 .start = MSM_UART6DM_PHYS,
256 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
257 .name = "uartdm_resource",
258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .start = GSBI6_UARTDM_IRQ,
262 .end = GSBI6_UARTDM_IRQ,
263 .flags = IORESOURCE_IRQ,
264 },
265 {
266 .start = MSM_GSBI6_PHYS,
267 .end = MSM_GSBI6_PHYS + 4 - 1,
268 .name = "gsbi_resource",
269 .flags = IORESOURCE_MEM,
270 },
271 {
272 .start = DMOV_HSUART_GSBI6_TX_CHAN,
273 .end = DMOV_HSUART_GSBI6_RX_CHAN,
274 .name = "uartdm_channels",
275 .flags = IORESOURCE_DMA,
276 },
277 {
278 .start = DMOV_HSUART_GSBI6_TX_CRCI,
279 .end = DMOV_HSUART_GSBI6_RX_CRCI,
280 .name = "uartdm_crci",
281 .flags = IORESOURCE_DMA,
282 },
283};
284static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
285struct platform_device msm_device_uart_dm6 = {
286 .name = "msm_serial_hs",
287 .id = 0,
288 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
289 .resource = msm_uart_dm6_resources,
290 .dev = {
291 .dma_mask = &msm_uart_dm6_dma_mask,
292 .coherent_dma_mask = DMA_BIT_MASK(32),
293 },
294};
Mayank Rana1f02d952012-07-04 19:11:20 +0530295
296/* GSBI 8 used into UARTDM Mode */
297static struct resource msm_uart_dm8_resources[] = {
298 {
299 .start = MSM_UART8DM_PHYS,
300 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
301 .name = "uartdm_resource",
302 .flags = IORESOURCE_MEM,
303 },
304 {
305 .start = GSBI8_UARTDM_IRQ,
306 .end = GSBI8_UARTDM_IRQ,
307 .flags = IORESOURCE_IRQ,
308 },
309 {
310 .start = MSM_GSBI8_PHYS,
311 .end = MSM_GSBI8_PHYS + 4 - 1,
312 .name = "gsbi_resource",
313 .flags = IORESOURCE_MEM,
314 },
315 {
316 .start = DMOV_HSUART_GSBI8_TX_CHAN,
317 .end = DMOV_HSUART_GSBI8_RX_CHAN,
318 .name = "uartdm_channels",
319 .flags = IORESOURCE_DMA,
320 },
321 {
322 .start = DMOV_HSUART_GSBI8_TX_CRCI,
323 .end = DMOV_HSUART_GSBI8_RX_CRCI,
324 .name = "uartdm_crci",
325 .flags = IORESOURCE_DMA,
326 },
327};
328
329static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
330struct platform_device msm_device_uart_dm8 = {
331 .name = "msm_serial_hs",
332 .id = 2,
333 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
334 .resource = msm_uart_dm8_resources,
335 .dev = {
336 .dma_mask = &msm_uart_dm8_dma_mask,
337 .coherent_dma_mask = DMA_BIT_MASK(32),
338 },
339};
340
Mayank Ranae009c922012-03-22 03:02:06 +0530341/*
342 * GSBI 9 used into UARTDM Mode
343 * For 8960 Fusion 2.2 Primary IPC
344 */
345static struct resource msm_uart_dm9_resources[] = {
346 {
347 .start = MSM_UART9DM_PHYS,
348 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
349 .name = "uartdm_resource",
350 .flags = IORESOURCE_MEM,
351 },
352 {
353 .start = GSBI9_UARTDM_IRQ,
354 .end = GSBI9_UARTDM_IRQ,
355 .flags = IORESOURCE_IRQ,
356 },
357 {
358 .start = MSM_GSBI9_PHYS,
359 .end = MSM_GSBI9_PHYS + 4 - 1,
360 .name = "gsbi_resource",
361 .flags = IORESOURCE_MEM,
362 },
363 {
364 .start = DMOV_HSUART_GSBI9_TX_CHAN,
365 .end = DMOV_HSUART_GSBI9_RX_CHAN,
366 .name = "uartdm_channels",
367 .flags = IORESOURCE_DMA,
368 },
369 {
370 .start = DMOV_HSUART_GSBI9_TX_CRCI,
371 .end = DMOV_HSUART_GSBI9_RX_CRCI,
372 .name = "uartdm_crci",
373 .flags = IORESOURCE_DMA,
374 },
375};
376static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
377struct platform_device msm_device_uart_dm9 = {
378 .name = "msm_serial_hs",
379 .id = 1,
380 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
381 .resource = msm_uart_dm9_resources,
382 .dev = {
383 .dma_mask = &msm_uart_dm9_dma_mask,
384 .coherent_dma_mask = DMA_BIT_MASK(32),
385 },
386};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700387
388static struct resource resources_uart_gsbi5[] = {
389 {
390 .start = GSBI5_UARTDM_IRQ,
391 .end = GSBI5_UARTDM_IRQ,
392 .flags = IORESOURCE_IRQ,
393 },
394 {
395 .start = MSM_UART5DM_PHYS,
396 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
397 .name = "uartdm_resource",
398 .flags = IORESOURCE_MEM,
399 },
400 {
401 .start = MSM_GSBI5_PHYS,
402 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
403 .name = "gsbi_resource",
404 .flags = IORESOURCE_MEM,
405 },
406};
407
408struct platform_device msm8960_device_uart_gsbi5 = {
409 .name = "msm_serial_hsl",
410 .id = 0,
411 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
412 .resource = resources_uart_gsbi5,
413};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700414
415static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
416 .line = 0,
417};
418
419static struct resource resources_uart_gsbi8[] = {
420 {
421 .start = GSBI8_UARTDM_IRQ,
422 .end = GSBI8_UARTDM_IRQ,
423 .flags = IORESOURCE_IRQ,
424 },
425 {
426 .start = MSM_UART8DM_PHYS,
427 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
428 .name = "uartdm_resource",
429 .flags = IORESOURCE_MEM,
430 },
431 {
432 .start = MSM_GSBI8_PHYS,
433 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
434 .name = "gsbi_resource",
435 .flags = IORESOURCE_MEM,
436 },
437};
438
439struct platform_device msm8960_device_uart_gsbi8 = {
440 .name = "msm_serial_hsl",
441 .id = 1,
442 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
443 .resource = resources_uart_gsbi8,
444 .dev.platform_data = &uart_gsbi8_pdata,
445};
446
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700447/* MSM Video core device */
448#ifdef CONFIG_MSM_BUS_SCALING
449static struct msm_bus_vectors vidc_init_vectors[] = {
450 {
451 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
452 .dst = MSM_BUS_SLAVE_EBI_CH0,
453 .ab = 0,
454 .ib = 0,
455 },
456 {
457 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
458 .dst = MSM_BUS_SLAVE_EBI_CH0,
459 .ab = 0,
460 .ib = 0,
461 },
462 {
463 .src = MSM_BUS_MASTER_AMPSS_M0,
464 .dst = MSM_BUS_SLAVE_EBI_CH0,
465 .ab = 0,
466 .ib = 0,
467 },
468 {
469 .src = MSM_BUS_MASTER_AMPSS_M0,
470 .dst = MSM_BUS_SLAVE_EBI_CH0,
471 .ab = 0,
472 .ib = 0,
473 },
474};
475static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
476 {
477 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
478 .dst = MSM_BUS_SLAVE_EBI_CH0,
479 .ab = 54525952,
480 .ib = 436207616,
481 },
482 {
483 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
484 .dst = MSM_BUS_SLAVE_EBI_CH0,
485 .ab = 72351744,
486 .ib = 289406976,
487 },
488 {
489 .src = MSM_BUS_MASTER_AMPSS_M0,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 500000,
492 .ib = 1000000,
493 },
494 {
495 .src = MSM_BUS_MASTER_AMPSS_M0,
496 .dst = MSM_BUS_SLAVE_EBI_CH0,
497 .ab = 500000,
498 .ib = 1000000,
499 },
500};
501static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
502 {
503 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
504 .dst = MSM_BUS_SLAVE_EBI_CH0,
505 .ab = 40894464,
506 .ib = 327155712,
507 },
508 {
509 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 48234496,
512 .ib = 192937984,
513 },
514 {
515 .src = MSM_BUS_MASTER_AMPSS_M0,
516 .dst = MSM_BUS_SLAVE_EBI_CH0,
517 .ab = 500000,
518 .ib = 2000000,
519 },
520 {
521 .src = MSM_BUS_MASTER_AMPSS_M0,
522 .dst = MSM_BUS_SLAVE_EBI_CH0,
523 .ab = 500000,
524 .ib = 2000000,
525 },
526};
527static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
528 {
529 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 163577856,
532 .ib = 1308622848,
533 },
534 {
535 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 219152384,
538 .ib = 876609536,
539 },
540 {
541 .src = MSM_BUS_MASTER_AMPSS_M0,
542 .dst = MSM_BUS_SLAVE_EBI_CH0,
543 .ab = 1750000,
544 .ib = 3500000,
545 },
546 {
547 .src = MSM_BUS_MASTER_AMPSS_M0,
548 .dst = MSM_BUS_SLAVE_EBI_CH0,
549 .ab = 1750000,
550 .ib = 3500000,
551 },
552};
553static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
554 {
555 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 121634816,
558 .ib = 973078528,
559 },
560 {
561 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
562 .dst = MSM_BUS_SLAVE_EBI_CH0,
563 .ab = 155189248,
564 .ib = 620756992,
565 },
566 {
567 .src = MSM_BUS_MASTER_AMPSS_M0,
568 .dst = MSM_BUS_SLAVE_EBI_CH0,
569 .ab = 1750000,
570 .ib = 7000000,
571 },
572 {
573 .src = MSM_BUS_MASTER_AMPSS_M0,
574 .dst = MSM_BUS_SLAVE_EBI_CH0,
575 .ab = 1750000,
576 .ib = 7000000,
577 },
578};
579static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
580 {
581 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700584 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700585 },
586 {
587 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
588 .dst = MSM_BUS_SLAVE_EBI_CH0,
589 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700590 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591 },
592 {
593 .src = MSM_BUS_MASTER_AMPSS_M0,
594 .dst = MSM_BUS_SLAVE_EBI_CH0,
595 .ab = 2500000,
596 .ib = 5000000,
597 },
598 {
599 .src = MSM_BUS_MASTER_AMPSS_M0,
600 .dst = MSM_BUS_SLAVE_EBI_CH0,
601 .ab = 2500000,
602 .ib = 5000000,
603 },
604};
605static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
606 {
607 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700610 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611 },
612 {
613 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
614 .dst = MSM_BUS_SLAVE_EBI_CH0,
615 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700616 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617 },
618 {
619 .src = MSM_BUS_MASTER_AMPSS_M0,
620 .dst = MSM_BUS_SLAVE_EBI_CH0,
621 .ab = 2500000,
622 .ib = 700000000,
623 },
624 {
625 .src = MSM_BUS_MASTER_AMPSS_M0,
626 .dst = MSM_BUS_SLAVE_EBI_CH0,
627 .ab = 2500000,
628 .ib = 10000000,
629 },
630};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700631static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
632 {
633 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 222298112,
636 .ib = 3522000000U,
637 },
638 {
639 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
640 .dst = MSM_BUS_SLAVE_EBI_CH0,
641 .ab = 330301440,
642 .ib = 3522000000U,
643 },
644 {
645 .src = MSM_BUS_MASTER_AMPSS_M0,
646 .dst = MSM_BUS_SLAVE_EBI_CH0,
647 .ab = 2500000,
648 .ib = 700000000,
649 },
650 {
651 .src = MSM_BUS_MASTER_AMPSS_M0,
652 .dst = MSM_BUS_SLAVE_EBI_CH0,
653 .ab = 2500000,
654 .ib = 10000000,
655 },
656};
657static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
658 {
659 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 222298112,
662 .ib = 3522000000U,
663 },
664 {
665 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
666 .dst = MSM_BUS_SLAVE_EBI_CH0,
667 .ab = 330301440,
668 .ib = 3522000000U,
669 },
670 {
671 .src = MSM_BUS_MASTER_AMPSS_M0,
672 .dst = MSM_BUS_SLAVE_EBI_CH0,
673 .ab = 2500000,
674 .ib = 700000000,
675 },
676 {
677 .src = MSM_BUS_MASTER_AMPSS_M0,
678 .dst = MSM_BUS_SLAVE_EBI_CH0,
679 .ab = 2500000,
680 .ib = 10000000,
681 },
682};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700683
684static struct msm_bus_paths vidc_bus_client_config[] = {
685 {
686 ARRAY_SIZE(vidc_init_vectors),
687 vidc_init_vectors,
688 },
689 {
690 ARRAY_SIZE(vidc_venc_vga_vectors),
691 vidc_venc_vga_vectors,
692 },
693 {
694 ARRAY_SIZE(vidc_vdec_vga_vectors),
695 vidc_vdec_vga_vectors,
696 },
697 {
698 ARRAY_SIZE(vidc_venc_720p_vectors),
699 vidc_venc_720p_vectors,
700 },
701 {
702 ARRAY_SIZE(vidc_vdec_720p_vectors),
703 vidc_vdec_720p_vectors,
704 },
705 {
706 ARRAY_SIZE(vidc_venc_1080p_vectors),
707 vidc_venc_1080p_vectors,
708 },
709 {
710 ARRAY_SIZE(vidc_vdec_1080p_vectors),
711 vidc_vdec_1080p_vectors,
712 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700713 {
714 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
715 vidc_vdec_1080p_turbo_vectors,
716 },
717 {
718 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
719 vidc_vdec_1080p_turbo_vectors,
720 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721};
722
723static struct msm_bus_scale_pdata vidc_bus_client_data = {
724 vidc_bus_client_config,
725 ARRAY_SIZE(vidc_bus_client_config),
726 .name = "vidc",
727};
728#endif
729
Mona Hossain9c430e32011-07-27 11:04:47 -0700730#ifdef CONFIG_HW_RANDOM_MSM
731/* PRNG device */
732#define MSM_PRNG_PHYS 0x1A500000
733static struct resource rng_resources = {
734 .flags = IORESOURCE_MEM,
735 .start = MSM_PRNG_PHYS,
736 .end = MSM_PRNG_PHYS + SZ_512 - 1,
737};
738
739struct platform_device msm_device_rng = {
740 .name = "msm_rng",
741 .id = 0,
742 .num_resources = 1,
743 .resource = &rng_resources,
744};
745#endif
746
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700747#define MSM_VIDC_BASE_PHYS 0x04400000
748#define MSM_VIDC_BASE_SIZE 0x00100000
749
750static struct resource msm_device_vidc_resources[] = {
751 {
752 .start = MSM_VIDC_BASE_PHYS,
753 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
754 .flags = IORESOURCE_MEM,
755 },
756 {
757 .start = VCODEC_IRQ,
758 .end = VCODEC_IRQ,
759 .flags = IORESOURCE_IRQ,
760 },
761};
762
763struct msm_vidc_platform_data vidc_platform_data = {
764#ifdef CONFIG_MSM_BUS_SCALING
765 .vidc_bus_client_pdata = &vidc_bus_client_data,
766#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700767#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800768 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700769 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700770 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700771#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800772 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700773 .enable_ion = 0,
774#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800775 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530776 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -0800777 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +0530778 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779};
780
781struct platform_device msm_device_vidc = {
782 .name = "msm_vidc",
783 .id = 0,
784 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
785 .resource = msm_device_vidc_resources,
786 .dev = {
787 .platform_data = &vidc_platform_data,
788 },
789};
790
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700791#define MSM_SDC1_BASE 0x12400000
792#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
793#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
794#define MSM_SDC2_BASE 0x12140000
795#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
796#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700797#define MSM_SDC3_BASE 0x12180000
798#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
799#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
800#define MSM_SDC4_BASE 0x121C0000
801#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
802#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
803#define MSM_SDC5_BASE 0x12200000
804#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
805#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
806
807static struct resource resources_sdc1[] = {
808 {
809 .name = "core_mem",
810 .flags = IORESOURCE_MEM,
811 .start = MSM_SDC1_BASE,
812 .end = MSM_SDC1_DML_BASE - 1,
813 },
814 {
815 .name = "core_irq",
816 .flags = IORESOURCE_IRQ,
817 .start = SDC1_IRQ_0,
818 .end = SDC1_IRQ_0
819 },
820#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
821 {
822 .name = "sdcc_dml_addr",
823 .start = MSM_SDC1_DML_BASE,
824 .end = MSM_SDC1_BAM_BASE - 1,
825 .flags = IORESOURCE_MEM,
826 },
827 {
828 .name = "sdcc_bam_addr",
829 .start = MSM_SDC1_BAM_BASE,
830 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
831 .flags = IORESOURCE_MEM,
832 },
833 {
834 .name = "sdcc_bam_irq",
835 .start = SDC1_BAM_IRQ,
836 .end = SDC1_BAM_IRQ,
837 .flags = IORESOURCE_IRQ,
838 },
839#endif
840};
841
842static struct resource resources_sdc2[] = {
843 {
844 .name = "core_mem",
845 .flags = IORESOURCE_MEM,
846 .start = MSM_SDC2_BASE,
847 .end = MSM_SDC2_DML_BASE - 1,
848 },
849 {
850 .name = "core_irq",
851 .flags = IORESOURCE_IRQ,
852 .start = SDC2_IRQ_0,
853 .end = SDC2_IRQ_0
854 },
855#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
856 {
857 .name = "sdcc_dml_addr",
858 .start = MSM_SDC2_DML_BASE,
859 .end = MSM_SDC2_BAM_BASE - 1,
860 .flags = IORESOURCE_MEM,
861 },
862 {
863 .name = "sdcc_bam_addr",
864 .start = MSM_SDC2_BAM_BASE,
865 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
866 .flags = IORESOURCE_MEM,
867 },
868 {
869 .name = "sdcc_bam_irq",
870 .start = SDC2_BAM_IRQ,
871 .end = SDC2_BAM_IRQ,
872 .flags = IORESOURCE_IRQ,
873 },
874#endif
875};
876
877static struct resource resources_sdc3[] = {
878 {
879 .name = "core_mem",
880 .flags = IORESOURCE_MEM,
881 .start = MSM_SDC3_BASE,
882 .end = MSM_SDC3_DML_BASE - 1,
883 },
884 {
885 .name = "core_irq",
886 .flags = IORESOURCE_IRQ,
887 .start = SDC3_IRQ_0,
888 .end = SDC3_IRQ_0
889 },
890#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
891 {
892 .name = "sdcc_dml_addr",
893 .start = MSM_SDC3_DML_BASE,
894 .end = MSM_SDC3_BAM_BASE - 1,
895 .flags = IORESOURCE_MEM,
896 },
897 {
898 .name = "sdcc_bam_addr",
899 .start = MSM_SDC3_BAM_BASE,
900 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
901 .flags = IORESOURCE_MEM,
902 },
903 {
904 .name = "sdcc_bam_irq",
905 .start = SDC3_BAM_IRQ,
906 .end = SDC3_BAM_IRQ,
907 .flags = IORESOURCE_IRQ,
908 },
909#endif
910};
911
912static struct resource resources_sdc4[] = {
913 {
914 .name = "core_mem",
915 .flags = IORESOURCE_MEM,
916 .start = MSM_SDC4_BASE,
917 .end = MSM_SDC4_DML_BASE - 1,
918 },
919 {
920 .name = "core_irq",
921 .flags = IORESOURCE_IRQ,
922 .start = SDC4_IRQ_0,
923 .end = SDC4_IRQ_0
924 },
925#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
926 {
927 .name = "sdcc_dml_addr",
928 .start = MSM_SDC4_DML_BASE,
929 .end = MSM_SDC4_BAM_BASE - 1,
930 .flags = IORESOURCE_MEM,
931 },
932 {
933 .name = "sdcc_bam_addr",
934 .start = MSM_SDC4_BAM_BASE,
935 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
936 .flags = IORESOURCE_MEM,
937 },
938 {
939 .name = "sdcc_bam_irq",
940 .start = SDC4_BAM_IRQ,
941 .end = SDC4_BAM_IRQ,
942 .flags = IORESOURCE_IRQ,
943 },
944#endif
945};
946
947static struct resource resources_sdc5[] = {
948 {
949 .name = "core_mem",
950 .flags = IORESOURCE_MEM,
951 .start = MSM_SDC5_BASE,
952 .end = MSM_SDC5_DML_BASE - 1,
953 },
954 {
955 .name = "core_irq",
956 .flags = IORESOURCE_IRQ,
957 .start = SDC5_IRQ_0,
958 .end = SDC5_IRQ_0
959 },
960#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
961 {
962 .name = "sdcc_dml_addr",
963 .start = MSM_SDC5_DML_BASE,
964 .end = MSM_SDC5_BAM_BASE - 1,
965 .flags = IORESOURCE_MEM,
966 },
967 {
968 .name = "sdcc_bam_addr",
969 .start = MSM_SDC5_BAM_BASE,
970 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
971 .flags = IORESOURCE_MEM,
972 },
973 {
974 .name = "sdcc_bam_irq",
975 .start = SDC5_BAM_IRQ,
976 .end = SDC5_BAM_IRQ,
977 .flags = IORESOURCE_IRQ,
978 },
979#endif
980};
981
982struct platform_device msm_device_sdc1 = {
983 .name = "msm_sdcc",
984 .id = 1,
985 .num_resources = ARRAY_SIZE(resources_sdc1),
986 .resource = resources_sdc1,
987 .dev = {
988 .coherent_dma_mask = 0xffffffff,
989 },
990};
991
992struct platform_device msm_device_sdc2 = {
993 .name = "msm_sdcc",
994 .id = 2,
995 .num_resources = ARRAY_SIZE(resources_sdc2),
996 .resource = resources_sdc2,
997 .dev = {
998 .coherent_dma_mask = 0xffffffff,
999 },
1000};
1001
1002struct platform_device msm_device_sdc3 = {
1003 .name = "msm_sdcc",
1004 .id = 3,
1005 .num_resources = ARRAY_SIZE(resources_sdc3),
1006 .resource = resources_sdc3,
1007 .dev = {
1008 .coherent_dma_mask = 0xffffffff,
1009 },
1010};
1011
1012struct platform_device msm_device_sdc4 = {
1013 .name = "msm_sdcc",
1014 .id = 4,
1015 .num_resources = ARRAY_SIZE(resources_sdc4),
1016 .resource = resources_sdc4,
1017 .dev = {
1018 .coherent_dma_mask = 0xffffffff,
1019 },
1020};
1021
1022struct platform_device msm_device_sdc5 = {
1023 .name = "msm_sdcc",
1024 .id = 5,
1025 .num_resources = ARRAY_SIZE(resources_sdc5),
1026 .resource = resources_sdc5,
1027 .dev = {
1028 .coherent_dma_mask = 0xffffffff,
1029 },
1030};
1031
Stephen Boydeb819882011-08-29 14:46:30 -07001032#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1033#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1034
1035static struct resource msm_8960_q6_lpass_resources[] = {
1036 {
1037 .start = MSM_LPASS_QDSP6SS_PHYS,
1038 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1039 .flags = IORESOURCE_MEM,
1040 },
1041};
1042
1043static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1044 .strap_tcm_base = 0x01460000,
1045 .strap_ahb_upper = 0x00290000,
1046 .strap_ahb_lower = 0x00000280,
1047 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1048 .name = "q6",
1049 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001050 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001051};
1052
1053struct platform_device msm_8960_q6_lpass = {
1054 .name = "pil_qdsp6v4",
1055 .id = 0,
1056 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1057 .resource = msm_8960_q6_lpass_resources,
1058 .dev.platform_data = &msm_8960_q6_lpass_data,
1059};
1060
1061#define MSM_MSS_ENABLE_PHYS 0x08B00000
1062#define MSM_FW_QDSP6SS_PHYS 0x08800000
1063#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1064#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1065
1066static struct resource msm_8960_q6_mss_fw_resources[] = {
1067 {
1068 .start = MSM_FW_QDSP6SS_PHYS,
1069 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1070 .flags = IORESOURCE_MEM,
1071 },
1072 {
1073 .start = MSM_MSS_ENABLE_PHYS,
1074 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1075 .flags = IORESOURCE_MEM,
1076 },
1077};
1078
1079static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1080 .strap_tcm_base = 0x00400000,
1081 .strap_ahb_upper = 0x00090000,
1082 .strap_ahb_lower = 0x00000080,
1083 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1084 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1085 .name = "modem_fw",
1086 .depends = "q6",
1087 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001088 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001089};
1090
1091struct platform_device msm_8960_q6_mss_fw = {
1092 .name = "pil_qdsp6v4",
1093 .id = 1,
1094 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1095 .resource = msm_8960_q6_mss_fw_resources,
1096 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1097};
1098
1099#define MSM_SW_QDSP6SS_PHYS 0x08900000
1100#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1101#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1102
1103static struct resource msm_8960_q6_mss_sw_resources[] = {
1104 {
1105 .start = MSM_SW_QDSP6SS_PHYS,
1106 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1107 .flags = IORESOURCE_MEM,
1108 },
1109 {
1110 .start = MSM_MSS_ENABLE_PHYS,
1111 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1112 .flags = IORESOURCE_MEM,
1113 },
1114};
1115
1116static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1117 .strap_tcm_base = 0x00420000,
1118 .strap_ahb_upper = 0x00090000,
1119 .strap_ahb_lower = 0x00000080,
1120 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1121 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1122 .name = "modem",
1123 .depends = "modem_fw",
1124 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001125 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001126};
1127
1128struct platform_device msm_8960_q6_mss_sw = {
1129 .name = "pil_qdsp6v4",
1130 .id = 2,
1131 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1132 .resource = msm_8960_q6_mss_sw_resources,
1133 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1134};
1135
Stephen Boyd322a9922011-09-20 01:05:54 -07001136static struct resource msm_8960_riva_resources[] = {
1137 {
1138 .start = 0x03204000,
1139 .end = 0x03204000 + SZ_256 - 1,
1140 .flags = IORESOURCE_MEM,
1141 },
1142};
1143
1144struct platform_device msm_8960_riva = {
1145 .name = "pil_riva",
1146 .id = -1,
1147 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1148 .resource = msm_8960_riva_resources,
1149};
1150
Stephen Boydd89eebe2011-09-28 23:28:11 -07001151struct platform_device msm_pil_tzapps = {
1152 .name = "pil_tzapps",
1153 .id = -1,
1154};
1155
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001156struct platform_device msm_pil_dsps = {
1157 .name = "pil_dsps",
1158 .id = -1,
1159 .dev.platform_data = "dsps",
1160};
1161
Stephen Boyd7b973de2012-03-09 12:26:16 -08001162struct platform_device msm_pil_vidc = {
1163 .name = "pil_vidc",
1164 .id = -1,
1165};
1166
Eric Holmberg023d25c2012-03-01 12:27:55 -07001167static struct resource smd_resource[] = {
1168 {
1169 .name = "a9_m2a_0",
1170 .start = INT_A9_M2A_0,
1171 .flags = IORESOURCE_IRQ,
1172 },
1173 {
1174 .name = "a9_m2a_5",
1175 .start = INT_A9_M2A_5,
1176 .flags = IORESOURCE_IRQ,
1177 },
1178 {
1179 .name = "adsp_a11",
1180 .start = INT_ADSP_A11,
1181 .flags = IORESOURCE_IRQ,
1182 },
1183 {
1184 .name = "adsp_a11_smsm",
1185 .start = INT_ADSP_A11_SMSM,
1186 .flags = IORESOURCE_IRQ,
1187 },
1188 {
1189 .name = "dsps_a11",
1190 .start = INT_DSPS_A11,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193 {
1194 .name = "dsps_a11_smsm",
1195 .start = INT_DSPS_A11_SMSM,
1196 .flags = IORESOURCE_IRQ,
1197 },
1198 {
1199 .name = "wcnss_a11",
1200 .start = INT_WCNSS_A11,
1201 .flags = IORESOURCE_IRQ,
1202 },
1203 {
1204 .name = "wcnss_a11_smsm",
1205 .start = INT_WCNSS_A11_SMSM,
1206 .flags = IORESOURCE_IRQ,
1207 },
1208};
1209
1210static struct smd_subsystem_config smd_config_list[] = {
1211 {
1212 .irq_config_id = SMD_MODEM,
1213 .subsys_name = "modem",
1214 .edge = SMD_APPS_MODEM,
1215
1216 .smd_int.irq_name = "a9_m2a_0",
1217 .smd_int.flags = IRQF_TRIGGER_RISING,
1218 .smd_int.irq_id = -1,
1219 .smd_int.device_name = "smd_dev",
1220 .smd_int.dev_id = 0,
1221 .smd_int.out_bit_pos = 1 << 3,
1222 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1223 .smd_int.out_offset = 0x8,
1224
1225 .smsm_int.irq_name = "a9_m2a_5",
1226 .smsm_int.flags = IRQF_TRIGGER_RISING,
1227 .smsm_int.irq_id = -1,
1228 .smsm_int.device_name = "smd_smsm",
1229 .smsm_int.dev_id = 0,
1230 .smsm_int.out_bit_pos = 1 << 4,
1231 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1232 .smsm_int.out_offset = 0x8,
1233 },
1234 {
1235 .irq_config_id = SMD_Q6,
1236 .subsys_name = "q6",
1237 .edge = SMD_APPS_QDSP,
1238
1239 .smd_int.irq_name = "adsp_a11",
1240 .smd_int.flags = IRQF_TRIGGER_RISING,
1241 .smd_int.irq_id = -1,
1242 .smd_int.device_name = "smd_dev",
1243 .smd_int.dev_id = 0,
1244 .smd_int.out_bit_pos = 1 << 15,
1245 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1246 .smd_int.out_offset = 0x8,
1247
1248 .smsm_int.irq_name = "adsp_a11_smsm",
1249 .smsm_int.flags = IRQF_TRIGGER_RISING,
1250 .smsm_int.irq_id = -1,
1251 .smsm_int.device_name = "smd_smsm",
1252 .smsm_int.dev_id = 0,
1253 .smsm_int.out_bit_pos = 1 << 14,
1254 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1255 .smsm_int.out_offset = 0x8,
1256 },
1257 {
1258 .irq_config_id = SMD_DSPS,
1259 .subsys_name = "dsps",
1260 .edge = SMD_APPS_DSPS,
1261
1262 .smd_int.irq_name = "dsps_a11",
1263 .smd_int.flags = IRQF_TRIGGER_RISING,
1264 .smd_int.irq_id = -1,
1265 .smd_int.device_name = "smd_dev",
1266 .smd_int.dev_id = 0,
1267 .smd_int.out_bit_pos = 1,
1268 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1269 .smd_int.out_offset = 0x4080,
1270
1271 .smsm_int.irq_name = "dsps_a11_smsm",
1272 .smsm_int.flags = IRQF_TRIGGER_RISING,
1273 .smsm_int.irq_id = -1,
1274 .smsm_int.device_name = "smd_smsm",
1275 .smsm_int.dev_id = 0,
1276 .smsm_int.out_bit_pos = 1,
1277 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1278 .smsm_int.out_offset = 0x4094,
1279 },
1280 {
1281 .irq_config_id = SMD_WCNSS,
1282 .subsys_name = "wcnss",
1283 .edge = SMD_APPS_WCNSS,
1284
1285 .smd_int.irq_name = "wcnss_a11",
1286 .smd_int.flags = IRQF_TRIGGER_RISING,
1287 .smd_int.irq_id = -1,
1288 .smd_int.device_name = "smd_dev",
1289 .smd_int.dev_id = 0,
1290 .smd_int.out_bit_pos = 1 << 25,
1291 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1292 .smd_int.out_offset = 0x8,
1293
1294 .smsm_int.irq_name = "wcnss_a11_smsm",
1295 .smsm_int.flags = IRQF_TRIGGER_RISING,
1296 .smsm_int.irq_id = -1,
1297 .smsm_int.device_name = "smd_smsm",
1298 .smsm_int.dev_id = 0,
1299 .smsm_int.out_bit_pos = 1 << 23,
1300 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1301 .smsm_int.out_offset = 0x8,
1302 },
1303};
1304
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001305static struct smd_subsystem_restart_config smd_ssr_config = {
1306 .disable_smsm_reset_handshake = 1,
1307};
1308
Eric Holmberg023d25c2012-03-01 12:27:55 -07001309static struct smd_platform smd_platform_data = {
1310 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1311 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001312 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001313};
1314
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315struct platform_device msm_device_smd = {
1316 .name = "msm_smd",
1317 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001318 .resource = smd_resource,
1319 .num_resources = ARRAY_SIZE(smd_resource),
1320 .dev = {
1321 .platform_data = &smd_platform_data,
1322 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001323};
1324
1325struct platform_device msm_device_bam_dmux = {
1326 .name = "BAM_RMNT",
1327 .id = -1,
1328};
1329
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001330static struct msm_watchdog_pdata msm_watchdog_pdata = {
1331 .pet_time = 10000,
1332 .bark_time = 11000,
1333 .has_secure = true,
1334};
1335
1336struct platform_device msm8960_device_watchdog = {
1337 .name = "msm_watchdog",
1338 .id = -1,
1339 .dev = {
1340 .platform_data = &msm_watchdog_pdata,
1341 },
1342};
1343
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001344static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001345 {
1346 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001347 .flags = IORESOURCE_IRQ,
1348 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001349 {
1350 .start = 0x18320000,
1351 .end = 0x18320000 + SZ_1M - 1,
1352 .flags = IORESOURCE_MEM,
1353 },
1354};
1355
1356static struct msm_dmov_pdata msm_dmov_pdata = {
1357 .sd = 1,
1358 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001359};
1360
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001361struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362 .name = "msm_dmov",
1363 .id = -1,
1364 .resource = msm_dmov_resource,
1365 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001366 .dev = {
1367 .platform_data = &msm_dmov_pdata,
1368 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001369};
1370
1371static struct platform_device *msm_sdcc_devices[] __initdata = {
1372 &msm_device_sdc1,
1373 &msm_device_sdc2,
1374 &msm_device_sdc3,
1375 &msm_device_sdc4,
1376 &msm_device_sdc5,
1377};
1378
1379int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1380{
1381 struct platform_device *pdev;
1382
1383 if (controller < 1 || controller > 5)
1384 return -EINVAL;
1385
1386 pdev = msm_sdcc_devices[controller-1];
1387 pdev->dev.platform_data = plat;
1388 return platform_device_register(pdev);
1389}
1390
1391static struct resource resources_qup_i2c_gsbi4[] = {
1392 {
1393 .name = "gsbi_qup_i2c_addr",
1394 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001395 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 .flags = IORESOURCE_MEM,
1397 },
1398 {
1399 .name = "qup_phys_addr",
1400 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001401 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 .flags = IORESOURCE_MEM,
1403 },
1404 {
1405 .name = "qup_err_intr",
1406 .start = GSBI4_QUP_IRQ,
1407 .end = GSBI4_QUP_IRQ,
1408 .flags = IORESOURCE_IRQ,
1409 },
1410};
1411
1412struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1413 .name = "qup_i2c",
1414 .id = 4,
1415 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1416 .resource = resources_qup_i2c_gsbi4,
1417};
1418
1419static struct resource resources_qup_i2c_gsbi3[] = {
1420 {
1421 .name = "gsbi_qup_i2c_addr",
1422 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001423 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001424 .flags = IORESOURCE_MEM,
1425 },
1426 {
1427 .name = "qup_phys_addr",
1428 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001429 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001430 .flags = IORESOURCE_MEM,
1431 },
1432 {
1433 .name = "qup_err_intr",
1434 .start = GSBI3_QUP_IRQ,
1435 .end = GSBI3_QUP_IRQ,
1436 .flags = IORESOURCE_IRQ,
1437 },
1438};
1439
1440struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1441 .name = "qup_i2c",
1442 .id = 3,
1443 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1444 .resource = resources_qup_i2c_gsbi3,
1445};
1446
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001447static struct resource resources_qup_i2c_gsbi9[] = {
1448 {
1449 .name = "gsbi_qup_i2c_addr",
1450 .start = MSM_GSBI9_PHYS,
1451 .end = MSM_GSBI9_PHYS + 4 - 1,
1452 .flags = IORESOURCE_MEM,
1453 },
1454 {
1455 .name = "qup_phys_addr",
1456 .start = MSM_GSBI9_QUP_PHYS,
1457 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1458 .flags = IORESOURCE_MEM,
1459 },
1460 {
1461 .name = "qup_err_intr",
1462 .start = GSBI9_QUP_IRQ,
1463 .end = GSBI9_QUP_IRQ,
1464 .flags = IORESOURCE_IRQ,
1465 },
1466};
1467
1468struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1469 .name = "qup_i2c",
1470 .id = 0,
1471 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1472 .resource = resources_qup_i2c_gsbi9,
1473};
1474
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001475static struct resource resources_qup_i2c_gsbi10[] = {
1476 {
1477 .name = "gsbi_qup_i2c_addr",
1478 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001479 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001480 .flags = IORESOURCE_MEM,
1481 },
1482 {
1483 .name = "qup_phys_addr",
1484 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001485 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486 .flags = IORESOURCE_MEM,
1487 },
1488 {
1489 .name = "qup_err_intr",
1490 .start = GSBI10_QUP_IRQ,
1491 .end = GSBI10_QUP_IRQ,
1492 .flags = IORESOURCE_IRQ,
1493 },
1494};
1495
1496struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1497 .name = "qup_i2c",
1498 .id = 10,
1499 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1500 .resource = resources_qup_i2c_gsbi10,
1501};
1502
1503static struct resource resources_qup_i2c_gsbi12[] = {
1504 {
1505 .name = "gsbi_qup_i2c_addr",
1506 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001507 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001508 .flags = IORESOURCE_MEM,
1509 },
1510 {
1511 .name = "qup_phys_addr",
1512 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001513 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001514 .flags = IORESOURCE_MEM,
1515 },
1516 {
1517 .name = "qup_err_intr",
1518 .start = GSBI12_QUP_IRQ,
1519 .end = GSBI12_QUP_IRQ,
1520 .flags = IORESOURCE_IRQ,
1521 },
1522};
1523
1524struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1525 .name = "qup_i2c",
1526 .id = 12,
1527 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1528 .resource = resources_qup_i2c_gsbi12,
1529};
1530
1531#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001532static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001533 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001534 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301535 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001536 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301537 .flags = IORESOURCE_MEM,
1538 },
1539 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001540 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301541 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001542 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301543 .flags = IORESOURCE_MEM,
1544 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001545};
1546
Kevin Chanbb8ef862012-02-14 13:03:04 -08001547struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1548 .name = "msm_cam_i2c_mux",
1549 .id = 0,
1550 .resource = msm_cam_gsbi4_i2c_mux_resources,
1551 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1552};
Kevin Chanf6216f22011-10-25 18:40:11 -07001553
1554static struct resource msm_csiphy0_resources[] = {
1555 {
1556 .name = "csiphy",
1557 .start = 0x04800C00,
1558 .end = 0x04800C00 + SZ_1K - 1,
1559 .flags = IORESOURCE_MEM,
1560 },
1561 {
1562 .name = "csiphy",
1563 .start = CSIPHY_4LN_IRQ,
1564 .end = CSIPHY_4LN_IRQ,
1565 .flags = IORESOURCE_IRQ,
1566 },
1567};
1568
1569static struct resource msm_csiphy1_resources[] = {
1570 {
1571 .name = "csiphy",
1572 .start = 0x04801000,
1573 .end = 0x04801000 + SZ_1K - 1,
1574 .flags = IORESOURCE_MEM,
1575 },
1576 {
1577 .name = "csiphy",
1578 .start = MSM8960_CSIPHY_2LN_IRQ,
1579 .end = MSM8960_CSIPHY_2LN_IRQ,
1580 .flags = IORESOURCE_IRQ,
1581 },
1582};
1583
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001584static struct resource msm_csiphy2_resources[] = {
1585 {
1586 .name = "csiphy",
1587 .start = 0x04801400,
1588 .end = 0x04801400 + SZ_1K - 1,
1589 .flags = IORESOURCE_MEM,
1590 },
1591 {
1592 .name = "csiphy",
1593 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1594 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1595 .flags = IORESOURCE_IRQ,
1596 },
1597};
1598
Kevin Chanf6216f22011-10-25 18:40:11 -07001599struct platform_device msm8960_device_csiphy0 = {
1600 .name = "msm_csiphy",
1601 .id = 0,
1602 .resource = msm_csiphy0_resources,
1603 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1604};
1605
1606struct platform_device msm8960_device_csiphy1 = {
1607 .name = "msm_csiphy",
1608 .id = 1,
1609 .resource = msm_csiphy1_resources,
1610 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1611};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001612
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001613struct platform_device msm8960_device_csiphy2 = {
1614 .name = "msm_csiphy",
1615 .id = 2,
1616 .resource = msm_csiphy2_resources,
1617 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1618};
1619
Kevin Chanc8b52e82011-10-25 23:20:21 -07001620static struct resource msm_csid0_resources[] = {
1621 {
1622 .name = "csid",
1623 .start = 0x04800000,
1624 .end = 0x04800000 + SZ_1K - 1,
1625 .flags = IORESOURCE_MEM,
1626 },
1627 {
1628 .name = "csid",
1629 .start = CSI_0_IRQ,
1630 .end = CSI_0_IRQ,
1631 .flags = IORESOURCE_IRQ,
1632 },
1633};
1634
1635static struct resource msm_csid1_resources[] = {
1636 {
1637 .name = "csid",
1638 .start = 0x04800400,
1639 .end = 0x04800400 + SZ_1K - 1,
1640 .flags = IORESOURCE_MEM,
1641 },
1642 {
1643 .name = "csid",
1644 .start = CSI_1_IRQ,
1645 .end = CSI_1_IRQ,
1646 .flags = IORESOURCE_IRQ,
1647 },
1648};
1649
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001650static struct resource msm_csid2_resources[] = {
1651 {
1652 .name = "csid",
1653 .start = 0x04801800,
1654 .end = 0x04801800 + SZ_1K - 1,
1655 .flags = IORESOURCE_MEM,
1656 },
1657 {
1658 .name = "csid",
1659 .start = CSI_2_IRQ,
1660 .end = CSI_2_IRQ,
1661 .flags = IORESOURCE_IRQ,
1662 },
1663};
1664
Kevin Chanc8b52e82011-10-25 23:20:21 -07001665struct platform_device msm8960_device_csid0 = {
1666 .name = "msm_csid",
1667 .id = 0,
1668 .resource = msm_csid0_resources,
1669 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1670};
1671
1672struct platform_device msm8960_device_csid1 = {
1673 .name = "msm_csid",
1674 .id = 1,
1675 .resource = msm_csid1_resources,
1676 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1677};
Kevin Chane12c6672011-10-26 11:55:26 -07001678
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001679struct platform_device msm8960_device_csid2 = {
1680 .name = "msm_csid",
1681 .id = 2,
1682 .resource = msm_csid2_resources,
1683 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1684};
1685
Kevin Chane12c6672011-10-26 11:55:26 -07001686struct resource msm_ispif_resources[] = {
1687 {
1688 .name = "ispif",
1689 .start = 0x04800800,
1690 .end = 0x04800800 + SZ_1K - 1,
1691 .flags = IORESOURCE_MEM,
1692 },
1693 {
1694 .name = "ispif",
1695 .start = ISPIF_IRQ,
1696 .end = ISPIF_IRQ,
1697 .flags = IORESOURCE_IRQ,
1698 },
1699};
1700
1701struct platform_device msm8960_device_ispif = {
1702 .name = "msm_ispif",
1703 .id = 0,
1704 .resource = msm_ispif_resources,
1705 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1706};
Kevin Chan5827c552011-10-28 18:36:32 -07001707
1708static struct resource msm_vfe_resources[] = {
1709 {
1710 .name = "vfe32",
1711 .start = 0x04500000,
1712 .end = 0x04500000 + SZ_1M - 1,
1713 .flags = IORESOURCE_MEM,
1714 },
1715 {
1716 .name = "vfe32",
1717 .start = VFE_IRQ,
1718 .end = VFE_IRQ,
1719 .flags = IORESOURCE_IRQ,
1720 },
1721};
1722
1723struct platform_device msm8960_device_vfe = {
1724 .name = "msm_vfe",
1725 .id = 0,
1726 .resource = msm_vfe_resources,
1727 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1728};
Kevin Chana0853122011-11-07 19:48:44 -08001729
1730static struct resource msm_vpe_resources[] = {
1731 {
1732 .name = "vpe",
1733 .start = 0x05300000,
1734 .end = 0x05300000 + SZ_1M - 1,
1735 .flags = IORESOURCE_MEM,
1736 },
1737 {
1738 .name = "vpe",
1739 .start = VPE_IRQ,
1740 .end = VPE_IRQ,
1741 .flags = IORESOURCE_IRQ,
1742 },
1743};
1744
1745struct platform_device msm8960_device_vpe = {
1746 .name = "msm_vpe",
1747 .id = 0,
1748 .resource = msm_vpe_resources,
1749 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1750};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001751#endif
1752
Joel Nidera1261942011-09-12 16:30:09 +03001753#define MSM_TSIF0_PHYS (0x18200000)
1754#define MSM_TSIF1_PHYS (0x18201000)
1755#define MSM_TSIF_SIZE (0x200)
1756
1757#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1758 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1759#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1760 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1761#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1762 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1763#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1764 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1765#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1766 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1767#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1768 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1769#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1770 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1771#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1772 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1773
1774static const struct msm_gpio tsif0_gpios[] = {
1775 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1776 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1777 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1778 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1779};
1780
1781static const struct msm_gpio tsif1_gpios[] = {
1782 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1783 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1784 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1785 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1786};
1787
1788struct msm_tsif_platform_data tsif1_platform_data = {
1789 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1790 .gpios = tsif1_gpios,
1791 .tsif_pclk = "tsif_pclk",
1792 .tsif_ref_clk = "tsif_ref_clk",
1793};
1794
1795struct resource tsif1_resources[] = {
1796 [0] = {
1797 .flags = IORESOURCE_IRQ,
1798 .start = TSIF2_IRQ,
1799 .end = TSIF2_IRQ,
1800 },
1801 [1] = {
1802 .flags = IORESOURCE_MEM,
1803 .start = MSM_TSIF1_PHYS,
1804 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1805 },
1806 [2] = {
1807 .flags = IORESOURCE_DMA,
1808 .start = DMOV_TSIF_CHAN,
1809 .end = DMOV_TSIF_CRCI,
1810 },
1811};
1812
1813struct msm_tsif_platform_data tsif0_platform_data = {
1814 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1815 .gpios = tsif0_gpios,
1816 .tsif_pclk = "tsif_pclk",
1817 .tsif_ref_clk = "tsif_ref_clk",
1818};
1819struct resource tsif0_resources[] = {
1820 [0] = {
1821 .flags = IORESOURCE_IRQ,
1822 .start = TSIF1_IRQ,
1823 .end = TSIF1_IRQ,
1824 },
1825 [1] = {
1826 .flags = IORESOURCE_MEM,
1827 .start = MSM_TSIF0_PHYS,
1828 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1829 },
1830 [2] = {
1831 .flags = IORESOURCE_DMA,
1832 .start = DMOV_TSIF_CHAN,
1833 .end = DMOV_TSIF_CRCI,
1834 },
1835};
1836
1837struct platform_device msm_device_tsif[2] = {
1838 {
1839 .name = "msm_tsif",
1840 .id = 0,
1841 .num_resources = ARRAY_SIZE(tsif0_resources),
1842 .resource = tsif0_resources,
1843 .dev = {
1844 .platform_data = &tsif0_platform_data
1845 },
1846 },
1847 {
1848 .name = "msm_tsif",
1849 .id = 1,
1850 .num_resources = ARRAY_SIZE(tsif1_resources),
1851 .resource = tsif1_resources,
1852 .dev = {
1853 .platform_data = &tsif1_platform_data
1854 },
1855 }
1856};
1857
Jay Chokshi33c044a2011-12-07 13:05:40 -08001858static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001859 {
1860 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1861 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1862 .flags = IORESOURCE_MEM,
1863 },
1864};
1865
Jay Chokshi33c044a2011-12-07 13:05:40 -08001866struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001867 .name = "msm_ssbi",
1868 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001869 .resource = resources_ssbi_pmic,
1870 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001871};
1872
1873static struct resource resources_qup_spi_gsbi1[] = {
1874 {
1875 .name = "spi_base",
1876 .start = MSM_GSBI1_QUP_PHYS,
1877 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1878 .flags = IORESOURCE_MEM,
1879 },
1880 {
1881 .name = "gsbi_base",
1882 .start = MSM_GSBI1_PHYS,
1883 .end = MSM_GSBI1_PHYS + 4 - 1,
1884 .flags = IORESOURCE_MEM,
1885 },
1886 {
1887 .name = "spi_irq_in",
1888 .start = MSM8960_GSBI1_QUP_IRQ,
1889 .end = MSM8960_GSBI1_QUP_IRQ,
1890 .flags = IORESOURCE_IRQ,
1891 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001892 {
1893 .name = "spi_clk",
1894 .start = 9,
1895 .end = 9,
1896 .flags = IORESOURCE_IO,
1897 },
1898 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001899 .name = "spi_miso",
1900 .start = 7,
1901 .end = 7,
1902 .flags = IORESOURCE_IO,
1903 },
1904 {
1905 .name = "spi_mosi",
1906 .start = 6,
1907 .end = 6,
1908 .flags = IORESOURCE_IO,
1909 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001910 {
1911 .name = "spi_cs",
1912 .start = 8,
1913 .end = 8,
1914 .flags = IORESOURCE_IO,
1915 },
1916 {
1917 .name = "spi_cs1",
1918 .start = 14,
1919 .end = 14,
1920 .flags = IORESOURCE_IO,
1921 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001922};
1923
1924struct platform_device msm8960_device_qup_spi_gsbi1 = {
1925 .name = "spi_qsd",
1926 .id = 0,
1927 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1928 .resource = resources_qup_spi_gsbi1,
1929};
1930
1931struct platform_device msm_pcm = {
1932 .name = "msm-pcm-dsp",
1933 .id = -1,
1934};
1935
Kiran Kandi5e809b02012-01-31 00:24:33 -08001936struct platform_device msm_multi_ch_pcm = {
1937 .name = "msm-multi-ch-pcm-dsp",
1938 .id = -1,
1939};
1940
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001941struct platform_device msm_pcm_routing = {
1942 .name = "msm-pcm-routing",
1943 .id = -1,
1944};
1945
1946struct platform_device msm_cpudai0 = {
1947 .name = "msm-dai-q6",
1948 .id = 0x4000,
1949};
1950
1951struct platform_device msm_cpudai1 = {
1952 .name = "msm-dai-q6",
1953 .id = 0x4001,
1954};
1955
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001956struct platform_device msm8960_cpudai_slimbus_2_rx = {
1957 .name = "msm-dai-q6",
1958 .id = 0x4004,
1959};
1960
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001961struct platform_device msm8960_cpudai_slimbus_2_tx = {
1962 .name = "msm-dai-q6",
1963 .id = 0x4005,
1964};
1965
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001966struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001967 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001968 .id = 8,
1969};
1970
1971struct platform_device msm_cpudai_bt_rx = {
1972 .name = "msm-dai-q6",
1973 .id = 0x3000,
1974};
1975
1976struct platform_device msm_cpudai_bt_tx = {
1977 .name = "msm-dai-q6",
1978 .id = 0x3001,
1979};
1980
1981struct platform_device msm_cpudai_fm_rx = {
1982 .name = "msm-dai-q6",
1983 .id = 0x3004,
1984};
1985
1986struct platform_device msm_cpudai_fm_tx = {
1987 .name = "msm-dai-q6",
1988 .id = 0x3005,
1989};
1990
Helen Zeng0705a5f2011-10-14 15:29:52 -07001991struct platform_device msm_cpudai_incall_music_rx = {
1992 .name = "msm-dai-q6",
1993 .id = 0x8005,
1994};
1995
Helen Zenge3d716a2011-10-14 16:32:16 -07001996struct platform_device msm_cpudai_incall_record_rx = {
1997 .name = "msm-dai-q6",
1998 .id = 0x8004,
1999};
2000
2001struct platform_device msm_cpudai_incall_record_tx = {
2002 .name = "msm-dai-q6",
2003 .id = 0x8003,
2004};
2005
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002006/*
2007 * Machine specific data for AUX PCM Interface
2008 * which the driver will be unware of.
2009 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002010struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002011 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002012 .mode_8k = {
2013 .mode = AFE_PCM_CFG_MODE_PCM,
2014 .sync = AFE_PCM_CFG_SYNC_INT,
2015 .frame = AFE_PCM_CFG_FRM_256BPF,
2016 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2017 .slot = 0,
2018 .data = AFE_PCM_CFG_CDATAOE_MASTER,
2019 .pcm_clk_rate = 2048000,
2020 },
2021 .mode_16k = {
2022 .mode = AFE_PCM_CFG_MODE_PCM,
2023 .sync = AFE_PCM_CFG_SYNC_INT,
2024 .frame = AFE_PCM_CFG_FRM_256BPF,
2025 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2026 .slot = 0,
2027 .data = AFE_PCM_CFG_CDATAOE_MASTER,
2028 .pcm_clk_rate = 4096000,
2029 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002030};
2031
2032struct platform_device msm_cpudai_auxpcm_rx = {
2033 .name = "msm-dai-q6",
2034 .id = 2,
2035 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002036 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002037 },
2038};
2039
2040struct platform_device msm_cpudai_auxpcm_tx = {
2041 .name = "msm-dai-q6",
2042 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002043 .dev = {
2044 .platform_data = &auxpcm_pdata,
2045 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002046};
2047
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002048struct platform_device msm_cpu_fe = {
2049 .name = "msm-dai-fe",
2050 .id = -1,
2051};
2052
2053struct platform_device msm_stub_codec = {
2054 .name = "msm-stub-codec",
2055 .id = 1,
2056};
2057
2058struct platform_device msm_voice = {
2059 .name = "msm-pcm-voice",
2060 .id = -1,
2061};
2062
2063struct platform_device msm_voip = {
2064 .name = "msm-voip-dsp",
2065 .id = -1,
2066};
2067
2068struct platform_device msm_lpa_pcm = {
2069 .name = "msm-pcm-lpa",
2070 .id = -1,
2071};
2072
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302073struct platform_device msm_compr_dsp = {
2074 .name = "msm-compr-dsp",
2075 .id = -1,
2076};
2077
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002078struct platform_device msm_pcm_hostless = {
2079 .name = "msm-pcm-hostless",
2080 .id = -1,
2081};
2082
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302083struct platform_device msm_cpudai_afe_01_rx = {
2084 .name = "msm-dai-q6",
2085 .id = 0xE0,
2086};
2087
2088struct platform_device msm_cpudai_afe_01_tx = {
2089 .name = "msm-dai-q6",
2090 .id = 0xF0,
2091};
2092
2093struct platform_device msm_cpudai_afe_02_rx = {
2094 .name = "msm-dai-q6",
2095 .id = 0xF1,
2096};
2097
2098struct platform_device msm_cpudai_afe_02_tx = {
2099 .name = "msm-dai-q6",
2100 .id = 0xE1,
2101};
2102
2103struct platform_device msm_pcm_afe = {
2104 .name = "msm-pcm-afe",
2105 .id = -1,
2106};
2107
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002108static struct fs_driver_data gfx2d0_fs_data = {
2109 .clks = (struct fs_clk_data[]){
2110 { .name = "core_clk" },
2111 { .name = "iface_clk" },
2112 { 0 }
2113 },
2114 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002115};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002116
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002117static struct fs_driver_data gfx2d1_fs_data = {
2118 .clks = (struct fs_clk_data[]){
2119 { .name = "core_clk" },
2120 { .name = "iface_clk" },
2121 { 0 }
2122 },
2123 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2124};
2125
2126static struct fs_driver_data gfx3d_fs_data = {
2127 .clks = (struct fs_clk_data[]){
2128 { .name = "core_clk", .reset_rate = 27000000 },
2129 { .name = "iface_clk" },
2130 { 0 }
2131 },
2132 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2133};
2134
2135static struct fs_driver_data ijpeg_fs_data = {
2136 .clks = (struct fs_clk_data[]){
2137 { .name = "core_clk" },
2138 { .name = "iface_clk" },
2139 { .name = "bus_clk" },
2140 { 0 }
2141 },
2142 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2143};
2144
2145static struct fs_driver_data mdp_fs_data = {
2146 .clks = (struct fs_clk_data[]){
2147 { .name = "core_clk" },
2148 { .name = "iface_clk" },
2149 { .name = "bus_clk" },
2150 { .name = "vsync_clk" },
2151 { .name = "lut_clk" },
2152 { .name = "tv_src_clk" },
2153 { .name = "tv_clk" },
2154 { 0 }
2155 },
2156 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2157 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2158};
2159
2160static struct fs_driver_data rot_fs_data = {
2161 .clks = (struct fs_clk_data[]){
2162 { .name = "core_clk" },
2163 { .name = "iface_clk" },
2164 { .name = "bus_clk" },
2165 { 0 }
2166 },
2167 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2168};
2169
2170static struct fs_driver_data ved_fs_data = {
2171 .clks = (struct fs_clk_data[]){
2172 { .name = "core_clk" },
2173 { .name = "iface_clk" },
2174 { .name = "bus_clk" },
2175 { 0 }
2176 },
2177 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2178 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2179};
2180
2181static struct fs_driver_data vfe_fs_data = {
2182 .clks = (struct fs_clk_data[]){
2183 { .name = "core_clk" },
2184 { .name = "iface_clk" },
2185 { .name = "bus_clk" },
2186 { 0 }
2187 },
2188 .bus_port0 = MSM_BUS_MASTER_VFE,
2189};
2190
2191static struct fs_driver_data vpe_fs_data = {
2192 .clks = (struct fs_clk_data[]){
2193 { .name = "core_clk" },
2194 { .name = "iface_clk" },
2195 { .name = "bus_clk" },
2196 { 0 }
2197 },
2198 .bus_port0 = MSM_BUS_MASTER_VPE,
2199};
2200
2201struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002202 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002203 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002204 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002205 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2206 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002207 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2208 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2209 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002210 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002211};
2212unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002213
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002214#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002215static struct msm_bus_vectors rotator_init_vectors[] = {
2216 {
2217 .src = MSM_BUS_MASTER_ROTATOR,
2218 .dst = MSM_BUS_SLAVE_EBI_CH0,
2219 .ab = 0,
2220 .ib = 0,
2221 },
2222};
2223
2224static struct msm_bus_vectors rotator_ui_vectors[] = {
2225 {
2226 .src = MSM_BUS_MASTER_ROTATOR,
2227 .dst = MSM_BUS_SLAVE_EBI_CH0,
2228 .ab = (1024 * 600 * 4 * 2 * 60),
2229 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2230 },
2231};
2232
2233static struct msm_bus_vectors rotator_vga_vectors[] = {
2234 {
2235 .src = MSM_BUS_MASTER_ROTATOR,
2236 .dst = MSM_BUS_SLAVE_EBI_CH0,
2237 .ab = (640 * 480 * 2 * 2 * 30),
2238 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2239 },
2240};
2241static struct msm_bus_vectors rotator_720p_vectors[] = {
2242 {
2243 .src = MSM_BUS_MASTER_ROTATOR,
2244 .dst = MSM_BUS_SLAVE_EBI_CH0,
2245 .ab = (1280 * 736 * 2 * 2 * 30),
2246 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2247 },
2248};
2249
2250static struct msm_bus_vectors rotator_1080p_vectors[] = {
2251 {
2252 .src = MSM_BUS_MASTER_ROTATOR,
2253 .dst = MSM_BUS_SLAVE_EBI_CH0,
2254 .ab = (1920 * 1088 * 2 * 2 * 30),
2255 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2256 },
2257};
2258
2259static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2260 {
2261 ARRAY_SIZE(rotator_init_vectors),
2262 rotator_init_vectors,
2263 },
2264 {
2265 ARRAY_SIZE(rotator_ui_vectors),
2266 rotator_ui_vectors,
2267 },
2268 {
2269 ARRAY_SIZE(rotator_vga_vectors),
2270 rotator_vga_vectors,
2271 },
2272 {
2273 ARRAY_SIZE(rotator_720p_vectors),
2274 rotator_720p_vectors,
2275 },
2276 {
2277 ARRAY_SIZE(rotator_1080p_vectors),
2278 rotator_1080p_vectors,
2279 },
2280};
2281
2282struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2283 rotator_bus_scale_usecases,
2284 ARRAY_SIZE(rotator_bus_scale_usecases),
2285 .name = "rotator",
2286};
2287
2288void __init msm_rotator_update_bus_vectors(unsigned int xres,
2289 unsigned int yres)
2290{
2291 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2292 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2293}
2294
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002295#define ROTATOR_HW_BASE 0x04E00000
2296static struct resource resources_msm_rotator[] = {
2297 {
2298 .start = ROTATOR_HW_BASE,
2299 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2300 .flags = IORESOURCE_MEM,
2301 },
2302 {
2303 .start = ROT_IRQ,
2304 .end = ROT_IRQ,
2305 .flags = IORESOURCE_IRQ,
2306 },
2307};
2308
2309static struct msm_rot_clocks rotator_clocks[] = {
2310 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002311 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002312 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002313 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002314 },
2315 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002316 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002317 .clk_type = ROTATOR_PCLK,
2318 .clk_rate = 0,
2319 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002320};
2321
2322static struct msm_rotator_platform_data rotator_pdata = {
2323 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2324 .hardware_version_number = 0x01020309,
2325 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002326#ifdef CONFIG_MSM_BUS_SCALING
2327 .bus_scale_table = &rotator_bus_scale_pdata,
2328#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002329};
2330
2331struct platform_device msm_rotator_device = {
2332 .name = "msm_rotator",
2333 .id = 0,
2334 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2335 .resource = resources_msm_rotator,
2336 .dev = {
2337 .platform_data = &rotator_pdata,
2338 },
2339};
Olav Hauganef95ae32012-05-15 09:50:30 -07002340
2341void __init msm_rotator_set_split_iommu_domain(void)
2342{
2343 rotator_pdata.rot_iommu_split_domain = 1;
2344}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002345#endif
2346
2347#define MIPI_DSI_HW_BASE 0x04700000
2348#define MDP_HW_BASE 0x05100000
2349
2350static struct resource msm_mipi_dsi1_resources[] = {
2351 {
2352 .name = "mipi_dsi",
2353 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002354 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002355 .flags = IORESOURCE_MEM,
2356 },
2357 {
2358 .start = DSI1_IRQ,
2359 .end = DSI1_IRQ,
2360 .flags = IORESOURCE_IRQ,
2361 },
2362};
2363
2364struct platform_device msm_mipi_dsi1_device = {
2365 .name = "mipi_dsi",
2366 .id = 1,
2367 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2368 .resource = msm_mipi_dsi1_resources,
2369};
2370
2371static struct resource msm_mdp_resources[] = {
2372 {
2373 .name = "mdp",
2374 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002375 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002376 .flags = IORESOURCE_MEM,
2377 },
2378 {
2379 .start = MDP_IRQ,
2380 .end = MDP_IRQ,
2381 .flags = IORESOURCE_IRQ,
2382 },
2383};
2384
2385static struct platform_device msm_mdp_device = {
2386 .name = "mdp",
2387 .id = 0,
2388 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2389 .resource = msm_mdp_resources,
2390};
2391
2392static void __init msm_register_device(struct platform_device *pdev, void *data)
2393{
2394 int ret;
2395
2396 pdev->dev.platform_data = data;
2397 ret = platform_device_register(pdev);
2398 if (ret)
2399 dev_err(&pdev->dev,
2400 "%s: platform_device_register() failed = %d\n",
2401 __func__, ret);
2402}
2403
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002404#ifdef CONFIG_MSM_BUS_SCALING
2405static struct platform_device msm_dtv_device = {
2406 .name = "dtv",
2407 .id = 0,
2408};
2409#endif
2410
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002411struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002412 .name = "lvds",
2413 .id = 0,
2414};
2415
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002416void __init msm_fb_register_device(char *name, void *data)
2417{
2418 if (!strncmp(name, "mdp", 3))
2419 msm_register_device(&msm_mdp_device, data);
2420 else if (!strncmp(name, "mipi_dsi", 8))
2421 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002422 else if (!strncmp(name, "lvds", 4))
2423 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002424#ifdef CONFIG_MSM_BUS_SCALING
2425 else if (!strncmp(name, "dtv", 3))
2426 msm_register_device(&msm_dtv_device, data);
2427#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002428 else
2429 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2430}
2431
2432static struct resource resources_sps[] = {
2433 {
2434 .name = "pipe_mem",
2435 .start = 0x12800000,
2436 .end = 0x12800000 + 0x4000 - 1,
2437 .flags = IORESOURCE_MEM,
2438 },
2439 {
2440 .name = "bamdma_dma",
2441 .start = 0x12240000,
2442 .end = 0x12240000 + 0x1000 - 1,
2443 .flags = IORESOURCE_MEM,
2444 },
2445 {
2446 .name = "bamdma_bam",
2447 .start = 0x12244000,
2448 .end = 0x12244000 + 0x4000 - 1,
2449 .flags = IORESOURCE_MEM,
2450 },
2451 {
2452 .name = "bamdma_irq",
2453 .start = SPS_BAM_DMA_IRQ,
2454 .end = SPS_BAM_DMA_IRQ,
2455 .flags = IORESOURCE_IRQ,
2456 },
2457};
2458
2459struct msm_sps_platform_data msm_sps_pdata = {
2460 .bamdma_restricted_pipes = 0x06,
2461};
2462
2463struct platform_device msm_device_sps = {
2464 .name = "msm_sps",
2465 .id = -1,
2466 .num_resources = ARRAY_SIZE(resources_sps),
2467 .resource = resources_sps,
2468 .dev.platform_data = &msm_sps_pdata,
2469};
2470
2471#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002472static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002473 [1] = MSM_GPIO_TO_INT(46),
2474 [2] = MSM_GPIO_TO_INT(150),
2475 [4] = MSM_GPIO_TO_INT(103),
2476 [5] = MSM_GPIO_TO_INT(104),
2477 [6] = MSM_GPIO_TO_INT(105),
2478 [7] = MSM_GPIO_TO_INT(106),
2479 [8] = MSM_GPIO_TO_INT(107),
2480 [9] = MSM_GPIO_TO_INT(7),
2481 [10] = MSM_GPIO_TO_INT(11),
2482 [11] = MSM_GPIO_TO_INT(15),
2483 [12] = MSM_GPIO_TO_INT(19),
2484 [13] = MSM_GPIO_TO_INT(23),
2485 [14] = MSM_GPIO_TO_INT(27),
2486 [15] = MSM_GPIO_TO_INT(31),
2487 [16] = MSM_GPIO_TO_INT(35),
2488 [19] = MSM_GPIO_TO_INT(90),
2489 [20] = MSM_GPIO_TO_INT(92),
2490 [23] = MSM_GPIO_TO_INT(85),
2491 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002492 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002493 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002494 [29] = MSM_GPIO_TO_INT(10),
2495 [30] = MSM_GPIO_TO_INT(102),
2496 [31] = MSM_GPIO_TO_INT(81),
2497 [32] = MSM_GPIO_TO_INT(78),
2498 [33] = MSM_GPIO_TO_INT(94),
2499 [34] = MSM_GPIO_TO_INT(72),
2500 [35] = MSM_GPIO_TO_INT(39),
2501 [36] = MSM_GPIO_TO_INT(43),
2502 [37] = MSM_GPIO_TO_INT(61),
2503 [38] = MSM_GPIO_TO_INT(50),
2504 [39] = MSM_GPIO_TO_INT(42),
2505 [41] = MSM_GPIO_TO_INT(62),
2506 [42] = MSM_GPIO_TO_INT(76),
2507 [43] = MSM_GPIO_TO_INT(75),
2508 [44] = MSM_GPIO_TO_INT(70),
2509 [45] = MSM_GPIO_TO_INT(69),
2510 [46] = MSM_GPIO_TO_INT(67),
2511 [47] = MSM_GPIO_TO_INT(65),
2512 [48] = MSM_GPIO_TO_INT(58),
2513 [49] = MSM_GPIO_TO_INT(54),
2514 [50] = MSM_GPIO_TO_INT(52),
2515 [51] = MSM_GPIO_TO_INT(49),
2516 [52] = MSM_GPIO_TO_INT(40),
2517 [53] = MSM_GPIO_TO_INT(37),
2518 [54] = MSM_GPIO_TO_INT(24),
2519 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002520};
2521
Praveen Chidambaram78499012011-11-01 17:15:17 -06002522static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002523 TLMM_MSM_SUMMARY_IRQ,
2524 RPM_APCC_CPU0_GP_HIGH_IRQ,
2525 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2526 RPM_APCC_CPU0_GP_LOW_IRQ,
2527 RPM_APCC_CPU0_WAKE_UP_IRQ,
2528 RPM_APCC_CPU1_GP_HIGH_IRQ,
2529 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2530 RPM_APCC_CPU1_GP_LOW_IRQ,
2531 RPM_APCC_CPU1_WAKE_UP_IRQ,
2532 MSS_TO_APPS_IRQ_0,
2533 MSS_TO_APPS_IRQ_1,
2534 MSS_TO_APPS_IRQ_2,
2535 MSS_TO_APPS_IRQ_3,
2536 MSS_TO_APPS_IRQ_4,
2537 MSS_TO_APPS_IRQ_5,
2538 MSS_TO_APPS_IRQ_6,
2539 MSS_TO_APPS_IRQ_7,
2540 MSS_TO_APPS_IRQ_8,
2541 MSS_TO_APPS_IRQ_9,
2542 LPASS_SCSS_GP_LOW_IRQ,
2543 LPASS_SCSS_GP_MEDIUM_IRQ,
2544 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002545 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002546 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002547 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002548 RIVA_APPS_WLAN_SMSM_IRQ,
2549 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2550 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002551};
2552
Praveen Chidambaram78499012011-11-01 17:15:17 -06002553struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002554 .irqs_m2a = msm_mpm_irqs_m2a,
2555 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2556 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2557 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2558 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2559 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2560 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2561 .mpm_apps_ipc_val = BIT(1),
2562 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2563
2564};
2565#endif
2566
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002567#define LPASS_SLIMBUS_PHYS 0x28080000
2568#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002569#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570/* Board info for the slimbus slave device */
2571static struct resource slimbus_res[] = {
2572 {
2573 .start = LPASS_SLIMBUS_PHYS,
2574 .end = LPASS_SLIMBUS_PHYS + 8191,
2575 .flags = IORESOURCE_MEM,
2576 .name = "slimbus_physical",
2577 },
2578 {
2579 .start = LPASS_SLIMBUS_BAM_PHYS,
2580 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2581 .flags = IORESOURCE_MEM,
2582 .name = "slimbus_bam_physical",
2583 },
2584 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002585 .start = LPASS_SLIMBUS_SLEW,
2586 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2587 .flags = IORESOURCE_MEM,
2588 .name = "slimbus_slew_reg",
2589 },
2590 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002591 .start = SLIMBUS0_CORE_EE1_IRQ,
2592 .end = SLIMBUS0_CORE_EE1_IRQ,
2593 .flags = IORESOURCE_IRQ,
2594 .name = "slimbus_irq",
2595 },
2596 {
2597 .start = SLIMBUS0_BAM_EE1_IRQ,
2598 .end = SLIMBUS0_BAM_EE1_IRQ,
2599 .flags = IORESOURCE_IRQ,
2600 .name = "slimbus_bam_irq",
2601 },
2602};
2603
2604struct platform_device msm_slim_ctrl = {
2605 .name = "msm_slim_ctrl",
2606 .id = 1,
2607 .num_resources = ARRAY_SIZE(slimbus_res),
2608 .resource = slimbus_res,
2609 .dev = {
2610 .coherent_dma_mask = 0xffffffffULL,
2611 },
2612};
2613
Lucille Sylvester6e362412011-12-09 16:21:42 -07002614static struct msm_dcvs_freq_entry grp3d_freq[] = {
2615 {0, 0, 333932},
2616 {0, 0, 497532},
2617 {0, 0, 707610},
2618 {0, 0, 844545},
2619};
2620
2621static struct msm_dcvs_freq_entry grp2d_freq[] = {
2622 {0, 0, 86000},
2623 {0, 0, 200000},
2624};
2625
2626static struct msm_dcvs_core_info grp3d_core_info = {
2627 .freq_tbl = &grp3d_freq[0],
2628 .core_param = {
2629 .max_time_us = 100000,
2630 .num_freq = ARRAY_SIZE(grp3d_freq),
2631 },
2632 .algo_param = {
2633 .slack_time_us = 39000,
2634 .disable_pc_threshold = 86000,
2635 .ss_window_size = 1000000,
2636 .ss_util_pct = 95,
2637 .em_max_util_pct = 97,
2638 .ss_iobusy_conv = 100,
2639 },
2640};
2641
2642static struct msm_dcvs_core_info grp2d_core_info = {
2643 .freq_tbl = &grp2d_freq[0],
2644 .core_param = {
2645 .max_time_us = 100000,
2646 .num_freq = ARRAY_SIZE(grp2d_freq),
2647 },
2648 .algo_param = {
2649 .slack_time_us = 39000,
2650 .disable_pc_threshold = 90000,
2651 .ss_window_size = 1000000,
2652 .ss_util_pct = 90,
2653 .em_max_util_pct = 95,
2654 },
2655};
2656
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002657#ifdef CONFIG_MSM_BUS_SCALING
2658static struct msm_bus_vectors grp3d_init_vectors[] = {
2659 {
2660 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2661 .dst = MSM_BUS_SLAVE_EBI_CH0,
2662 .ab = 0,
2663 .ib = 0,
2664 },
2665};
2666
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002667static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002668 {
2669 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2670 .dst = MSM_BUS_SLAVE_EBI_CH0,
2671 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002672 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002673 },
2674};
2675
2676static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2677 {
2678 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2679 .dst = MSM_BUS_SLAVE_EBI_CH0,
2680 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002681 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002682 },
2683};
2684
2685static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2686 {
2687 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2688 .dst = MSM_BUS_SLAVE_EBI_CH0,
2689 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002690 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002691 },
2692};
2693
2694static struct msm_bus_vectors grp3d_max_vectors[] = {
2695 {
2696 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2697 .dst = MSM_BUS_SLAVE_EBI_CH0,
2698 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002699 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002700 },
2701};
2702
2703static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2704 {
2705 ARRAY_SIZE(grp3d_init_vectors),
2706 grp3d_init_vectors,
2707 },
2708 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002709 ARRAY_SIZE(grp3d_low_vectors),
2710 grp3d_low_vectors,
2711 },
2712 {
2713 ARRAY_SIZE(grp3d_nominal_low_vectors),
2714 grp3d_nominal_low_vectors,
2715 },
2716 {
2717 ARRAY_SIZE(grp3d_nominal_high_vectors),
2718 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002719 },
2720 {
2721 ARRAY_SIZE(grp3d_max_vectors),
2722 grp3d_max_vectors,
2723 },
2724};
2725
2726static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2727 grp3d_bus_scale_usecases,
2728 ARRAY_SIZE(grp3d_bus_scale_usecases),
2729 .name = "grp3d",
2730};
2731
2732static struct msm_bus_vectors grp2d0_init_vectors[] = {
2733 {
2734 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2735 .dst = MSM_BUS_SLAVE_EBI_CH0,
2736 .ab = 0,
2737 .ib = 0,
2738 },
2739};
2740
Lucille Sylvester808eca22011-11-03 10:26:29 -07002741static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002742 {
2743 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2744 .dst = MSM_BUS_SLAVE_EBI_CH0,
2745 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002746 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002747 },
2748};
2749
Lucille Sylvester808eca22011-11-03 10:26:29 -07002750static struct msm_bus_vectors grp2d0_max_vectors[] = {
2751 {
2752 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2753 .dst = MSM_BUS_SLAVE_EBI_CH0,
2754 .ab = 0,
2755 .ib = KGSL_CONVERT_TO_MBPS(2048),
2756 },
2757};
2758
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002759static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2760 {
2761 ARRAY_SIZE(grp2d0_init_vectors),
2762 grp2d0_init_vectors,
2763 },
2764 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002765 ARRAY_SIZE(grp2d0_nominal_vectors),
2766 grp2d0_nominal_vectors,
2767 },
2768 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002769 ARRAY_SIZE(grp2d0_max_vectors),
2770 grp2d0_max_vectors,
2771 },
2772};
2773
2774struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2775 grp2d0_bus_scale_usecases,
2776 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2777 .name = "grp2d0",
2778};
2779
2780static struct msm_bus_vectors grp2d1_init_vectors[] = {
2781 {
2782 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2783 .dst = MSM_BUS_SLAVE_EBI_CH0,
2784 .ab = 0,
2785 .ib = 0,
2786 },
2787};
2788
Lucille Sylvester808eca22011-11-03 10:26:29 -07002789static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002790 {
2791 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2792 .dst = MSM_BUS_SLAVE_EBI_CH0,
2793 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002794 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002795 },
2796};
2797
Lucille Sylvester808eca22011-11-03 10:26:29 -07002798static struct msm_bus_vectors grp2d1_max_vectors[] = {
2799 {
2800 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2801 .dst = MSM_BUS_SLAVE_EBI_CH0,
2802 .ab = 0,
2803 .ib = KGSL_CONVERT_TO_MBPS(2048),
2804 },
2805};
2806
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002807static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2808 {
2809 ARRAY_SIZE(grp2d1_init_vectors),
2810 grp2d1_init_vectors,
2811 },
2812 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002813 ARRAY_SIZE(grp2d1_nominal_vectors),
2814 grp2d1_nominal_vectors,
2815 },
2816 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002817 ARRAY_SIZE(grp2d1_max_vectors),
2818 grp2d1_max_vectors,
2819 },
2820};
2821
2822struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2823 grp2d1_bus_scale_usecases,
2824 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2825 .name = "grp2d1",
2826};
2827#endif
2828
2829static struct resource kgsl_3d0_resources[] = {
2830 {
2831 .name = KGSL_3D0_REG_MEMORY,
2832 .start = 0x04300000, /* GFX3D address */
2833 .end = 0x0431ffff,
2834 .flags = IORESOURCE_MEM,
2835 },
2836 {
2837 .name = KGSL_3D0_IRQ,
2838 .start = GFX3D_IRQ,
2839 .end = GFX3D_IRQ,
2840 .flags = IORESOURCE_IRQ,
2841 },
2842};
2843
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002844static const struct kgsl_iommu_ctx kgsl_3d0_iommu_ctxs[] = {
2845 { "gfx3d_user", 0 },
2846 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002847};
2848
2849static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2850 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002851 .iommu_ctxs = kgsl_3d0_iommu_ctxs,
2852 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002853 .physstart = 0x07C00000,
2854 .physend = 0x07C00000 + SZ_1M - 1,
2855 },
2856};
2857
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002858static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002859 .pwrlevel = {
2860 {
2861 .gpu_freq = 400000000,
2862 .bus_freq = 4,
2863 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002864 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002865 {
2866 .gpu_freq = 300000000,
2867 .bus_freq = 3,
2868 .io_fraction = 33,
2869 },
2870 {
2871 .gpu_freq = 200000000,
2872 .bus_freq = 2,
2873 .io_fraction = 100,
2874 },
2875 {
2876 .gpu_freq = 128000000,
2877 .bus_freq = 1,
2878 .io_fraction = 100,
2879 },
2880 {
2881 .gpu_freq = 27000000,
2882 .bus_freq = 0,
2883 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002884 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002885 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002886 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002887 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002888 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002889 .nap_allowed = true,
2890 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002891#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002892 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002893#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002894 .iommu_data = kgsl_3d0_iommu_data,
2895 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002896 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002897};
2898
2899struct platform_device msm_kgsl_3d0 = {
2900 .name = "kgsl-3d0",
2901 .id = 0,
2902 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2903 .resource = kgsl_3d0_resources,
2904 .dev = {
2905 .platform_data = &kgsl_3d0_pdata,
2906 },
2907};
2908
2909static struct resource kgsl_2d0_resources[] = {
2910 {
2911 .name = KGSL_2D0_REG_MEMORY,
2912 .start = 0x04100000, /* Z180 base address */
2913 .end = 0x04100FFF,
2914 .flags = IORESOURCE_MEM,
2915 },
2916 {
2917 .name = KGSL_2D0_IRQ,
2918 .start = GFX2D0_IRQ,
2919 .end = GFX2D0_IRQ,
2920 .flags = IORESOURCE_IRQ,
2921 },
2922};
2923
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002924static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
2925 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002926};
2927
2928static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2929 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002930 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
2931 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002932 .physstart = 0x07D00000,
2933 .physend = 0x07D00000 + SZ_1M - 1,
2934 },
2935};
2936
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002937static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002938 .pwrlevel = {
2939 {
2940 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002941 .bus_freq = 2,
2942 },
2943 {
2944 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002945 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002946 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002947 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002948 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002949 .bus_freq = 0,
2950 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002951 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002952 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002953 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002954 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002955 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002956 .nap_allowed = true,
2957 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002958#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002959 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002960#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002961 .iommu_data = kgsl_2d0_iommu_data,
2962 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002963 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002964};
2965
2966struct platform_device msm_kgsl_2d0 = {
2967 .name = "kgsl-2d0",
2968 .id = 0,
2969 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2970 .resource = kgsl_2d0_resources,
2971 .dev = {
2972 .platform_data = &kgsl_2d0_pdata,
2973 },
2974};
2975
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002976static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
2977 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002978};
2979
2980static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2981 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002982 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
2983 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002984 .physstart = 0x07E00000,
2985 .physend = 0x07E00000 + SZ_1M - 1,
2986 },
2987};
2988
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002989static struct resource kgsl_2d1_resources[] = {
2990 {
2991 .name = KGSL_2D1_REG_MEMORY,
2992 .start = 0x04200000, /* Z180 device 1 base address */
2993 .end = 0x04200FFF,
2994 .flags = IORESOURCE_MEM,
2995 },
2996 {
2997 .name = KGSL_2D1_IRQ,
2998 .start = GFX2D1_IRQ,
2999 .end = GFX2D1_IRQ,
3000 .flags = IORESOURCE_IRQ,
3001 },
3002};
3003
3004static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003005 .pwrlevel = {
3006 {
3007 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003008 .bus_freq = 2,
3009 },
3010 {
3011 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003012 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003013 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003014 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003015 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003016 .bus_freq = 0,
3017 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003018 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003019 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003020 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003021 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003022 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003023 .nap_allowed = true,
3024 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003025#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003026 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003027#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003028 .iommu_data = kgsl_2d1_iommu_data,
3029 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003030 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003031};
3032
3033struct platform_device msm_kgsl_2d1 = {
3034 .name = "kgsl-2d1",
3035 .id = 1,
3036 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3037 .resource = kgsl_2d1_resources,
3038 .dev = {
3039 .platform_data = &kgsl_2d1_pdata,
3040 },
3041};
3042
3043#ifdef CONFIG_MSM_GEMINI
3044static struct resource msm_gemini_resources[] = {
3045 {
3046 .start = 0x04600000,
3047 .end = 0x04600000 + SZ_1M - 1,
3048 .flags = IORESOURCE_MEM,
3049 },
3050 {
3051 .start = JPEG_IRQ,
3052 .end = JPEG_IRQ,
3053 .flags = IORESOURCE_IRQ,
3054 },
3055};
3056
3057struct platform_device msm8960_gemini_device = {
3058 .name = "msm_gemini",
3059 .resource = msm_gemini_resources,
3060 .num_resources = ARRAY_SIZE(msm_gemini_resources),
3061};
3062#endif
3063
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003064#ifdef CONFIG_MSM_MERCURY
3065static struct resource msm_mercury_resources[] = {
3066 {
3067 .start = 0x05000000,
3068 .end = 0x05000000 + SZ_1M - 1,
3069 .name = "mercury_resource_base",
3070 .flags = IORESOURCE_MEM,
3071 },
3072 {
3073 .start = JPEGD_IRQ,
3074 .end = JPEGD_IRQ,
3075 .flags = IORESOURCE_IRQ,
3076 },
3077};
3078struct platform_device msm8960_mercury_device = {
3079 .name = "msm_mercury",
3080 .resource = msm_mercury_resources,
3081 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3082};
3083#endif
3084
Praveen Chidambaram78499012011-11-01 17:15:17 -06003085struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3086 .reg_base_addrs = {
3087 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3088 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3089 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3090 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3091 },
3092 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003093 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003094 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003095 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3096 .ipc_rpm_val = 4,
3097 .target_id = {
3098 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3099 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3100 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3101 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3102 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3103 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3104 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3105 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3106 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3107 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3108 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3109 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3110 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3111 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3112 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3113 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3114 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3115 APPS_FABRIC_CFG_HALT, 2),
3116 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3117 APPS_FABRIC_CFG_CLKMOD, 3),
3118 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3119 APPS_FABRIC_CFG_IOCTL, 1),
3120 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3121 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3122 SYS_FABRIC_CFG_HALT, 2),
3123 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3124 SYS_FABRIC_CFG_CLKMOD, 3),
3125 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3126 SYS_FABRIC_CFG_IOCTL, 1),
3127 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3128 SYSTEM_FABRIC_ARB, 29),
3129 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3130 MMSS_FABRIC_CFG_HALT, 2),
3131 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3132 MMSS_FABRIC_CFG_CLKMOD, 3),
3133 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3134 MMSS_FABRIC_CFG_IOCTL, 1),
3135 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3136 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3137 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3138 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3139 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3140 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3141 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3142 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3143 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3144 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3145 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3146 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3147 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3148 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3149 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3150 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3151 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3152 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3153 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3154 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3155 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3156 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3157 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3158 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3159 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3160 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3161 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3162 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3163 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3164 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3165 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3166 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3167 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3168 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3169 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3170 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3171 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3172 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3173 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3174 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3175 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3176 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3177 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3178 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3179 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3180 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3181 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3182 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3183 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3184 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3185 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3186 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3187 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3188 },
3189 .target_status = {
3190 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3191 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3192 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3193 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3194 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3195 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3196 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3197 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3198 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3199 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3200 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3201 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3202 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3203 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3204 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3205 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3206 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3207 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3208 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3209 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3210 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3211 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3212 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3213 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3214 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3215 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3216 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3217 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3218 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3219 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3220 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3221 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3222 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3223 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3224 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3225 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3226 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3227 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3228 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3229 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3230 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3231 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3232 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3233 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3234 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3235 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3236 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3237 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3238 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3239 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3240 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3241 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3242 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3243 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3244 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3245 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3246 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3247 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3248 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3249 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3250 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3251 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3252 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3253 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3254 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3255 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3256 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3257 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3258 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3259 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3260 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3261 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3262 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3263 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3264 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3265 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3266 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3267 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3268 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3269 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3270 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3271 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3272 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3273 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3274 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3275 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3276 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3277 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3278 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3279 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3280 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3281 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3282 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3283 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3284 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3285 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3286 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3287 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3288 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3289 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3290 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3291 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3292 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3293 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3294 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3295 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3296 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3297 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3298 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3299 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3300 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3301 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3302 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3303 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3304 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3305 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3306 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3307 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3308 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3309 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3310 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3311 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3312 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3313 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3314 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3315 },
3316 .target_ctrl_id = {
3317 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3318 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3319 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3320 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3321 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3322 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3323 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3324 },
3325 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3326 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3327 .sel_last = MSM_RPM_8960_SEL_LAST,
3328 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003329};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003330
Praveen Chidambaram78499012011-11-01 17:15:17 -06003331struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003332 .name = "msm_rpm",
3333 .id = -1,
3334};
3335
Praveen Chidambaram78499012011-11-01 17:15:17 -06003336static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3337 .phys_addr_base = 0x0010C000,
3338 .reg_offsets = {
3339 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3340 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3341 },
3342 .phys_size = SZ_8K,
3343 .log_len = 4096, /* log's buffer length in bytes */
3344 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3345};
3346
3347struct platform_device msm8960_rpm_log_device = {
3348 .name = "msm_rpm_log",
3349 .id = -1,
3350 .dev = {
3351 .platform_data = &msm_rpm_log_pdata,
3352 },
3353};
3354
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003355static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3356 .phys_addr_base = 0x0010D204,
3357 .phys_size = SZ_8K,
3358};
3359
Praveen Chidambaram78499012011-11-01 17:15:17 -06003360struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003361 .name = "msm_rpm_stat",
3362 .id = -1,
3363 .dev = {
3364 .platform_data = &msm_rpm_stat_pdata,
3365 },
3366};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003367
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003368struct platform_device msm_bus_sys_fabric = {
3369 .name = "msm_bus_fabric",
3370 .id = MSM_BUS_FAB_SYSTEM,
3371};
3372struct platform_device msm_bus_apps_fabric = {
3373 .name = "msm_bus_fabric",
3374 .id = MSM_BUS_FAB_APPSS,
3375};
3376struct platform_device msm_bus_mm_fabric = {
3377 .name = "msm_bus_fabric",
3378 .id = MSM_BUS_FAB_MMSS,
3379};
3380struct platform_device msm_bus_sys_fpb = {
3381 .name = "msm_bus_fabric",
3382 .id = MSM_BUS_FAB_SYSTEM_FPB,
3383};
3384struct platform_device msm_bus_cpss_fpb = {
3385 .name = "msm_bus_fabric",
3386 .id = MSM_BUS_FAB_CPSS_FPB,
3387};
3388
3389/* Sensors DSPS platform data */
3390#ifdef CONFIG_MSM_DSPS
3391
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003392#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3393#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3394#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3395#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3396#define PPSS_DSPS_PIPE_BASE 0x12800000
3397#define PPSS_DSPS_PIPE_SIZE 0x4000
3398#define PPSS_DSPS_DDR_BASE 0x8fe00000
3399#define PPSS_DSPS_DDR_SIZE 0x100000
3400#define PPSS_SMEM_BASE 0x80000000
3401#define PPSS_SMEM_SIZE 0x200000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003402#define PPSS_REG_PHYS_BASE 0x12080000
3403
3404static struct dsps_clk_info dsps_clks[] = {};
3405static struct dsps_regulator_info dsps_regs[] = {};
3406
3407/*
3408 * Note: GPIOs field is intialized in run-time at the function
3409 * msm8960_init_dsps().
3410 */
3411
3412struct msm_dsps_platform_data msm_dsps_pdata = {
3413 .clks = dsps_clks,
3414 .clks_num = ARRAY_SIZE(dsps_clks),
3415 .gpios = NULL,
3416 .gpios_num = 0,
3417 .regs = dsps_regs,
3418 .regs_num = ARRAY_SIZE(dsps_regs),
3419 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003420 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3421 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3422 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3423 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3424 .pipe_start = PPSS_DSPS_PIPE_BASE,
3425 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3426 .ddr_start = PPSS_DSPS_DDR_BASE,
3427 .ddr_size = PPSS_DSPS_DDR_SIZE,
3428 .smem_start = PPSS_SMEM_BASE,
3429 .smem_size = PPSS_SMEM_SIZE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003430 .signature = DSPS_SIGNATURE,
3431};
3432
3433static struct resource msm_dsps_resources[] = {
3434 {
3435 .start = PPSS_REG_PHYS_BASE,
3436 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3437 .name = "ppss_reg",
3438 .flags = IORESOURCE_MEM,
3439 },
Wentao Xua55500b2011-08-16 18:15:04 -04003440 {
3441 .start = PPSS_WDOG_TIMER_IRQ,
3442 .end = PPSS_WDOG_TIMER_IRQ,
3443 .name = "ppss_wdog",
3444 .flags = IORESOURCE_IRQ,
3445 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003446};
3447
3448struct platform_device msm_dsps_device = {
3449 .name = "msm_dsps",
3450 .id = 0,
3451 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3452 .resource = msm_dsps_resources,
3453 .dev.platform_data = &msm_dsps_pdata,
3454};
3455
3456#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003457
3458#ifdef CONFIG_MSM_QDSS
3459
3460#define MSM_QDSS_PHYS_BASE 0x01A00000
3461#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3462#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3463#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003464#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003465
Pratik Patel1403f2a2012-03-21 10:10:00 -07003466#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3467
3468static struct qdss_source msm_qdss_sources[] = {
3469 QDSS_SOURCE("msm_etm", 0x3),
3470};
3471
3472static struct msm_qdss_platform_data qdss_pdata = {
3473 .src_table = msm_qdss_sources,
3474 .size = ARRAY_SIZE(msm_qdss_sources),
3475 .afamily = 1,
3476};
3477
3478struct platform_device msm_qdss_device = {
3479 .name = "msm_qdss",
3480 .id = -1,
3481 .dev = {
3482 .platform_data = &qdss_pdata,
3483 },
3484};
3485
Pratik Patel7831c082011-06-08 21:44:37 -07003486static struct resource msm_etb_resources[] = {
3487 {
3488 .start = MSM_ETB_PHYS_BASE,
3489 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3490 .flags = IORESOURCE_MEM,
3491 },
3492};
3493
3494struct platform_device msm_etb_device = {
3495 .name = "msm_etb",
3496 .id = 0,
3497 .num_resources = ARRAY_SIZE(msm_etb_resources),
3498 .resource = msm_etb_resources,
3499};
3500
3501static struct resource msm_tpiu_resources[] = {
3502 {
3503 .start = MSM_TPIU_PHYS_BASE,
3504 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3505 .flags = IORESOURCE_MEM,
3506 },
3507};
3508
3509struct platform_device msm_tpiu_device = {
3510 .name = "msm_tpiu",
3511 .id = 0,
3512 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3513 .resource = msm_tpiu_resources,
3514};
3515
3516static struct resource msm_funnel_resources[] = {
3517 {
3518 .start = MSM_FUNNEL_PHYS_BASE,
3519 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3520 .flags = IORESOURCE_MEM,
3521 },
3522};
3523
3524struct platform_device msm_funnel_device = {
3525 .name = "msm_funnel",
3526 .id = 0,
3527 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3528 .resource = msm_funnel_resources,
3529};
3530
Pratik Patel492b3012012-03-06 14:22:30 -08003531static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003532 {
Pratik Patel492b3012012-03-06 14:22:30 -08003533 .start = MSM_ETM_PHYS_BASE,
3534 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003535 .flags = IORESOURCE_MEM,
3536 },
3537};
3538
Pratik Patel492b3012012-03-06 14:22:30 -08003539struct platform_device msm_etm_device = {
3540 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003541 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003542 .num_resources = ARRAY_SIZE(msm_etm_resources),
3543 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003544};
3545
3546#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003547
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07003548static struct resource msm_ebi1_ch0_erp_resources[] = {
3549 {
3550 .start = HSDDRX_EBI1CH0_IRQ,
3551 .flags = IORESOURCE_IRQ,
3552 },
3553 {
3554 .start = 0x00A40000,
3555 .end = 0x00A40000 + SZ_4K - 1,
3556 .flags = IORESOURCE_MEM,
3557 },
3558};
3559
3560struct platform_device msm8960_device_ebi1_ch0_erp = {
3561 .name = "msm_ebi_erp",
3562 .id = 0,
3563 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
3564 .resource = msm_ebi1_ch0_erp_resources,
3565};
3566
3567static struct resource msm_ebi1_ch1_erp_resources[] = {
3568 {
3569 .start = HSDDRX_EBI1CH1_IRQ,
3570 .flags = IORESOURCE_IRQ,
3571 },
3572 {
3573 .start = 0x00D40000,
3574 .end = 0x00D40000 + SZ_4K - 1,
3575 .flags = IORESOURCE_MEM,
3576 },
3577};
3578
3579struct platform_device msm8960_device_ebi1_ch1_erp = {
3580 .name = "msm_ebi_erp",
3581 .id = 1,
3582 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
3583 .resource = msm_ebi1_ch1_erp_resources,
3584};
3585
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003586static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3587
3588struct platform_device msm8960_cpu_idle_device = {
3589 .name = "msm_cpu_idle",
3590 .id = -1,
3591 .dev = {
3592 .platform_data = &msm8960_LPM_latency,
3593 },
3594};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003595
3596static struct msm_dcvs_freq_entry msm8960_freq[] = {
3597 { 384000, 166981, 345600},
3598 { 702000, 213049, 632502},
3599 {1026000, 285712, 925613},
3600 {1242000, 383945, 1176550},
3601 {1458000, 419729, 1465478},
3602 {1512000, 434116, 1546674},
3603
3604};
3605
3606static struct msm_dcvs_core_info msm8960_core_info = {
3607 .freq_tbl = &msm8960_freq[0],
3608 .core_param = {
3609 .max_time_us = 100000,
3610 .num_freq = ARRAY_SIZE(msm8960_freq),
3611 },
3612 .algo_param = {
3613 .slack_time_us = 58000,
3614 .scale_slack_time = 0,
3615 .scale_slack_time_pct = 0,
3616 .disable_pc_threshold = 1458000,
3617 .em_window_size = 100000,
3618 .em_max_util_pct = 97,
3619 .ss_window_size = 1000000,
3620 .ss_util_pct = 95,
3621 .ss_iobusy_conv = 100,
3622 },
3623};
3624
3625struct platform_device msm8960_msm_gov_device = {
3626 .name = "msm_dcvs_gov",
3627 .id = -1,
3628 .dev = {
3629 .platform_data = &msm8960_core_info,
3630 },
3631};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003632
3633static struct resource msm_cache_erp_resources[] = {
3634 {
3635 .name = "l1_irq",
3636 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3637 .flags = IORESOURCE_IRQ,
3638 },
3639 {
3640 .name = "l2_irq",
3641 .start = APCC_QGICL2IRPTREQ,
3642 .flags = IORESOURCE_IRQ,
3643 }
3644};
3645
3646struct platform_device msm8960_device_cache_erp = {
3647 .name = "msm_cache_erp",
3648 .id = -1,
3649 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3650 .resource = msm_cache_erp_resources,
3651};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003652
3653struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3654 /* Camera */
3655 {
3656 .name = "vpe_src",
3657 .domain = CAMERA_DOMAIN,
3658 },
3659 /* Camera */
3660 {
3661 .name = "vpe_dst",
3662 .domain = CAMERA_DOMAIN,
3663 },
3664 /* Camera */
3665 {
3666 .name = "vfe_imgwr",
3667 .domain = CAMERA_DOMAIN,
3668 },
3669 /* Camera */
3670 {
3671 .name = "vfe_misc",
3672 .domain = CAMERA_DOMAIN,
3673 },
3674 /* Camera */
3675 {
3676 .name = "ijpeg_src",
3677 .domain = CAMERA_DOMAIN,
3678 },
3679 /* Camera */
3680 {
3681 .name = "ijpeg_dst",
3682 .domain = CAMERA_DOMAIN,
3683 },
3684 /* Camera */
3685 {
3686 .name = "jpegd_src",
3687 .domain = CAMERA_DOMAIN,
3688 },
3689 /* Camera */
3690 {
3691 .name = "jpegd_dst",
3692 .domain = CAMERA_DOMAIN,
3693 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303694 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003695 {
3696 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003697 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003698 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303699 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003700 {
3701 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003702 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003703 },
3704 /* Video */
3705 {
3706 .name = "vcodec_a_mm1",
3707 .domain = VIDEO_DOMAIN,
3708 },
3709 /* Video */
3710 {
3711 .name = "vcodec_b_mm2",
3712 .domain = VIDEO_DOMAIN,
3713 },
3714 /* Video */
3715 {
3716 .name = "vcodec_a_stream",
3717 .domain = VIDEO_DOMAIN,
3718 },
3719};
3720
3721static struct mem_pool msm8960_video_pools[] = {
3722 /*
3723 * Video hardware has the following requirements:
3724 * 1. All video addresses used by the video hardware must be at a higher
3725 * address than video firmware address.
3726 * 2. Video hardware can only access a range of 256MB from the base of
3727 * the video firmware.
3728 */
3729 [VIDEO_FIRMWARE_POOL] =
3730 /* Low addresses, intended for video firmware */
3731 {
3732 .paddr = SZ_128K,
3733 .size = SZ_16M - SZ_128K,
3734 },
3735 [VIDEO_MAIN_POOL] =
3736 /* Main video pool */
3737 {
3738 .paddr = SZ_16M,
3739 .size = SZ_256M - SZ_16M,
3740 },
3741 [GEN_POOL] =
3742 /* Remaining address space up to 2G */
3743 {
3744 .paddr = SZ_256M,
3745 .size = SZ_2G - SZ_256M,
3746 },
3747};
3748
3749static struct mem_pool msm8960_camera_pools[] = {
3750 [GEN_POOL] =
3751 /* One address space for camera */
3752 {
3753 .paddr = SZ_128K,
3754 .size = SZ_2G - SZ_128K,
3755 },
3756};
3757
Olav Hauganef95ae32012-05-15 09:50:30 -07003758static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003759 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003760 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003761 {
3762 .paddr = SZ_128K,
3763 .size = SZ_2G - SZ_128K,
3764 },
3765};
3766
Olav Hauganef95ae32012-05-15 09:50:30 -07003767static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003768 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003769 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003770 {
3771 .paddr = SZ_128K,
3772 .size = SZ_2G - SZ_128K,
3773 },
3774};
3775
3776static struct msm_iommu_domain msm8960_iommu_domains[] = {
3777 [VIDEO_DOMAIN] = {
3778 .iova_pools = msm8960_video_pools,
3779 .npools = ARRAY_SIZE(msm8960_video_pools),
3780 },
3781 [CAMERA_DOMAIN] = {
3782 .iova_pools = msm8960_camera_pools,
3783 .npools = ARRAY_SIZE(msm8960_camera_pools),
3784 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003785 [DISPLAY_READ_DOMAIN] = {
3786 .iova_pools = msm8960_display_read_pools,
3787 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003788 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003789 [ROTATOR_SRC_DOMAIN] = {
3790 .iova_pools = msm8960_rotator_src_pools,
3791 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003792 },
3793};
3794
3795struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3796 .domains = msm8960_iommu_domains,
3797 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3798 .domain_names = msm8960_iommu_ctx_names,
3799 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3800 .domain_alloc_flags = 0,
3801};
3802
3803struct platform_device msm8960_iommu_domain_device = {
3804 .name = "iommu_domains",
3805 .id = -1,
3806 .dev = {
3807 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003808 }
3809};
3810
3811struct msm_rtb_platform_data msm8960_rtb_pdata = {
3812 .size = SZ_1M,
3813};
3814
3815static int __init msm_rtb_set_buffer_size(char *p)
3816{
3817 int s;
3818
3819 s = memparse(p, NULL);
3820 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
3821 return 0;
3822}
3823early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3824
3825
3826struct platform_device msm8960_rtb_device = {
3827 .name = "msm_rtb",
3828 .id = -1,
3829 .dev = {
3830 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003831 },
3832};
Laura Abbott2ae8f362012-04-12 11:03:04 -07003833
Laura Abbott0a103cf2012-05-25 09:00:23 -07003834#define MSM_8960_L1_SIZE SZ_1M
3835/*
3836 * The actual L2 size is smaller but we need a larger buffer
3837 * size to store other dump information
3838 */
3839#define MSM_8960_L2_SIZE SZ_4M
3840
Laura Abbott2ae8f362012-04-12 11:03:04 -07003841struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07003842 .l2_size = MSM_8960_L2_SIZE,
3843 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07003844};
3845
3846struct platform_device msm8960_cache_dump_device = {
3847 .name = "msm_cache_dump",
3848 .id = -1,
3849 .dev = {
3850 .platform_data = &msm8960_cache_dump_pdata,
3851 },
3852};
Joel King0cbf5d82012-05-24 15:21:38 -07003853
3854#define MDM2AP_ERRFATAL 40
3855#define AP2MDM_ERRFATAL 80
3856#define MDM2AP_STATUS 24
3857#define AP2MDM_STATUS 77
3858#define AP2MDM_PMIC_PWR_EN 22
3859#define AP2MDM_KPDPWR_N 79
3860#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07003861#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07003862
3863static struct resource sglte_resources[] = {
3864 {
3865 .start = MDM2AP_ERRFATAL,
3866 .end = MDM2AP_ERRFATAL,
3867 .name = "MDM2AP_ERRFATAL",
3868 .flags = IORESOURCE_IO,
3869 },
3870 {
3871 .start = AP2MDM_ERRFATAL,
3872 .end = AP2MDM_ERRFATAL,
3873 .name = "AP2MDM_ERRFATAL",
3874 .flags = IORESOURCE_IO,
3875 },
3876 {
3877 .start = MDM2AP_STATUS,
3878 .end = MDM2AP_STATUS,
3879 .name = "MDM2AP_STATUS",
3880 .flags = IORESOURCE_IO,
3881 },
3882 {
3883 .start = AP2MDM_STATUS,
3884 .end = AP2MDM_STATUS,
3885 .name = "AP2MDM_STATUS",
3886 .flags = IORESOURCE_IO,
3887 },
3888 {
3889 .start = AP2MDM_PMIC_PWR_EN,
3890 .end = AP2MDM_PMIC_PWR_EN,
3891 .name = "AP2MDM_PMIC_PWR_EN",
3892 .flags = IORESOURCE_IO,
3893 },
3894 {
3895 .start = AP2MDM_KPDPWR_N,
3896 .end = AP2MDM_KPDPWR_N,
3897 .name = "AP2MDM_KPDPWR_N",
3898 .flags = IORESOURCE_IO,
3899 },
3900 {
3901 .start = AP2MDM_SOFT_RESET,
3902 .end = AP2MDM_SOFT_RESET,
3903 .name = "AP2MDM_SOFT_RESET",
3904 .flags = IORESOURCE_IO,
3905 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07003906 {
3907 .start = USB_SW,
3908 .end = USB_SW,
3909 .name = "USB_SW",
3910 .flags = IORESOURCE_IO,
3911 },
Joel King0cbf5d82012-05-24 15:21:38 -07003912};
3913
3914struct platform_device mdm_sglte_device = {
3915 .name = "mdm2_modem",
3916 .id = -1,
3917 .num_resources = ARRAY_SIZE(sglte_resources),
3918 .resource = sglte_resources,
3919};