blob: ccb400f5e279fc24db2c6f7c4ce5c5b50feb2805 [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01002 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
Chris Leech0bbd5f42006-05-23 17:35:34 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef IOATDMA_H
22#define IOATDMA_H
23
24#include <linux/dmaengine.h>
Dan Williams584ec222009-07-28 14:32:12 -070025#include "hw.h"
Chris Leech0bbd5f42006-05-23 17:35:34 -070026#include <linux/init.h>
27#include <linux/dmapool.h>
28#include <linux/cache.h>
David S. Miller57c651f2006-05-23 17:39:49 -070029#include <linux/pci_ids.h>
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -070030#include <net/tcp.h>
Chris Leech0bbd5f42006-05-23 17:35:34 -070031
Maciej Sosnowski211a22c2009-02-26 11:05:43 +010032#define IOAT_DMA_VERSION "3.64"
Shannon Nelson5149fd02007-10-18 03:07:13 -070033
Shannon Nelson3e037452007-10-16 01:27:40 -070034enum ioat_interrupt {
35 none = 0,
36 msix_multi_vector = 1,
37 msix_single_vector = 2,
38 msi = 3,
39 intx = 4,
40};
41
Chris Leech0bbd5f42006-05-23 17:35:34 -070042#define IOAT_LOW_COMPLETION_MASK 0xffffffc0
Shannon Nelson7bb67c12007-11-14 16:59:51 -080043#define IOAT_DMA_DCA_ANY_CPU ~0
Maciej Sosnowski09177e82008-07-22 10:07:33 -070044#define IOAT_WATCHDOG_PERIOD (2 * HZ)
Shannon Nelson7bb67c12007-11-14 16:59:51 -080045
Dan Williams1f27adc2009-09-08 17:29:02 -070046#define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
47#define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
48#define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
49#define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
50
51#define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
52
53#define RESET_DELAY msecs_to_jiffies(100)
54#define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
55
56/*
57 * workaround for IOAT ver.3.0 null descriptor issue
58 * (channel returns error when size is 0)
59 */
60#define NULL_DESC_BUFFER_SIZE 1
61
Chris Leech0bbd5f42006-05-23 17:35:34 -070062
Chris Leech0bbd5f42006-05-23 17:35:34 -070063/**
Shannon Nelson8ab89562007-10-16 01:27:39 -070064 * struct ioatdma_device - internal representation of a IOAT device
Chris Leech0bbd5f42006-05-23 17:35:34 -070065 * @pdev: PCI-Express device
66 * @reg_base: MMIO register space base address
67 * @dma_pool: for allocating DMA descriptors
68 * @common: embedded struct dma_device
Shannon Nelson8ab89562007-10-16 01:27:39 -070069 * @version: version of ioatdma device
Shannon Nelson7bb67c12007-11-14 16:59:51 -080070 * @irq_mode: which style irq to use
71 * @msix_entries: irq handlers
72 * @idx: per channel data
Chris Leech0bbd5f42006-05-23 17:35:34 -070073 */
74
Shannon Nelson8ab89562007-10-16 01:27:39 -070075struct ioatdma_device {
Chris Leech0bbd5f42006-05-23 17:35:34 -070076 struct pci_dev *pdev;
Al Viro47b16532006-10-10 22:45:47 +010077 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070078 struct pci_pool *dma_pool;
79 struct pci_pool *completion_pool;
Chris Leech0bbd5f42006-05-23 17:35:34 -070080 struct dma_device common;
Shannon Nelson8ab89562007-10-16 01:27:39 -070081 u8 version;
Shannon Nelson3e037452007-10-16 01:27:40 -070082 enum ioat_interrupt irq_mode;
Maciej Sosnowski09177e82008-07-22 10:07:33 -070083 struct delayed_work work;
Shannon Nelson3e037452007-10-16 01:27:40 -070084 struct msix_entry msix_entries[4];
85 struct ioat_dma_chan *idx[4];
Chris Leech0bbd5f42006-05-23 17:35:34 -070086};
87
88/**
89 * struct ioat_dma_chan - internal representation of a DMA channel
Chris Leech0bbd5f42006-05-23 17:35:34 -070090 */
Chris Leech0bbd5f42006-05-23 17:35:34 -070091struct ioat_dma_chan {
92
Al Viro47b16532006-10-10 22:45:47 +010093 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070094
95 dma_cookie_t completed_cookie;
96 unsigned long last_completion;
Maciej Sosnowski09177e82008-07-22 10:07:33 -070097 unsigned long last_completion_time;
Chris Leech0bbd5f42006-05-23 17:35:34 -070098
Shannon Nelson711924b2007-12-17 16:20:08 -080099 size_t xfercap; /* XFERCAP register value expanded out */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700100
101 spinlock_t cleanup_lock;
102 spinlock_t desc_lock;
103 struct list_head free_desc;
104 struct list_head used_desc;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700105 unsigned long watchdog_completion;
106 int watchdog_tcp_cookie;
107 u32 watchdog_last_tcp_cookie;
108 struct delayed_work work;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700109
110 int pending;
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800111 int dmacount;
112 int desccount;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700113
Shannon Nelson8ab89562007-10-16 01:27:39 -0700114 struct ioatdma_device *device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700115 struct dma_chan common;
116
117 dma_addr_t completion_addr;
118 union {
119 u64 full; /* HW completion writeback */
120 struct {
121 u32 low;
122 u32 high;
123 };
124 } *completion_virt;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700125 unsigned long last_compl_desc_addr_hw;
Shannon Nelson3e037452007-10-16 01:27:40 -0700126 struct tasklet_struct cleanup_task;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700127};
128
129/* wrapper around hardware descriptor format + additional software fields */
130
131/**
132 * struct ioat_desc_sw - wrapper around hardware descriptor
133 * @hw: hardware DMA descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700134 * @node: this descriptor will either be on the free list,
135 * or attached to a transaction list (async_tx.tx_list)
136 * @tx_cnt: number of descriptors required to complete the transaction
137 * @async_tx: the generic software descriptor for all engines
Chris Leech0bbd5f42006-05-23 17:35:34 -0700138 */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700139struct ioat_desc_sw {
140 struct ioat_dma_descriptor *hw;
141 struct list_head node;
Dan Williams7405f742007-01-02 11:10:43 -0700142 int tx_cnt;
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700143 size_t len;
144 dma_addr_t src;
145 dma_addr_t dst;
Dan Williams7405f742007-01-02 11:10:43 -0700146 struct dma_async_tx_descriptor async_tx;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700147};
148
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700149static inline void ioat_set_tcp_copy_break(struct ioatdma_device *dev)
150{
151 #ifdef CONFIG_NET_DMA
152 switch (dev->version) {
153 case IOAT_VER_1_2:
154 sysctl_tcp_dma_copybreak = 4096;
155 break;
156 case IOAT_VER_2_0:
157 sysctl_tcp_dma_copybreak = 2048;
158 break;
Maciej Sosnowski5de22342009-02-26 11:05:17 +0100159 case IOAT_VER_3_0:
160 sysctl_tcp_dma_copybreak = 262144;
161 break;
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700162 }
163 #endif
164}
165
Shannon Nelson8ab89562007-10-16 01:27:39 -0700166#if defined(CONFIG_INTEL_IOATDMA) || defined(CONFIG_INTEL_IOATDMA_MODULE)
167struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
168 void __iomem *iobase);
169void ioat_dma_remove(struct ioatdma_device *device);
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800170struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase);
171struct dca_provider *ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase);
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700172struct dca_provider *ioat3_dca_init(struct pci_dev *pdev, void __iomem *iobase);
Shannon Nelson8ab89562007-10-16 01:27:39 -0700173#else
174#define ioat_dma_probe(pdev, iobase) NULL
175#define ioat_dma_remove(device) do { } while (0)
Shannon Nelson2ed6dc32007-10-16 01:27:42 -0700176#define ioat_dca_init(pdev, iobase) NULL
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800177#define ioat2_dca_init(pdev, iobase) NULL
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700178#define ioat3_dca_init(pdev, iobase) NULL
Shannon Nelson8ab89562007-10-16 01:27:39 -0700179#endif
180
Chris Leech0bbd5f42006-05-23 17:35:34 -0700181#endif /* IOATDMA_H */