blob: a89dc4780786a9a47f160c42ca691e3a9a3ad42b [file] [log] [blame]
Kou Ishizakibde18a22007-02-17 02:40:22 +01001/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ide/pci/siimage.c:
7 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
8 * Copyright (C) 2003 Red Hat <alan@redhat.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
23 */
24
25#include <linux/types.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/delay.h>
29#include <linux/hdreg.h>
30#include <linux/ide.h>
31#include <linux/init.h>
32
33#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
34
35#define SCC_PATA_NAME "scc IDE"
36
37#define TDVHSEL_MASTER 0x00000001
38#define TDVHSEL_SLAVE 0x00000004
39
40#define MODE_JCUSFEN 0x00000080
41
42#define CCKCTRL_ATARESET 0x00040000
43#define CCKCTRL_BUFCNT 0x00020000
44#define CCKCTRL_CRST 0x00010000
45#define CCKCTRL_OCLKEN 0x00000100
46#define CCKCTRL_ATACLKOEN 0x00000002
47#define CCKCTRL_LCLKEN 0x00000001
48
49#define QCHCD_IOS_SS 0x00000001
50
51#define QCHSD_STPDIAG 0x00020000
52
53#define INTMASK_MSK 0xD1000012
54#define INTSTS_SERROR 0x80000000
55#define INTSTS_PRERR 0x40000000
56#define INTSTS_RERR 0x10000000
57#define INTSTS_ICERR 0x01000000
58#define INTSTS_BMSINT 0x00000010
59#define INTSTS_BMHE 0x00000008
60#define INTSTS_IOIRQS 0x00000004
61#define INTSTS_INTRQ 0x00000002
62#define INTSTS_ACTEINT 0x00000001
63
64#define ECMODE_VALUE 0x01
65
66static struct scc_ports {
67 unsigned long ctl, dma;
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +020068 ide_hwif_t *hwif; /* for removing port from system */
Kou Ishizakibde18a22007-02-17 02:40:22 +010069} scc_ports[MAX_HWIFS];
70
71/* PIO transfer mode table */
72/* JCHST */
73static unsigned long JCHSTtbl[2][7] = {
74 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
75 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
76};
77
78/* JCHHT */
79static unsigned long JCHHTtbl[2][7] = {
80 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
81 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
82};
83
84/* JCHCT */
85static unsigned long JCHCTtbl[2][7] = {
86 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
87 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
88};
89
90
91/* DMA transfer mode table */
92/* JCHDCTM/JCHDCTS */
93static unsigned long JCHDCTxtbl[2][7] = {
94 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
95 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
96};
97
98/* JCSTWTM/JCSTWTS */
99static unsigned long JCSTWTxtbl[2][7] = {
100 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
101 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
102};
103
104/* JCTSS */
105static unsigned long JCTSStbl[2][7] = {
106 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
107 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
108};
109
110/* JCENVT */
111static unsigned long JCENVTtbl[2][7] = {
112 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
113 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
114};
115
116/* JCACTSELS/JCACTSELM */
117static unsigned long JCACTSELtbl[2][7] = {
118 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
119 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
120};
121
122
123static u8 scc_ide_inb(unsigned long port)
124{
125 u32 data = in_be32((void*)port);
126 return (u8)data;
127}
128
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200129static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
130{
131 out_be32((void *)hwif->io_ports.command_addr, cmd);
132 eieio();
133 in_be32((void *)(hwif->dma_base + 0x01c));
134 eieio();
135}
136
Bartlomiej Zolnierkiewiczb73c7ee2008-07-23 19:55:52 +0200137static u8 scc_read_status(ide_hwif_t *hwif)
138{
139 return (u8)in_be32((void *)hwif->io_ports.status_addr);
140}
141
Bartlomiej Zolnierkiewicz1f6d8a02008-07-23 19:55:52 +0200142static u8 scc_read_altstatus(ide_hwif_t *hwif)
143{
144 return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
145}
146
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200147static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
148{
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200149 return (u8)in_be32((void *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200150}
151
Kou Ishizakibde18a22007-02-17 02:40:22 +0100152static void scc_ide_insw(unsigned long port, void *addr, u32 count)
153{
154 u16 *ptr = (u16 *)addr;
155 while (count--) {
156 *ptr++ = le16_to_cpu(in_be32((void*)port));
157 }
158}
159
160static void scc_ide_insl(unsigned long port, void *addr, u32 count)
161{
162 u16 *ptr = (u16 *)addr;
163 while (count--) {
164 *ptr++ = le16_to_cpu(in_be32((void*)port));
165 *ptr++ = le16_to_cpu(in_be32((void*)port));
166 }
167}
168
169static void scc_ide_outb(u8 addr, unsigned long port)
170{
171 out_be32((void*)port, addr);
172}
173
Bartlomiej Zolnierkiewiczf8c4bd0a2008-07-15 21:21:49 +0200174static void scc_ide_outbsync(ide_hwif_t *hwif, u8 addr, unsigned long port)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100175{
Kou Ishizakibde18a22007-02-17 02:40:22 +0100176 out_be32((void*)port, addr);
Kumar Galaf644d472007-07-20 01:11:53 +0200177 eieio();
Kou Ishizakibde18a22007-02-17 02:40:22 +0100178 in_be32((void*)(hwif->dma_base + 0x01c));
Kumar Galaf644d472007-07-20 01:11:53 +0200179 eieio();
Kou Ishizakibde18a22007-02-17 02:40:22 +0100180}
181
182static void
183scc_ide_outsw(unsigned long port, void *addr, u32 count)
184{
185 u16 *ptr = (u16 *)addr;
186 while (count--) {
187 out_be32((void*)port, cpu_to_le16(*ptr++));
188 }
189}
190
191static void
192scc_ide_outsl(unsigned long port, void *addr, u32 count)
193{
194 u16 *ptr = (u16 *)addr;
195 while (count--) {
196 out_be32((void*)port, cpu_to_le16(*ptr++));
197 out_be32((void*)port, cpu_to_le16(*ptr++));
198 }
199}
200
201/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200202 * scc_set_pio_mode - set host controller for PIO mode
203 * @drive: drive
204 * @pio: PIO mode number
Kou Ishizakibde18a22007-02-17 02:40:22 +0100205 *
206 * Load the timing settings for this device mode into the
207 * controller.
208 */
209
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200210static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100211{
212 ide_hwif_t *hwif = HWIF(drive);
213 struct scc_ports *ports = ide_get_hwifdata(hwif);
214 unsigned long ctl_base = ports->ctl;
215 unsigned long cckctrl_port = ctl_base + 0xff0;
216 unsigned long piosht_port = ctl_base + 0x000;
217 unsigned long pioct_port = ctl_base + 0x004;
218 unsigned long reg;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100219 int offset;
220
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100221 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100222 if (reg & CCKCTRL_ATACLKOEN) {
223 offset = 1; /* 133MHz */
224 } else {
225 offset = 0; /* 100MHz */
226 }
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200227 reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100228 out_be32((void __iomem *)piosht_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200229 reg = JCHCTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100230 out_be32((void __iomem *)pioct_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200231}
Kou Ishizakibde18a22007-02-17 02:40:22 +0100232
Kou Ishizakibde18a22007-02-17 02:40:22 +0100233/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200234 * scc_set_dma_mode - set host controller for DMA mode
235 * @drive: drive
236 * @speed: DMA mode
Kou Ishizakibde18a22007-02-17 02:40:22 +0100237 *
238 * Load the timing settings for this device mode into the
239 * controller.
240 */
241
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200242static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100243{
244 ide_hwif_t *hwif = HWIF(drive);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100245 struct scc_ports *ports = ide_get_hwifdata(hwif);
246 unsigned long ctl_base = ports->ctl;
247 unsigned long cckctrl_port = ctl_base + 0xff0;
248 unsigned long mdmact_port = ctl_base + 0x008;
249 unsigned long mcrcst_port = ctl_base + 0x00c;
250 unsigned long sdmact_port = ctl_base + 0x010;
251 unsigned long scrcst_port = ctl_base + 0x014;
252 unsigned long udenvt_port = ctl_base + 0x018;
253 unsigned long tdvhsel_port = ctl_base + 0x020;
254 int is_slave = (&hwif->drives[1] == drive);
255 int offset, idx;
256 unsigned long reg;
257 unsigned long jcactsel;
258
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100259 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100260 if (reg & CCKCTRL_ATACLKOEN) {
261 offset = 1; /* 133MHz */
262 } else {
263 offset = 0; /* 100MHz */
264 }
265
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100266 idx = speed - XFER_UDMA_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100267
268 jcactsel = JCACTSELtbl[offset][idx];
269 if (is_slave) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100270 out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
271 out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
272 jcactsel = jcactsel << 2;
273 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100274 } else {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100275 out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
276 out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
277 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100278 }
279 reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100280 out_be32((void __iomem *)udenvt_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100281}
282
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200283static void scc_dma_host_set(ide_drive_t *drive, int on)
284{
285 ide_hwif_t *hwif = drive->hwif;
286 u8 unit = (drive->select.b.unit & 0x01);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200287 u8 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200288
289 if (on)
290 dma_stat |= (1 << (5 + unit));
291 else
292 dma_stat &= ~(1 << (5 + unit));
293
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200294 scc_ide_outb(dma_stat, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200295}
296
Kou Ishizakibde18a22007-02-17 02:40:22 +0100297/**
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100298 * scc_ide_dma_setup - begin a DMA phase
299 * @drive: target device
300 *
301 * Build an IDE DMA PRD (IDE speak for scatter gather table)
302 * and then set up the DMA transfer registers.
303 *
304 * Returns 0 on success. If a PIO fallback is required then 1
305 * is returned.
306 */
307
308static int scc_dma_setup(ide_drive_t *drive)
309{
310 ide_hwif_t *hwif = drive->hwif;
311 struct request *rq = HWGROUP(drive)->rq;
312 unsigned int reading;
313 u8 dma_stat;
314
315 if (rq_data_dir(rq))
316 reading = 0;
317 else
318 reading = 1 << 3;
319
320 /* fall back to pio! */
321 if (!ide_build_dmatable(drive, rq)) {
322 ide_map_sg(drive, rq);
323 return 1;
324 }
325
326 /* PRD table */
Bartlomiej Zolnierkiewicz55224bc2008-04-28 23:44:42 +0200327 out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100328
329 /* specify r/w */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200330 out_be32((void __iomem *)hwif->dma_base, reading);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100331
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200332 /* read DMA status for INTR & ERROR flags */
333 dma_stat = in_be32((void __iomem *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100334
335 /* clear INTR & ERROR flags */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200336 out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100337 drive->waiting_for_dma = 1;
338 return 0;
339}
340
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200341static void scc_dma_start(ide_drive_t *drive)
342{
343 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200344 u8 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200345
346 /* start DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200347 scc_ide_outb(dma_cmd | 1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200348 hwif->dma = 1;
349 wmb();
350}
351
352static int __scc_dma_end(ide_drive_t *drive)
353{
354 ide_hwif_t *hwif = drive->hwif;
355 u8 dma_stat, dma_cmd;
356
357 drive->waiting_for_dma = 0;
358 /* get DMA command mode */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200359 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200360 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200361 scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200362 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200363 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200364 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200365 scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200366 /* purge DMA mappings */
367 ide_destroy_dmatable(drive);
368 /* verify good DMA status */
369 hwif->dma = 0;
370 wmb();
371 return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
372}
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100373
374/**
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200375 * scc_dma_end - Stop DMA
Kou Ishizakibde18a22007-02-17 02:40:22 +0100376 * @drive: IDE drive
377 *
378 * Check and clear INT Status register.
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200379 * Then call __scc_dma_end().
Kou Ishizakibde18a22007-02-17 02:40:22 +0100380 */
381
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200382static int scc_dma_end(ide_drive_t *drive)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100383{
384 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200385 void __iomem *dma_base = (void __iomem *)hwif->dma_base;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100386 unsigned long intsts_port = hwif->dma_base + 0x014;
387 u32 reg;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200388 int dma_stat, data_loss = 0;
389 static int retry = 0;
390
391 /* errata A308 workaround: Step5 (check data loss) */
392 /* We don't check non ide_disk because it is limited to UDMA4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200393 if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200394 & ERR_STAT) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200395 drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
396 reg = in_be32((void __iomem *)intsts_port);
397 if (!(reg & INTSTS_ACTEINT)) {
398 printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
399 drive->name);
400 data_loss = 1;
401 if (retry++) {
402 struct request *rq = HWGROUP(drive)->rq;
403 int unit;
404 /* ERROR_RESET and drive->crc_count are needed
405 * to reduce DMA transfer mode in retry process.
406 */
407 if (rq)
408 rq->errors |= ERROR_RESET;
409 for (unit = 0; unit < MAX_DRIVES; unit++) {
410 ide_drive_t *drive = &hwif->drives[unit];
411 drive->crc_count++;
412 }
413 }
414 }
415 }
Kou Ishizakibde18a22007-02-17 02:40:22 +0100416
417 while (1) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100418 reg = in_be32((void __iomem *)intsts_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100419
420 if (reg & INTSTS_SERROR) {
421 printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100422 out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100423
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200424 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100425 continue;
426 }
427
428 if (reg & INTSTS_PRERR) {
429 u32 maea0, maec0;
430 unsigned long ctl_base = hwif->config_data;
431
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100432 maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
433 maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
Kou Ishizakibde18a22007-02-17 02:40:22 +0100434
435 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
436
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100437 out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100438
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200439 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100440 continue;
441 }
442
443 if (reg & INTSTS_RERR) {
444 printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100445 out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100446
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200447 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100448 continue;
449 }
450
451 if (reg & INTSTS_ICERR) {
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200452 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100453
454 printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100455 out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100456 continue;
457 }
458
459 if (reg & INTSTS_BMSINT) {
460 printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100461 out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100462
463 ide_do_reset(drive);
464 continue;
465 }
466
467 if (reg & INTSTS_BMHE) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100468 out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100469 continue;
470 }
471
472 if (reg & INTSTS_ACTEINT) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100473 out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100474 continue;
475 }
476
477 if (reg & INTSTS_IOIRQS) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100478 out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100479 continue;
480 }
481 break;
482 }
483
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200484 dma_stat = __scc_dma_end(drive);
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200485 if (data_loss)
486 dma_stat |= 2; /* emulate DMA error (to retry command) */
487 return dma_stat;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100488}
489
Akira Iguchi06a99522007-03-03 17:48:55 +0100490/* returns 1 if dma irq issued, 0 otherwise */
491static int scc_dma_test_irq(ide_drive_t *drive)
492{
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200493 ide_hwif_t *hwif = HWIF(drive);
494 u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
Akira Iguchi06a99522007-03-03 17:48:55 +0100495
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200496 /* SCC errata A252,A308 workaround: Step4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200497 if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200498 & ERR_STAT) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200499 (int_stat & INTSTS_INTRQ))
Akira Iguchi06a99522007-03-03 17:48:55 +0100500 return 1;
501
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200502 /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
503 if (int_stat & INTSTS_IOIRQS)
Akira Iguchi06a99522007-03-03 17:48:55 +0100504 return 1;
505
506 if (!drive->waiting_for_dma)
507 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200508 drive->name, __func__);
Akira Iguchi06a99522007-03-03 17:48:55 +0100509 return 0;
510}
511
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200512static u8 scc_udma_filter(ide_drive_t *drive)
513{
514 ide_hwif_t *hwif = drive->hwif;
515 u8 mask = hwif->ultra_mask;
516
517 /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
518 if ((drive->media != ide_disk) && (mask & 0xE0)) {
519 printk(KERN_INFO "%s: limit %s to UDMA4\n",
520 SCC_PATA_NAME, drive->name);
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200521 mask = ATA_UDMA4;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200522 }
523
524 return mask;
525}
526
Kou Ishizakibde18a22007-02-17 02:40:22 +0100527/**
528 * setup_mmio_scc - map CTRL/BMID region
529 * @dev: PCI device we are configuring
530 * @name: device name
531 *
532 */
533
534static int setup_mmio_scc (struct pci_dev *dev, const char *name)
535{
536 unsigned long ctl_base = pci_resource_start(dev, 0);
537 unsigned long dma_base = pci_resource_start(dev, 1);
538 unsigned long ctl_size = pci_resource_len(dev, 0);
539 unsigned long dma_size = pci_resource_len(dev, 1);
Al Viro0bd84962007-07-26 17:36:09 +0100540 void __iomem *ctl_addr;
541 void __iomem *dma_addr;
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200542 int i, ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100543
544 for (i = 0; i < MAX_HWIFS; i++) {
545 if (scc_ports[i].ctl == 0)
546 break;
547 }
548 if (i >= MAX_HWIFS)
549 return -ENOMEM;
550
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200551 ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
552 if (ret < 0) {
553 printk(KERN_ERR "%s: can't reserve resources\n", name);
554 return ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100555 }
556
557 if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200558 goto fail_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100559
560 if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200561 goto fail_1;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100562
563 pci_set_master(dev);
564 scc_ports[i].ctl = (unsigned long)ctl_addr;
565 scc_ports[i].dma = (unsigned long)dma_addr;
566 pci_set_drvdata(dev, (void *) &scc_ports[i]);
567
568 return 1;
569
Kou Ishizakibde18a22007-02-17 02:40:22 +0100570 fail_1:
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200571 iounmap(ctl_addr);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100572 fail_0:
573 return -ENOMEM;
574}
575
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200576static int scc_ide_setup_pci_device(struct pci_dev *dev,
577 const struct ide_port_info *d)
578{
579 struct scc_ports *ports = pci_get_drvdata(dev);
580 ide_hwif_t *hwif = NULL;
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200581 hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200582 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
583 int i;
584
Bartlomiej Zolnierkiewiczeb3aff52008-07-16 20:33:42 +0200585 hwif = ide_find_port_slot(d);
586 if (hwif == NULL)
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200587 return -ENOMEM;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200588
589 memset(&hw, 0, sizeof(hw));
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200590 for (i = 0; i <= 8; i++)
591 hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200592 hw.irq = dev->irq;
593 hw.dev = &dev->dev;
594 hw.chipset = ide_pci;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200595
596 idx[0] = hwif->index;
597
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200598 ide_device_add(idx, d, hws);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200599
600 return 0;
601}
602
Kou Ishizakibde18a22007-02-17 02:40:22 +0100603/**
604 * init_setup_scc - set up an SCC PATA Controller
605 * @dev: PCI device
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200606 * @d: IDE port info
Kou Ishizakibde18a22007-02-17 02:40:22 +0100607 *
608 * Perform the initial set up for this device.
609 */
610
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200611static int __devinit init_setup_scc(struct pci_dev *dev,
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200612 const struct ide_port_info *d)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100613{
614 unsigned long ctl_base;
615 unsigned long dma_base;
616 unsigned long cckctrl_port;
617 unsigned long intmask_port;
618 unsigned long mode_port;
619 unsigned long ecmode_port;
620 unsigned long dma_status_port;
621 u32 reg = 0;
622 struct scc_ports *ports;
623 int rc;
624
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200625 rc = pci_enable_device(dev);
626 if (rc)
627 goto end;
628
Kou Ishizakibde18a22007-02-17 02:40:22 +0100629 rc = setup_mmio_scc(dev, d->name);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200630 if (rc < 0)
631 goto end;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100632
633 ports = pci_get_drvdata(dev);
634 ctl_base = ports->ctl;
635 dma_base = ports->dma;
636 cckctrl_port = ctl_base + 0xff0;
637 intmask_port = dma_base + 0x010;
638 mode_port = ctl_base + 0x024;
639 ecmode_port = ctl_base + 0xf00;
640 dma_status_port = dma_base + 0x004;
641
642 /* controller initialization */
643 reg = 0;
644 out_be32((void*)cckctrl_port, reg);
645 reg |= CCKCTRL_ATACLKOEN;
646 out_be32((void*)cckctrl_port, reg);
647 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
648 out_be32((void*)cckctrl_port, reg);
649 reg |= CCKCTRL_CRST;
650 out_be32((void*)cckctrl_port, reg);
651
652 for (;;) {
653 reg = in_be32((void*)cckctrl_port);
654 if (reg & CCKCTRL_CRST)
655 break;
656 udelay(5000);
657 }
658
659 reg |= CCKCTRL_ATARESET;
660 out_be32((void*)cckctrl_port, reg);
661
662 out_be32((void*)ecmode_port, ECMODE_VALUE);
663 out_be32((void*)mode_port, MODE_JCUSFEN);
664 out_be32((void*)intmask_port, INTMASK_MSK);
665
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200666 rc = scc_ide_setup_pci_device(dev, d);
667
668 end:
669 return rc;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100670}
671
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200672static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
673{
674 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
675 struct ide_taskfile *tf = &task->tf;
676 u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
677
678 if (task->tf_flags & IDE_TFLAG_FLAGGED)
679 HIHI = 0xFF;
680
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200681 if (task->tf_flags & IDE_TFLAG_OUT_DATA)
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200682 out_be32((void *)io_ports->data_addr,
683 (tf->hob_data << 8) | tf->data);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200684
685 if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
686 scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
687 if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
688 scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
689 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
690 scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
691 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
692 scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
693 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
694 scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
695
696 if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
697 scc_ide_outb(tf->feature, io_ports->feature_addr);
698 if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
699 scc_ide_outb(tf->nsect, io_ports->nsect_addr);
700 if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
701 scc_ide_outb(tf->lbal, io_ports->lbal_addr);
702 if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
703 scc_ide_outb(tf->lbam, io_ports->lbam_addr);
704 if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
705 scc_ide_outb(tf->lbah, io_ports->lbah_addr);
706
707 if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
708 scc_ide_outb((tf->device & HIHI) | drive->select.all,
709 io_ports->device_addr);
710}
711
712static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
713{
714 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
715 struct ide_taskfile *tf = &task->tf;
716
717 if (task->tf_flags & IDE_TFLAG_IN_DATA) {
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200718 u16 data = (u16)in_be32((void *)io_ports->data_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200719
720 tf->data = data & 0xff;
721 tf->hob_data = (data >> 8) & 0xff;
722 }
723
724 /* be sure we're looking at the low order bits */
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200725 scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200726
727 if (task->tf_flags & IDE_TFLAG_IN_NSECT)
728 tf->nsect = scc_ide_inb(io_ports->nsect_addr);
729 if (task->tf_flags & IDE_TFLAG_IN_LBAL)
730 tf->lbal = scc_ide_inb(io_ports->lbal_addr);
731 if (task->tf_flags & IDE_TFLAG_IN_LBAM)
732 tf->lbam = scc_ide_inb(io_ports->lbam_addr);
733 if (task->tf_flags & IDE_TFLAG_IN_LBAH)
734 tf->lbah = scc_ide_inb(io_ports->lbah_addr);
735 if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
736 tf->device = scc_ide_inb(io_ports->device_addr);
737
738 if (task->tf_flags & IDE_TFLAG_LBA48) {
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200739 scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200740
741 if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
742 tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
743 if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
744 tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
745 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
746 tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
747 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
748 tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
749 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
750 tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
751 }
752}
753
Bartlomiej Zolnierkiewiczefa3db12008-04-28 23:44:36 +0200754static void scc_input_data(ide_drive_t *drive, struct request *rq,
755 void *buf, unsigned int len)
756{
757 unsigned long data_addr = drive->hwif->io_ports.data_addr;
758
759 len++;
760
761 if (drive->io_32bit) {
762 scc_ide_insl(data_addr, buf, len / 4);
763
764 if ((len & 3) >= 2)
765 scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
766 } else
767 scc_ide_insw(data_addr, buf, len / 2);
768}
769
770static void scc_output_data(ide_drive_t *drive, struct request *rq,
771 void *buf, unsigned int len)
772{
773 unsigned long data_addr = drive->hwif->io_ports.data_addr;
774
775 len++;
776
777 if (drive->io_32bit) {
778 scc_ide_outsl(data_addr, buf, len / 4);
779
780 if ((len & 3) >= 2)
781 scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
782 } else
783 scc_ide_outsw(data_addr, buf, len / 2);
784}
785
Kou Ishizakibde18a22007-02-17 02:40:22 +0100786/**
787 * init_mmio_iops_scc - set up the iops for MMIO
788 * @hwif: interface to set up
789 *
790 */
791
792static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
793{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100794 struct pci_dev *dev = to_pci_dev(hwif->dev);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100795 struct scc_ports *ports = pci_get_drvdata(dev);
796 unsigned long dma_base = ports->dma;
797
798 ide_set_hwifdata(hwif, ports);
799
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200800 hwif->exec_command = scc_exec_command;
Bartlomiej Zolnierkiewiczb73c7ee2008-07-23 19:55:52 +0200801 hwif->read_status = scc_read_status;
Bartlomiej Zolnierkiewicz1f6d8a02008-07-23 19:55:52 +0200802 hwif->read_altstatus = scc_read_altstatus;
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200803 hwif->read_sff_dma_status = scc_read_sff_dma_status;
804
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200805 hwif->tf_load = scc_tf_load;
806 hwif->tf_read = scc_tf_read;
807
Bartlomiej Zolnierkiewiczefa3db12008-04-28 23:44:36 +0200808 hwif->input_data = scc_input_data;
809 hwif->output_data = scc_output_data;
810
Kou Ishizakibde18a22007-02-17 02:40:22 +0100811 hwif->INB = scc_ide_inb;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100812 hwif->OUTB = scc_ide_outb;
813 hwif->OUTBSYNC = scc_ide_outbsync;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100814
Kou Ishizakibde18a22007-02-17 02:40:22 +0100815 hwif->dma_base = dma_base;
816 hwif->config_data = ports->ctl;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100817}
818
819/**
820 * init_iops_scc - set up iops
821 * @hwif: interface to set up
822 *
823 * Do the basic setup for the SCC hardware interface
824 * and then do the MMIO setup.
825 */
826
827static void __devinit init_iops_scc(ide_hwif_t *hwif)
828{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100829 struct pci_dev *dev = to_pci_dev(hwif->dev);
830
Kou Ishizakibde18a22007-02-17 02:40:22 +0100831 hwif->hwif_data = NULL;
832 if (pci_get_drvdata(dev) == NULL)
833 return;
834 init_mmio_iops_scc(hwif);
835}
836
Bartlomiej Zolnierkiewiczb4d1c732008-02-02 19:56:29 +0100837static u8 __devinit scc_cable_detect(ide_hwif_t *hwif)
838{
839 return ATA_CBL_PATA80;
840}
841
Kou Ishizakibde18a22007-02-17 02:40:22 +0100842/**
843 * init_hwif_scc - set up hwif
844 * @hwif: interface to set up
845 *
846 * We do the basic set up of the interface structure. The SCC
847 * requires several custom handlers so we override the default
848 * ide DMA handlers appropriately.
849 */
850
851static void __devinit init_hwif_scc(ide_hwif_t *hwif)
852{
853 struct scc_ports *ports = ide_get_hwifdata(hwif);
854
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +0200855 ports->hwif = hwif;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100856
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100857 /* PTERADD */
858 out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100859
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200860 if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
861 hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
862 else
863 hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
Kou Ishizakibde18a22007-02-17 02:40:22 +0100864}
865
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200866static const struct ide_port_ops scc_port_ops = {
867 .set_pio_mode = scc_set_pio_mode,
868 .set_dma_mode = scc_set_dma_mode,
869 .udma_filter = scc_udma_filter,
870 .cable_detect = scc_cable_detect,
871};
872
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200873static const struct ide_dma_ops scc_dma_ops = {
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200874 .dma_host_set = scc_dma_host_set,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200875 .dma_setup = scc_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200876 .dma_exec_cmd = ide_dma_exec_cmd,
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200877 .dma_start = scc_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200878 .dma_end = scc_dma_end,
879 .dma_test_irq = scc_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200880 .dma_lost_irq = ide_dma_lost_irq,
881 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200882};
883
Kou Ishizakibde18a22007-02-17 02:40:22 +0100884#define DECLARE_SCC_DEV(name_str) \
885 { \
886 .name = name_str, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100887 .init_iops = init_iops_scc, \
888 .init_hwif = init_hwif_scc, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200889 .port_ops = &scc_port_ops, \
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200890 .dma_ops = &scc_dma_ops, \
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200891 .host_flags = IDE_HFLAG_SINGLE, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200892 .pio_mask = ATA_PIO4, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100893 }
894
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200895static const struct ide_port_info scc_chipsets[] __devinitdata = {
Kou Ishizakibde18a22007-02-17 02:40:22 +0100896 /* 0 */ DECLARE_SCC_DEV("sccIDE"),
897};
898
899/**
900 * scc_init_one - pci layer discovery entry
901 * @dev: PCI device
902 * @id: ident table entry
903 *
904 * Called by the PCI code when it finds an SCC PATA controller.
905 * We then use the IDE PCI generic helper to do most of the work.
906 */
907
908static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
909{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200910 return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100911}
912
913/**
914 * scc_remove - pci layer remove entry
915 * @dev: PCI device
916 *
917 * Called by the PCI code when it removes an SCC PATA controller.
918 */
919
920static void __devexit scc_remove(struct pci_dev *dev)
921{
922 struct scc_ports *ports = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +0200923 ide_hwif_t *hwif = ports->hwif;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100924
925 if (hwif->dmatable_cpu) {
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100926 pci_free_consistent(dev, PRD_ENTRIES * PRD_BYTES,
927 hwif->dmatable_cpu, hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100928 hwif->dmatable_cpu = NULL;
929 }
930
Bartlomiej Zolnierkiewicz387750c2008-04-27 15:38:31 +0200931 ide_unregister(hwif);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100932
Kou Ishizakibde18a22007-02-17 02:40:22 +0100933 iounmap((void*)ports->dma);
934 iounmap((void*)ports->ctl);
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200935 pci_release_selected_regions(dev, (1 << 2) - 1);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100936 memset(ports, 0, sizeof(*ports));
937}
938
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200939static const struct pci_device_id scc_pci_tbl[] = {
940 { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
Kou Ishizakibde18a22007-02-17 02:40:22 +0100941 { 0, },
942};
943MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
944
945static struct pci_driver driver = {
946 .name = "SCC IDE",
947 .id_table = scc_pci_tbl,
948 .probe = scc_init_one,
949 .remove = scc_remove,
950};
951
952static int scc_ide_init(void)
953{
954 return ide_pci_register_driver(&driver);
955}
956
957module_init(scc_ide_init);
958/* -- No exit code?
959static void scc_ide_exit(void)
960{
961 ide_pci_unregister_driver(&driver);
962}
963module_exit(scc_ide_exit);
964 */
965
966
967MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
968MODULE_LICENSE("GPL");