blob: 960907f17914d77e778f3ea4a2d27ac9d8837922 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/include/asm-arm/arch-s3c2410/regs-spi.h
2 *
3 * Copyright (c) 2004 Fetron GmbH
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * S3C2410 SPI register definition
Ben Dooks92e48052006-09-09 19:44:54 +010010*/
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
12#ifndef __ASM_ARCH_REGS_SPI_H
13#define __ASM_ARCH_REGS_SPI_H
14
Sandeep Sanjay Patile9033822007-05-16 10:51:45 +010015#define S3C2410_SPI1 (0x20)
16#define S3C2412_SPI1 (0x100)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define S3C2410_SPCON (0x00)
19
Ben Dooks1fb4e562007-12-23 03:09:29 +010020#define S3C2412_SPCON_DIRC_RX (1<<7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#define S3C2410_SPCON_SMOD_DMA (2<<5) /* DMA mode */
22#define S3C2410_SPCON_SMOD_INT (1<<5) /* interrupt mode */
23#define S3C2410_SPCON_SMOD_POLL (0<<5) /* polling mode */
24#define S3C2410_SPCON_ENSCK (1<<4) /* Enable SCK */
25#define S3C2410_SPCON_MSTR (1<<3) /* Master/Slave select
26 0: slave, 1: master */
27#define S3C2410_SPCON_CPOL_HIGH (1<<2) /* Clock polarity select */
28#define S3C2410_SPCON_CPOL_LOW (0<<2) /* Clock polarity select */
29
30#define S3C2410_SPCON_CPHA_FMTB (1<<1) /* Clock Phase Select */
31#define S3C2410_SPCON_CPHA_FMTA (0<<1) /* Clock Phase Select */
32
33#define S3C2410_SPCON_TAGD (1<<0) /* Tx auto garbage data mode */
34
35
36#define S3C2410_SPSTA (0x04)
37
38#define S3C2410_SPSTA_DCOL (1<<2) /* Data Collision Error */
39#define S3C2410_SPSTA_MULD (1<<1) /* Multi Master Error */
40#define S3C2410_SPSTA_READY (1<<0) /* Data Tx/Rx ready */
Ben Dooks1fb4e562007-12-23 03:09:29 +010041#define S3C2412_SPSTA_READY_ORG (1<<3)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43#define S3C2410_SPPIN (0x08)
44
45#define S3C2410_SPPIN_ENMUL (1<<2) /* Multi Master Error detect */
46#define S3C2410_SPPIN_RESERVED (1<<1)
Lucas Correia Villa Realb7ebcc12005-04-25 18:40:31 +010047#define S3C2400_SPPIN_nCS (1<<1) /* SPI Card Select */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define S3C2410_SPPIN_KEEP (1<<0) /* Master Out keep */
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define S3C2410_SPPRE (0x0C)
51#define S3C2410_SPTDAT (0x10)
52#define S3C2410_SPRDAT (0x14)
53
Ben Dooks1fb4e562007-12-23 03:09:29 +010054#define S3C2412_TXFIFO (0x18)
55#define S3C2412_RXFIFO (0x18)
56#define S3C2412_SPFIC (0x24)
57
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif /* __ASM_ARCH_REGS_SPI_H */