blob: 433937109afc42f0a16d973a97ed129373c2ac83 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Rafał Miłeckic913e232009-12-22 23:02:16 +010092extern int radeon_dynpm;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020093extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040094extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040095extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100103/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104#define RADEON_IB_POOL_SIZE 16
105#define RADEON_DEBUGFS_MAX_NUM_FILES 32
106#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000107#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000125#define ATRM_BIOS_PAGE 4096
126
Dave Airlie8edb3812010-03-01 21:50:01 +1100127#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140bool radeon_get_bios(struct radeon_device *rdev);
141
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000142
143/*
144 * Dummy page
145 */
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
153
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154/*
155 * Clocks
156 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500160 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168};
169
Rafał Miłecki74338742009-11-03 00:53:02 +0100170/*
171 * Power management
172 */
173int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500174void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100175void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000178
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179/*
180 * Fences.
181 */
182struct radeon_fence_driver {
183 uint32_t scratch_reg;
184 atomic_t seq;
185 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000186 unsigned long last_jiffies;
187 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 wait_queue_head_t queue;
189 rwlock_t lock;
190 struct list_head created;
191 struct list_head emited;
192 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100193 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194};
195
196struct radeon_fence {
197 struct radeon_device *rdev;
198 struct kref kref;
199 struct list_head list;
200 /* protected by radeon_fence.lock */
201 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 bool emited;
203 bool signaled;
204};
205
206int radeon_fence_driver_init(struct radeon_device *rdev);
207void radeon_fence_driver_fini(struct radeon_device *rdev);
208int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
209int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
210void radeon_fence_process(struct radeon_device *rdev);
211bool radeon_fence_signaled(struct radeon_fence *fence);
212int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
213int radeon_fence_wait_next(struct radeon_device *rdev);
214int radeon_fence_wait_last(struct radeon_device *rdev);
215struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
216void radeon_fence_unref(struct radeon_fence **fence);
217
Dave Airliee024e112009-06-24 09:48:08 +1000218/*
219 * Tiling registers
220 */
221struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100222 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000223};
224
225#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226
227/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100228 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100230struct radeon_mman {
231 struct ttm_bo_global_ref bo_global_ref;
232 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100234 bool mem_global_referenced;
235 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100236};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237
Jerome Glisse4c788672009-11-20 14:29:23 +0100238struct radeon_bo {
239 /* Protected by gem.mutex */
240 struct list_head list;
241 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100242 u32 placements[3];
243 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100244 struct ttm_buffer_object tbo;
245 struct ttm_bo_kmap_obj kmap;
246 unsigned pin_count;
247 void *kptr;
248 u32 tiling_flags;
249 u32 pitch;
250 int surface_reg;
251 /* Constant after initialization */
252 struct radeon_device *rdev;
253 struct drm_gem_object *gobj;
254};
255
256struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100258 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 uint64_t gpu_offset;
260 unsigned rdomain;
261 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100262 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263};
264
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265/*
266 * GEM objects.
267 */
268struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100269 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 struct list_head objects;
271};
272
273int radeon_gem_init(struct radeon_device *rdev);
274void radeon_gem_fini(struct radeon_device *rdev);
275int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100276 int alignment, int initial_domain,
277 bool discardable, bool kernel,
278 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
280 uint64_t *gpu_addr);
281void radeon_gem_object_unpin(struct drm_gem_object *obj);
282
283
284/*
285 * GART structures, functions & helpers
286 */
287struct radeon_mc;
288
289struct radeon_gart_table_ram {
290 volatile uint32_t *ptr;
291};
292
293struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100294 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 volatile uint32_t *ptr;
296};
297
298union radeon_gart_table {
299 struct radeon_gart_table_ram ram;
300 struct radeon_gart_table_vram vram;
301};
302
Matt Turnera77f1712009-10-14 00:34:41 -0400303#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000304#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400305
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200306struct radeon_gart {
307 dma_addr_t table_addr;
308 unsigned num_gpu_pages;
309 unsigned num_cpu_pages;
310 unsigned table_size;
311 union radeon_gart_table table;
312 struct page **pages;
313 dma_addr_t *pages_addr;
314 bool ready;
315};
316
317int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
318void radeon_gart_table_ram_free(struct radeon_device *rdev);
319int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
320void radeon_gart_table_vram_free(struct radeon_device *rdev);
321int radeon_gart_init(struct radeon_device *rdev);
322void radeon_gart_fini(struct radeon_device *rdev);
323void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
324 int pages);
325int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
326 int pages, struct page **pagelist);
327
328
329/*
330 * GPU MC structures, functions & helpers
331 */
332struct radeon_mc {
333 resource_size_t aper_size;
334 resource_size_t aper_base;
335 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000336 /* for some chips with <= 32MB we need to lie
337 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000338 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000339 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000340 u64 gtt_size;
341 u64 gtt_start;
342 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000343 u64 vram_start;
344 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000346 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 int vram_mtrr;
348 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000349 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350};
351
Alex Deucher06b64762010-01-05 11:27:29 -0500352bool radeon_combios_sideport_present(struct radeon_device *rdev);
353bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354
355/*
356 * GPU scratch registers structures, functions & helpers
357 */
358struct radeon_scratch {
359 unsigned num_reg;
360 bool free[32];
361 uint32_t reg[32];
362};
363
364int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
365void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
366
367
368/*
369 * IRQS.
370 */
371struct radeon_irq {
372 bool installed;
373 bool sw_int;
374 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400375 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100376 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500377 /* FIXME: use defines for max hpd/dacs */
378 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400379 bool gui_idle;
380 bool gui_idle_acked;
381 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200382 /* FIXME: use defines for max HDMI blocks */
383 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000384 spinlock_t sw_lock;
385 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386};
387
388int radeon_irq_kms_init(struct radeon_device *rdev);
389void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000390void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
391void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392
393/*
394 * CP & ring.
395 */
396struct radeon_ib {
397 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100398 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 uint64_t gpu_addr;
400 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100401 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100403 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404};
405
Dave Airlieecb114a2009-09-15 11:12:56 +1000406/*
407 * locking -
408 * mutex protects scheduled_ibs, ready, alloc_bm
409 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410struct radeon_ib_pool {
411 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100413 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
415 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100416 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417};
418
419struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421 volatile uint32_t *ring;
422 unsigned rptr;
423 unsigned wptr;
424 unsigned wptr_old;
425 unsigned ring_size;
426 unsigned ring_free_dw;
427 int count_dw;
428 uint64_t gpu_addr;
429 uint32_t align_mask;
430 uint32_t ptr_mask;
431 struct mutex mutex;
432 bool ready;
433};
434
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500435/*
436 * R6xx+ IH ring
437 */
438struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100439 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500440 volatile uint32_t *ring;
441 unsigned rptr;
442 unsigned wptr;
443 unsigned wptr_old;
444 unsigned ring_size;
445 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500446 uint32_t ptr_mask;
447 spinlock_t lock;
448 bool enabled;
449};
450
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000451struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100452 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100453 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000454 u64 shader_gpu_addr;
455 u32 vs_offset, ps_offset;
456 u32 state_offset;
457 u32 state_len;
458 u32 vb_used, vb_total;
459 struct radeon_ib *vb_ib;
460};
461
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
463void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
464int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
465int radeon_ib_pool_init(struct radeon_device *rdev);
466void radeon_ib_pool_fini(struct radeon_device *rdev);
467int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100468extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469/* Ring access between begin & end cannot sleep */
470void radeon_ring_free_size(struct radeon_device *rdev);
471int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
472void radeon_ring_unlock_commit(struct radeon_device *rdev);
473void radeon_ring_unlock_undo(struct radeon_device *rdev);
474int radeon_ring_test(struct radeon_device *rdev);
475int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
476void radeon_ring_fini(struct radeon_device *rdev);
477
478
479/*
480 * CS.
481 */
482struct radeon_cs_reloc {
483 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100484 struct radeon_bo *robj;
485 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486 uint32_t handle;
487 uint32_t flags;
488};
489
490struct radeon_cs_chunk {
491 uint32_t chunk_id;
492 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000493 int kpage_idx[2];
494 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000496 void __user *user_ptr;
497 int last_copied_page;
498 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200499};
500
501struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100502 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503 struct radeon_device *rdev;
504 struct drm_file *filp;
505 /* chunks */
506 unsigned nchunks;
507 struct radeon_cs_chunk *chunks;
508 uint64_t *chunks_array;
509 /* IB */
510 unsigned idx;
511 /* relocations */
512 unsigned nrelocs;
513 struct radeon_cs_reloc *relocs;
514 struct radeon_cs_reloc **relocs_ptr;
515 struct list_head validated;
516 /* indices of various chunks */
517 int chunk_ib_idx;
518 int chunk_relocs_idx;
519 struct radeon_ib *ib;
520 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000521 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000522 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523};
524
Dave Airlie513bcb42009-09-23 16:56:27 +1000525extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
526extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
527
528
529static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
530{
531 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
532 u32 pg_idx, pg_offset;
533 u32 idx_value = 0;
534 int new_page;
535
536 pg_idx = (idx * 4) / PAGE_SIZE;
537 pg_offset = (idx * 4) % PAGE_SIZE;
538
539 if (ibc->kpage_idx[0] == pg_idx)
540 return ibc->kpage[0][pg_offset/4];
541 if (ibc->kpage_idx[1] == pg_idx)
542 return ibc->kpage[1][pg_offset/4];
543
544 new_page = radeon_cs_update_pages(p, pg_idx);
545 if (new_page < 0) {
546 p->parser_error = new_page;
547 return 0;
548 }
549
550 idx_value = ibc->kpage[new_page][pg_offset/4];
551 return idx_value;
552}
553
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554struct radeon_cs_packet {
555 unsigned idx;
556 unsigned type;
557 unsigned reg;
558 unsigned opcode;
559 int count;
560 unsigned one_reg_wr;
561};
562
563typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
564 struct radeon_cs_packet *pkt,
565 unsigned idx, unsigned reg);
566typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
567 struct radeon_cs_packet *pkt);
568
569
570/*
571 * AGP
572 */
573int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000574void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575void radeon_agp_fini(struct radeon_device *rdev);
576
577
578/*
579 * Writeback
580 */
581struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100582 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 volatile uint32_t *wb;
584 uint64_t gpu_addr;
585};
586
Jerome Glissec93bb852009-07-13 21:04:08 +0200587/**
588 * struct radeon_pm - power management datas
589 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
590 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
591 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
592 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
593 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
594 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
595 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
596 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
597 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
598 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
599 * @needed_bandwidth: current bandwidth needs
600 *
601 * It keeps track of various data needed to take powermanagement decision.
602 * Bandwith need is used to determine minimun clock of the GPU and memory.
603 * Equation between gpu/memory clock and available bandwidth is hw dependent
604 * (type of memory, bus size, efficiency, ...)
605 */
Rafał Miłeckic913e232009-12-22 23:02:16 +0100606enum radeon_pm_state {
607 PM_STATE_DISABLED,
608 PM_STATE_MINIMUM,
609 PM_STATE_PAUSED,
610 PM_STATE_ACTIVE
611};
612enum radeon_pm_action {
613 PM_ACTION_NONE,
614 PM_ACTION_MINIMUM,
615 PM_ACTION_DOWNCLOCK,
616 PM_ACTION_UPCLOCK
617};
Alex Deucher56278a82009-12-28 13:58:44 -0500618
619enum radeon_voltage_type {
620 VOLTAGE_NONE = 0,
621 VOLTAGE_GPIO,
622 VOLTAGE_VDDC,
623 VOLTAGE_SW
624};
625
Alex Deucher0ec0e742009-12-23 13:21:58 -0500626enum radeon_pm_state_type {
627 POWER_STATE_TYPE_DEFAULT,
628 POWER_STATE_TYPE_POWERSAVE,
629 POWER_STATE_TYPE_BATTERY,
630 POWER_STATE_TYPE_BALANCED,
631 POWER_STATE_TYPE_PERFORMANCE,
632};
633
Alex Deucher516d0e42009-12-23 14:28:05 -0500634enum radeon_pm_clock_mode_type {
635 POWER_MODE_TYPE_DEFAULT,
636 POWER_MODE_TYPE_LOW,
637 POWER_MODE_TYPE_MID,
638 POWER_MODE_TYPE_HIGH,
639};
640
Alex Deucher56278a82009-12-28 13:58:44 -0500641struct radeon_voltage {
642 enum radeon_voltage_type type;
643 /* gpio voltage */
644 struct radeon_gpio_rec gpio;
645 u32 delay; /* delay in usec from voltage drop to sclk change */
646 bool active_high; /* voltage drop is active when bit is high */
647 /* VDDC voltage */
648 u8 vddc_id; /* index into vddc voltage table */
649 u8 vddci_id; /* index into vddci voltage table */
650 bool vddci_enabled;
651 /* r6xx+ sw */
652 u32 voltage;
653};
654
655struct radeon_pm_non_clock_info {
656 /* pcie lanes */
657 int pcie_lanes;
658 /* standardized non-clock flags */
659 u32 flags;
660};
661
662struct radeon_pm_clock_info {
663 /* memory clock */
664 u32 mclk;
665 /* engine clock */
666 u32 sclk;
667 /* voltage info */
668 struct radeon_voltage voltage;
669 /* standardized clock flags - not sure we'll need these */
670 u32 flags;
671};
672
673struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500674 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500675 /* XXX: use a define for num clock modes */
676 struct radeon_pm_clock_info clock_info[8];
677 /* number of valid clock modes in this power state */
678 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500679 struct radeon_pm_clock_info *default_clock_mode;
680 /* non clock info about this state */
681 struct radeon_pm_non_clock_info non_clock_info;
682 bool voltage_drop_active;
683};
684
Rafał Miłecki27459322010-02-11 22:16:36 +0000685/*
686 * Some modes are overclocked by very low value, accept them
687 */
688#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
689
Jerome Glissec93bb852009-07-13 21:04:08 +0200690struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100691 struct mutex mutex;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100692 struct delayed_work idle_work;
693 enum radeon_pm_state state;
694 enum radeon_pm_action planned_action;
695 unsigned long action_timeout;
696 bool downclocked;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100697 int active_crtcs;
698 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100699 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400700 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200701 fixed20_12 max_bandwidth;
702 fixed20_12 igp_sideport_mclk;
703 fixed20_12 igp_system_mclk;
704 fixed20_12 igp_ht_link_clk;
705 fixed20_12 igp_ht_link_width;
706 fixed20_12 k8_bandwidth;
707 fixed20_12 sideport_bandwidth;
708 fixed20_12 ht_bandwidth;
709 fixed20_12 core_bandwidth;
710 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400711 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200712 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500713 /* XXX: use a define for num power modes */
714 struct radeon_power_state power_state[8];
715 /* number of valid power states */
716 int num_power_states;
717 struct radeon_power_state *current_power_state;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +0000718 struct radeon_pm_clock_info *current_clock_mode;
Alex Deucher516d0e42009-12-23 14:28:05 -0500719 struct radeon_power_state *requested_power_state;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +0000720 struct radeon_pm_clock_info *requested_clock_mode;
Alex Deucher56278a82009-12-28 13:58:44 -0500721 struct radeon_power_state *default_power_state;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500722 struct radeon_i2c_chan *i2c_bus;
Jerome Glissec93bb852009-07-13 21:04:08 +0200723};
724
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200725
726/*
727 * Benchmarking
728 */
729void radeon_benchmark(struct radeon_device *rdev);
730
731
732/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200733 * Testing
734 */
735void radeon_test_moves(struct radeon_device *rdev);
736
737
738/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739 * Debugfs
740 */
741int radeon_debugfs_add_files(struct radeon_device *rdev,
742 struct drm_info_list *files,
743 unsigned nfiles);
744int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200745
746
747/*
748 * ASIC specific functions.
749 */
750struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200751 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000752 void (*fini)(struct radeon_device *rdev);
753 int (*resume)(struct radeon_device *rdev);
754 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000755 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000756 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000757 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200758 void (*gart_tlb_flush)(struct radeon_device *rdev);
759 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
760 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
761 void (*cp_fini)(struct radeon_device *rdev);
762 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000763 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200764 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000765 int (*ring_test)(struct radeon_device *rdev);
766 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200767 int (*irq_set)(struct radeon_device *rdev);
768 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200769 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200770 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
771 int (*cs_parse)(struct radeon_cs_parser *p);
772 int (*copy_blit)(struct radeon_device *rdev,
773 uint64_t src_offset,
774 uint64_t dst_offset,
775 unsigned num_pages,
776 struct radeon_fence *fence);
777 int (*copy_dma)(struct radeon_device *rdev,
778 uint64_t src_offset,
779 uint64_t dst_offset,
780 unsigned num_pages,
781 struct radeon_fence *fence);
782 int (*copy)(struct radeon_device *rdev,
783 uint64_t src_offset,
784 uint64_t dst_offset,
785 unsigned num_pages,
786 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100787 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200788 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100789 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500791 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
793 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000794 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
795 uint32_t tiling_flags, uint32_t pitch,
796 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000797 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200798 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500799 void (*hpd_init)(struct radeon_device *rdev);
800 void (*hpd_fini)(struct radeon_device *rdev);
801 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
802 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100803 /* ioctl hw specific callback. Some hw might want to perform special
804 * operation on specific ioctl. For instance on wait idle some hw
805 * might want to perform and HDP flush through MMIO as it seems that
806 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
807 * through ring.
808 */
809 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400810 bool (*gui_idle)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811};
812
Jerome Glisse21f9a432009-09-11 15:55:33 +0200813/*
814 * Asic structures
815 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000816struct r100_gpu_lockup {
817 unsigned long last_jiffies;
818 u32 last_cp_rptr;
819};
820
Dave Airlie551ebd82009-09-01 15:25:57 +1000821struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000822 const unsigned *reg_safe_bm;
823 unsigned reg_safe_bm_size;
824 u32 hdp_cntl;
825 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000826};
827
Jerome Glisse21f9a432009-09-11 15:55:33 +0200828struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000829 const unsigned *reg_safe_bm;
830 unsigned reg_safe_bm_size;
831 u32 resync_scratch;
832 u32 hdp_cntl;
833 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200834};
835
836struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000837 unsigned max_pipes;
838 unsigned max_tile_pipes;
839 unsigned max_simds;
840 unsigned max_backends;
841 unsigned max_gprs;
842 unsigned max_threads;
843 unsigned max_stack_entries;
844 unsigned max_hw_contexts;
845 unsigned max_gs_threads;
846 unsigned sx_max_export_size;
847 unsigned sx_max_export_pos_size;
848 unsigned sx_max_export_smx_size;
849 unsigned sq_num_cf_insts;
850 unsigned tiling_nbanks;
851 unsigned tiling_npipes;
852 unsigned tiling_group_size;
853 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200854};
855
856struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000857 unsigned max_pipes;
858 unsigned max_tile_pipes;
859 unsigned max_simds;
860 unsigned max_backends;
861 unsigned max_gprs;
862 unsigned max_threads;
863 unsigned max_stack_entries;
864 unsigned max_hw_contexts;
865 unsigned max_gs_threads;
866 unsigned sx_max_export_size;
867 unsigned sx_max_export_pos_size;
868 unsigned sx_max_export_smx_size;
869 unsigned sq_num_cf_insts;
870 unsigned sx_num_of_sets;
871 unsigned sc_prim_fifo_size;
872 unsigned sc_hiz_tile_fifo_size;
873 unsigned sc_earlyz_tile_fifo_fize;
874 unsigned tiling_nbanks;
875 unsigned tiling_npipes;
876 unsigned tiling_group_size;
877 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200878};
879
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400880struct evergreen_asic {
881 unsigned num_ses;
882 unsigned max_pipes;
883 unsigned max_tile_pipes;
884 unsigned max_simds;
885 unsigned max_backends;
886 unsigned max_gprs;
887 unsigned max_threads;
888 unsigned max_stack_entries;
889 unsigned max_hw_contexts;
890 unsigned max_gs_threads;
891 unsigned sx_max_export_size;
892 unsigned sx_max_export_pos_size;
893 unsigned sx_max_export_smx_size;
894 unsigned sq_num_cf_insts;
895 unsigned sx_num_of_sets;
896 unsigned sc_prim_fifo_size;
897 unsigned sc_hiz_tile_fifo_size;
898 unsigned sc_earlyz_tile_fifo_size;
899 unsigned tiling_nbanks;
900 unsigned tiling_npipes;
901 unsigned tiling_group_size;
902};
903
Jerome Glisse068a1172009-06-17 13:28:30 +0200904union radeon_asic_config {
905 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000906 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000907 struct r600_asic r600;
908 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400909 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200910};
911
Daniel Vetter0a10c852010-03-11 21:19:14 +0000912/*
913 * asic initizalization from radeon_asic.c
914 */
915void radeon_agp_disable(struct radeon_device *rdev);
916int radeon_asic_init(struct radeon_device *rdev);
917
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918
919/*
920 * IOCTL.
921 */
922int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
923 struct drm_file *filp);
924int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
925 struct drm_file *filp);
926int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file_priv);
928int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
929 struct drm_file *file_priv);
930int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file_priv);
932int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
933 struct drm_file *file_priv);
934int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
935 struct drm_file *filp);
936int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
937 struct drm_file *filp);
938int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
939 struct drm_file *filp);
940int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
941 struct drm_file *filp);
942int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000943int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *filp);
945int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
946 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200947
948
949/*
950 * Core structure, functions and helpers.
951 */
952typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
953typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
954
955struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200956 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957 struct drm_device *ddev;
958 struct pci_dev *pdev;
959 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200960 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961 enum radeon_family family;
962 unsigned long flags;
963 int usec_timeout;
964 enum radeon_pll_errata pll_errata;
965 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400966 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200967 int disp_priority;
968 /* BIOS */
969 uint8_t *bios;
970 bool is_atom_bios;
971 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100972 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000974 resource_size_t rmmio_base;
975 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200977 radeon_rreg_t mc_rreg;
978 radeon_wreg_t mc_wreg;
979 radeon_rreg_t pll_rreg;
980 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000981 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982 radeon_rreg_t pciep_rreg;
983 radeon_wreg_t pciep_wreg;
984 struct radeon_clock clock;
985 struct radeon_mc mc;
986 struct radeon_gart gart;
987 struct radeon_mode_info mode_info;
988 struct radeon_scratch scratch;
989 struct radeon_mman mman;
990 struct radeon_fence_driver fence_drv;
991 struct radeon_cp cp;
992 struct radeon_ib_pool ib_pool;
993 struct radeon_irq irq;
994 struct radeon_asic *asic;
995 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200996 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000997 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200998 struct mutex cs_mutex;
999 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001000 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 bool gpu_lockup;
1002 bool shutdown;
1003 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001004 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001005 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001006 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001007 const struct firmware *me_fw; /* all family ME firmware */
1008 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001009 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001010 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001011 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001012 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001013 struct workqueue_struct *wq;
1014 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001015 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001016 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001017
1018 /* audio stuff */
1019 struct timer_list audio_timer;
1020 int audio_channels;
1021 int audio_rate;
1022 int audio_bits_per_sample;
1023 uint8_t audio_status_bits;
1024 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001025
1026 bool powered_down;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001027};
1028
1029int radeon_device_init(struct radeon_device *rdev,
1030 struct drm_device *ddev,
1031 struct pci_dev *pdev,
1032 uint32_t flags);
1033void radeon_device_fini(struct radeon_device *rdev);
1034int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1035
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001036/* r600 blit */
1037int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1038void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1039void r600_kms_blit_copy(struct radeon_device *rdev,
1040 u64 src_gpu_addr, u64 dst_gpu_addr,
1041 int size_bytes);
1042
Dave Airliede1b2892009-08-12 18:43:14 +10001043static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1044{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001045 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001046 return readl(((void __iomem *)rdev->rmmio) + reg);
1047 else {
1048 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1049 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1050 }
1051}
1052
1053static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1054{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001055 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001056 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1057 else {
1058 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1059 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1060 }
1061}
1062
Jerome Glisse4c788672009-11-20 14:29:23 +01001063/*
1064 * Cast helper
1065 */
1066#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067
1068/*
1069 * Registers read & write functions.
1070 */
1071#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1072#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001073#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001074#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001075#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001076#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1077#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1078#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1079#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1080#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1081#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001082#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1083#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001084#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1085#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001086#define WREG32_P(reg, val, mask) \
1087 do { \
1088 uint32_t tmp_ = RREG32(reg); \
1089 tmp_ &= (mask); \
1090 tmp_ |= ((val) & ~(mask)); \
1091 WREG32(reg, tmp_); \
1092 } while (0)
1093#define WREG32_PLL_P(reg, val, mask) \
1094 do { \
1095 uint32_t tmp_ = RREG32_PLL(reg); \
1096 tmp_ &= (mask); \
1097 tmp_ |= ((val) & ~(mask)); \
1098 WREG32_PLL(reg, tmp_); \
1099 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001100#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001101
Dave Airliede1b2892009-08-12 18:43:14 +10001102/*
1103 * Indirect registers accessor
1104 */
1105static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1106{
1107 uint32_t r;
1108
1109 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1110 r = RREG32(RADEON_PCIE_DATA);
1111 return r;
1112}
1113
1114static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1115{
1116 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1117 WREG32(RADEON_PCIE_DATA, (v));
1118}
1119
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001120void r100_pll_errata_after_index(struct radeon_device *rdev);
1121
1122
1123/*
1124 * ASICs helpers.
1125 */
Dave Airlieb995e432009-07-14 02:02:32 +10001126#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1127 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1129 (rdev->family == CHIP_RV200) || \
1130 (rdev->family == CHIP_RS100) || \
1131 (rdev->family == CHIP_RS200) || \
1132 (rdev->family == CHIP_RV250) || \
1133 (rdev->family == CHIP_RV280) || \
1134 (rdev->family == CHIP_RS300))
1135#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1136 (rdev->family == CHIP_RV350) || \
1137 (rdev->family == CHIP_R350) || \
1138 (rdev->family == CHIP_RV380) || \
1139 (rdev->family == CHIP_R420) || \
1140 (rdev->family == CHIP_R423) || \
1141 (rdev->family == CHIP_RV410) || \
1142 (rdev->family == CHIP_RS400) || \
1143 (rdev->family == CHIP_RS480))
1144#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1145#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1146#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001147#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001148
1149/*
1150 * BIOS helpers.
1151 */
1152#define RBIOS8(i) (rdev->bios[i])
1153#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1154#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1155
1156int radeon_combios_init(struct radeon_device *rdev);
1157void radeon_combios_fini(struct radeon_device *rdev);
1158int radeon_atombios_init(struct radeon_device *rdev);
1159void radeon_atombios_fini(struct radeon_device *rdev);
1160
1161
1162/*
1163 * RING helpers.
1164 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1166{
1167#if DRM_DEBUG_CODE
1168 if (rdev->cp.count_dw <= 0) {
1169 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1170 }
1171#endif
1172 rdev->cp.ring[rdev->cp.wptr++] = v;
1173 rdev->cp.wptr &= rdev->cp.ptr_mask;
1174 rdev->cp.count_dw--;
1175 rdev->cp.ring_free_dw--;
1176}
1177
1178
1179/*
1180 * ASICs macro.
1181 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001182#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001183#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1184#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1185#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001186#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001187#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001188#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001189#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001190#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1191#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001192#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001194#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1195#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001196#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1197#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001198#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001199#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1200#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1201#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1202#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001203#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001205#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001206#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001207#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1209#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001210#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1211#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001212#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001213#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1214#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1215#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1216#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001217#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001218
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001219/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001220/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001221extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001222extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001223extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001224extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001225extern int radeon_modeset_init(struct radeon_device *rdev);
1226extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001227extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001228extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001229extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001230extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001231extern int radeon_clocks_init(struct radeon_device *rdev);
1232extern void radeon_clocks_fini(struct radeon_device *rdev);
1233extern void radeon_scratch_init(struct radeon_device *rdev);
1234extern void radeon_surface_init(struct radeon_device *rdev);
1235extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001236extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001237extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001238extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001239extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001240extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1241extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001242extern int radeon_resume_kms(struct drm_device *dev);
1243extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001244
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001245/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001246extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1247extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001248
Jerome Glissed4550902009-10-01 10:12:06 +02001249/* rv200,rv250,rv280 */
1250extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001251
1252/* r300,r350,rv350,rv370,rv380 */
1253extern void r300_set_reg_safe(struct radeon_device *rdev);
1254extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001255extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001256extern void r300_clock_startup(struct radeon_device *rdev);
1257extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001258extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1259extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1260extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001261extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001262
Jerome Glisse905b6822009-09-09 22:24:20 +02001263/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001264extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1265extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001266extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001267extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001268
Jerome Glisse21f9a432009-09-11 15:55:33 +02001269/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001270struct rv515_mc_save {
1271 u32 d1vga_control;
1272 u32 d2vga_control;
1273 u32 vga_render_control;
1274 u32 vga_hdp_control;
1275 u32 d1crtc_control;
1276 u32 d2crtc_control;
1277};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001278extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001279extern void rv515_vga_render_disable(struct radeon_device *rdev);
1280extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001281extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1282extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1283extern void rv515_clock_startup(struct radeon_device *rdev);
1284extern void rv515_debugfs(struct radeon_device *rdev);
1285extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001286
Jerome Glisse3bc68532009-10-01 09:39:24 +02001287/* rs400 */
1288extern int rs400_gart_init(struct radeon_device *rdev);
1289extern int rs400_gart_enable(struct radeon_device *rdev);
1290extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1291extern void rs400_gart_disable(struct radeon_device *rdev);
1292extern void rs400_gart_fini(struct radeon_device *rdev);
1293
1294/* rs600 */
1295extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001296extern int rs600_irq_set(struct radeon_device *rdev);
1297extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001298
Jerome Glisse21f9a432009-09-11 15:55:33 +02001299/* rs690, rs740 */
1300extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1301 struct drm_display_mode *mode1,
1302 struct drm_display_mode *mode2);
1303
1304/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001305extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001306extern bool r600_card_posted(struct radeon_device *rdev);
1307extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001308extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001309extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1310extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001311extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001312extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001313extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001314extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001315extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1316extern int r600_ib_test(struct radeon_device *rdev);
1317extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001318extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001319extern int r600_wb_enable(struct radeon_device *rdev);
1320extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001321extern void r600_scratch_init(struct radeon_device *rdev);
1322extern int r600_blit_init(struct radeon_device *rdev);
1323extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001324extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001325extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001326/* r600 irq */
1327extern int r600_irq_init(struct radeon_device *rdev);
1328extern void r600_irq_fini(struct radeon_device *rdev);
1329extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1330extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001331extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001332extern void r600_disable_interrupts(struct radeon_device *rdev);
1333extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001334/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001335extern int r600_audio_init(struct radeon_device *rdev);
1336extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1337extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001338extern int r600_audio_channels(struct radeon_device *rdev);
1339extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1340extern int r600_audio_rate(struct radeon_device *rdev);
1341extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1342extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001343extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001344extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1345extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001346extern void r600_audio_fini(struct radeon_device *rdev);
1347extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001348extern void r600_hdmi_enable(struct drm_encoder *encoder);
1349extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001350extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1351extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001352extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001353
Alex Deucherfe251e22010-03-24 13:36:43 -04001354extern void r700_cp_stop(struct radeon_device *rdev);
1355extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001356extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1357extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001358
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001359/* evergreen */
1360struct evergreen_mc_save {
1361 u32 vga_control[6];
1362 u32 vga_render_control;
1363 u32 vga_hdp_control;
1364 u32 crtc_control[6];
1365};
1366
Jerome Glisse4c788672009-11-20 14:29:23 +01001367#include "radeon_object.h"
1368
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001369#endif