blob: d66a7a11a4fc4644aa9c066542d9333946bd2b09 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020021#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070022#include <linux/regulator/consumer.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080023
Pierre Ossman2f730fe2008-03-17 10:29:38 +010024#include <linux/leds.h>
25
Aries Lee22113ef2010-12-15 08:14:24 +010026#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080027#include <linux/mmc/host.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080028
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include "sdhci.h"
30
31#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010034 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080035
Pierre Ossmanf9134312008-12-21 17:01:48 +010036#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
37 defined(CONFIG_MMC_SDHCI_MODULE))
38#define SDHCI_USE_LEDS_CLASS
39#endif
40
Arindam Nathb513ea22011-05-05 12:19:04 +053041#define MAX_TUNING_LOOP 40
42
Pierre Ossmandf673b22006-06-30 02:22:31 -070043static unsigned int debug_quirks = 0;
Pierre Ossman67435272006-06-30 02:22:31 -070044
Pierre Ossmand129bce2006-03-24 03:18:17 -080045static void sdhci_finish_data(struct sdhci_host *);
46
47static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
48static void sdhci_finish_command(struct sdhci_host *);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053049static int sdhci_execute_tuning(struct mmc_host *mmc);
50static void sdhci_tuning_timer(unsigned long data);
Pierre Ossmand129bce2006-03-24 03:18:17 -080051
52static void sdhci_dumpregs(struct sdhci_host *host)
53{
Philip Rakity412ab652010-09-22 15:25:13 -070054 printk(KERN_DEBUG DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
55 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080056
57 printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030058 sdhci_readl(host, SDHCI_DMA_ADDRESS),
59 sdhci_readw(host, SDHCI_HOST_VERSION));
Pierre Ossmand129bce2006-03-24 03:18:17 -080060 printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030061 sdhci_readw(host, SDHCI_BLOCK_SIZE),
62 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Pierre Ossmand129bce2006-03-24 03:18:17 -080063 printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030064 sdhci_readl(host, SDHCI_ARGUMENT),
65 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080066 printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030067 sdhci_readl(host, SDHCI_PRESENT_STATE),
68 sdhci_readb(host, SDHCI_HOST_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080069 printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030070 sdhci_readb(host, SDHCI_POWER_CONTROL),
71 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080072 printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030073 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
74 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080075 printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030076 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
77 sdhci_readl(host, SDHCI_INT_STATUS));
Pierre Ossmand129bce2006-03-24 03:18:17 -080078 printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030079 sdhci_readl(host, SDHCI_INT_ENABLE),
80 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080081 printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030082 sdhci_readw(host, SDHCI_ACMD12_ERR),
83 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Philip Rakitye8120ad2010-11-30 00:55:23 -050084 printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030085 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -050086 sdhci_readl(host, SDHCI_CAPABILITIES_1));
87 printk(KERN_DEBUG DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
88 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030089 sdhci_readl(host, SDHCI_MAX_CURRENT));
Arindam Nathf2119df2011-05-05 12:18:57 +053090 printk(KERN_DEBUG DRIVER_NAME ": Host ctl2: 0x%08x\n",
91 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -080092
Ben Dooksbe3f4ae2009-06-08 23:33:52 +010093 if (host->flags & SDHCI_USE_ADMA)
94 printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
95 readl(host->ioaddr + SDHCI_ADMA_ERROR),
96 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
Pierre Ossmand129bce2006-03-24 03:18:17 -080098 printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
99}
100
101/*****************************************************************************\
102 * *
103 * Low level functions *
104 * *
105\*****************************************************************************/
106
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300107static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
108{
109 u32 ier;
110
111 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
112 ier &= ~clear;
113 ier |= set;
114 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
115 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
116}
117
118static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
119{
120 sdhci_clear_set_irqs(host, 0, irqs);
121}
122
123static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
124{
125 sdhci_clear_set_irqs(host, irqs, 0);
126}
127
128static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
129{
Shawn Guod25928d2011-06-21 22:41:48 +0800130 u32 present, irqs;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300131
Anton Vorontsov68d1fb72009-03-17 00:13:52 +0300132 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
133 return;
134
Shawn Guod25928d2011-06-21 22:41:48 +0800135 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
136 SDHCI_CARD_PRESENT;
137 irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;
138
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300139 if (enable)
140 sdhci_unmask_irqs(host, irqs);
141 else
142 sdhci_mask_irqs(host, irqs);
143}
144
145static void sdhci_enable_card_detection(struct sdhci_host *host)
146{
147 sdhci_set_card_detection(host, true);
148}
149
150static void sdhci_disable_card_detection(struct sdhci_host *host)
151{
152 sdhci_set_card_detection(host, false);
153}
154
Pierre Ossmand129bce2006-03-24 03:18:17 -0800155static void sdhci_reset(struct sdhci_host *host, u8 mask)
156{
Pierre Ossmane16514d2006-06-30 02:22:24 -0700157 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300158 u32 uninitialized_var(ier);
Pierre Ossmane16514d2006-06-30 02:22:24 -0700159
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100160 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300161 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700162 SDHCI_CARD_PRESENT))
163 return;
164 }
165
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300166 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
167 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
168
Philip Rakity393c1a32011-01-21 11:26:40 -0800169 if (host->ops->platform_reset_enter)
170 host->ops->platform_reset_enter(host, mask);
171
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300172 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800173
Pierre Ossmane16514d2006-06-30 02:22:24 -0700174 if (mask & SDHCI_RESET_ALL)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800175 host->clock = 0;
176
Pierre Ossmane16514d2006-06-30 02:22:24 -0700177 /* Wait max 100 ms */
178 timeout = 100;
179
180 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300181 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d2006-06-30 02:22:24 -0700182 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100183 printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d2006-06-30 02:22:24 -0700184 mmc_hostname(host->mmc), (int)mask);
185 sdhci_dumpregs(host);
186 return;
187 }
188 timeout--;
189 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800190 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300191
Philip Rakity393c1a32011-01-21 11:26:40 -0800192 if (host->ops->platform_reset_exit)
193 host->ops->platform_reset_exit(host, mask);
194
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300195 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
196 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800197}
198
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800199static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
200
201static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800202{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800203 if (soft)
204 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
205 else
206 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800207
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300208 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
209 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700210 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
211 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300212 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800213
214 if (soft) {
215 /* force clock reconfiguration */
216 host->clock = 0;
217 sdhci_set_ios(host->mmc, &host->mmc->ios);
218 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300219}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800220
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300221static void sdhci_reinit(struct sdhci_host *host)
222{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800223 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300224 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800225}
226
227static void sdhci_activate_led(struct sdhci_host *host)
228{
229 u8 ctrl;
230
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300231 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800232 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300233 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800234}
235
236static void sdhci_deactivate_led(struct sdhci_host *host)
237{
238 u8 ctrl;
239
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300240 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800241 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300242 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800243}
244
Pierre Ossmanf9134312008-12-21 17:01:48 +0100245#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100246static void sdhci_led_control(struct led_classdev *led,
247 enum led_brightness brightness)
248{
249 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
250 unsigned long flags;
251
252 spin_lock_irqsave(&host->lock, flags);
253
254 if (brightness == LED_OFF)
255 sdhci_deactivate_led(host);
256 else
257 sdhci_activate_led(host);
258
259 spin_unlock_irqrestore(&host->lock, flags);
260}
261#endif
262
Pierre Ossmand129bce2006-03-24 03:18:17 -0800263/*****************************************************************************\
264 * *
265 * Core functions *
266 * *
267\*****************************************************************************/
268
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100269static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800270{
Pierre Ossman76591502008-07-21 00:32:11 +0200271 unsigned long flags;
272 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700273 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200274 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800275
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100276 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800277
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100278 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200279 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800280
Pierre Ossman76591502008-07-21 00:32:11 +0200281 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800282
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100283 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200284 if (!sg_miter_next(&host->sg_miter))
285 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800286
Pierre Ossman76591502008-07-21 00:32:11 +0200287 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800288
Pierre Ossman76591502008-07-21 00:32:11 +0200289 blksize -= len;
290 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200291
Pierre Ossman76591502008-07-21 00:32:11 +0200292 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293
Pierre Ossman76591502008-07-21 00:32:11 +0200294 while (len) {
295 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300296 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200297 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800298 }
Pierre Ossman76591502008-07-21 00:32:11 +0200299
300 *buf = scratch & 0xFF;
301
302 buf++;
303 scratch >>= 8;
304 chunk--;
305 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800306 }
307 }
Pierre Ossman76591502008-07-21 00:32:11 +0200308
309 sg_miter_stop(&host->sg_miter);
310
311 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100312}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800313
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100314static void sdhci_write_block_pio(struct sdhci_host *host)
315{
Pierre Ossman76591502008-07-21 00:32:11 +0200316 unsigned long flags;
317 size_t blksize, len, chunk;
318 u32 scratch;
319 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100320
321 DBG("PIO writing\n");
322
323 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200324 chunk = 0;
325 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100326
Pierre Ossman76591502008-07-21 00:32:11 +0200327 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100328
329 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200330 if (!sg_miter_next(&host->sg_miter))
331 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100332
Pierre Ossman76591502008-07-21 00:32:11 +0200333 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200334
Pierre Ossman76591502008-07-21 00:32:11 +0200335 blksize -= len;
336 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100337
Pierre Ossman76591502008-07-21 00:32:11 +0200338 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100339
Pierre Ossman76591502008-07-21 00:32:11 +0200340 while (len) {
341 scratch |= (u32)*buf << (chunk * 8);
342
343 buf++;
344 chunk++;
345 len--;
346
347 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300348 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200349 chunk = 0;
350 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100351 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100352 }
353 }
Pierre Ossman76591502008-07-21 00:32:11 +0200354
355 sg_miter_stop(&host->sg_miter);
356
357 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100358}
359
360static void sdhci_transfer_pio(struct sdhci_host *host)
361{
362 u32 mask;
363
364 BUG_ON(!host->data);
365
Pierre Ossman76591502008-07-21 00:32:11 +0200366 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100367 return;
368
369 if (host->data->flags & MMC_DATA_READ)
370 mask = SDHCI_DATA_AVAILABLE;
371 else
372 mask = SDHCI_SPACE_AVAILABLE;
373
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200374 /*
375 * Some controllers (JMicron JMB38x) mess up the buffer bits
376 * for transfers < 4 bytes. As long as it is just one block,
377 * we can ignore the bits.
378 */
379 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
380 (host->data->blocks == 1))
381 mask = ~0;
382
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300383 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300384 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
385 udelay(100);
386
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100387 if (host->data->flags & MMC_DATA_READ)
388 sdhci_read_block_pio(host);
389 else
390 sdhci_write_block_pio(host);
391
Pierre Ossman76591502008-07-21 00:32:11 +0200392 host->blocks--;
393 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100394 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100395 }
396
397 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800398}
399
Pierre Ossman2134a922008-06-28 18:28:51 +0200400static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
401{
402 local_irq_save(*flags);
403 return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
404}
405
406static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
407{
408 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
409 local_irq_restore(*flags);
410}
411
Ben Dooks118cd172010-03-05 13:43:26 -0800412static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
413{
Ben Dooks9e506f32010-03-05 13:43:29 -0800414 __le32 *dataddr = (__le32 __force *)(desc + 4);
415 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800416
Ben Dooks9e506f32010-03-05 13:43:29 -0800417 /* SDHCI specification says ADMA descriptors should be 4 byte
418 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800419
Ben Dooks9e506f32010-03-05 13:43:29 -0800420 cmdlen[0] = cpu_to_le16(cmd);
421 cmdlen[1] = cpu_to_le16(len);
422
423 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800424}
425
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200426static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200427 struct mmc_data *data)
428{
429 int direction;
430
431 u8 *desc;
432 u8 *align;
433 dma_addr_t addr;
434 dma_addr_t align_addr;
435 int len, offset;
436
437 struct scatterlist *sg;
438 int i;
439 char *buffer;
440 unsigned long flags;
441
442 /*
443 * The spec does not specify endianness of descriptor table.
444 * We currently guess that it is LE.
445 */
446
447 if (data->flags & MMC_DATA_READ)
448 direction = DMA_FROM_DEVICE;
449 else
450 direction = DMA_TO_DEVICE;
451
452 /*
453 * The ADMA descriptor table is mapped further down as we
454 * need to fill it with data first.
455 */
456
457 host->align_addr = dma_map_single(mmc_dev(host->mmc),
458 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700459 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200460 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200461 BUG_ON(host->align_addr & 0x3);
462
463 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
464 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200465 if (host->sg_count == 0)
466 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200467
468 desc = host->adma_desc;
469 align = host->align_buffer;
470
471 align_addr = host->align_addr;
472
473 for_each_sg(data->sg, sg, host->sg_count, i) {
474 addr = sg_dma_address(sg);
475 len = sg_dma_len(sg);
476
477 /*
478 * The SDHCI specification states that ADMA
479 * addresses must be 32-bit aligned. If they
480 * aren't, then we use a bounce buffer for
481 * the (up to three) bytes that screw up the
482 * alignment.
483 */
484 offset = (4 - (addr & 0x3)) & 0x3;
485 if (offset) {
486 if (data->flags & MMC_DATA_WRITE) {
487 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200488 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200489 memcpy(align, buffer, offset);
490 sdhci_kunmap_atomic(buffer, &flags);
491 }
492
Ben Dooks118cd172010-03-05 13:43:26 -0800493 /* tran, valid */
494 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200495
496 BUG_ON(offset > 65536);
497
Pierre Ossman2134a922008-06-28 18:28:51 +0200498 align += 4;
499 align_addr += 4;
500
501 desc += 8;
502
503 addr += offset;
504 len -= offset;
505 }
506
Pierre Ossman2134a922008-06-28 18:28:51 +0200507 BUG_ON(len > 65536);
508
Ben Dooks118cd172010-03-05 13:43:26 -0800509 /* tran, valid */
510 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200511 desc += 8;
512
513 /*
514 * If this triggers then we have a calculation bug
515 * somewhere. :/
516 */
517 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
518 }
519
Thomas Abraham70764a92010-05-26 14:42:04 -0700520 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
521 /*
522 * Mark the last descriptor as the terminating descriptor
523 */
524 if (desc != host->adma_desc) {
525 desc -= 8;
526 desc[0] |= 0x2; /* end */
527 }
528 } else {
529 /*
530 * Add a terminating entry.
531 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200532
Thomas Abraham70764a92010-05-26 14:42:04 -0700533 /* nop, end, valid */
534 sdhci_set_adma_desc(desc, 0, 0, 0x3);
535 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200536
537 /*
538 * Resync align buffer as we might have changed it.
539 */
540 if (data->flags & MMC_DATA_WRITE) {
541 dma_sync_single_for_device(mmc_dev(host->mmc),
542 host->align_addr, 128 * 4, direction);
543 }
544
545 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
546 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200547 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200548 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200549 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200550
551 return 0;
552
553unmap_entries:
554 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
555 data->sg_len, direction);
556unmap_align:
557 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
558 128 * 4, direction);
559fail:
560 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200561}
562
563static void sdhci_adma_table_post(struct sdhci_host *host,
564 struct mmc_data *data)
565{
566 int direction;
567
568 struct scatterlist *sg;
569 int i, size;
570 u8 *align;
571 char *buffer;
572 unsigned long flags;
573
574 if (data->flags & MMC_DATA_READ)
575 direction = DMA_FROM_DEVICE;
576 else
577 direction = DMA_TO_DEVICE;
578
579 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
580 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
581
582 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
583 128 * 4, direction);
584
585 if (data->flags & MMC_DATA_READ) {
586 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
587 data->sg_len, direction);
588
589 align = host->align_buffer;
590
591 for_each_sg(data->sg, sg, host->sg_count, i) {
592 if (sg_dma_address(sg) & 0x3) {
593 size = 4 - (sg_dma_address(sg) & 0x3);
594
595 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200596 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200597 memcpy(buffer, align, size);
598 sdhci_kunmap_atomic(buffer, &flags);
599
600 align += 4;
601 }
602 }
603 }
604
605 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
606 data->sg_len, direction);
607}
608
Andrei Warkentina3c77782011-04-11 16:13:42 -0500609static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800610{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700611 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500612 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700613 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800614
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200615 /*
616 * If the host controller provides us with an incorrect timeout
617 * value, just skip the check and use 0xE. The hardware may take
618 * longer to time out, but that's much better than having a too-short
619 * timeout value.
620 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200621 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200622 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200623
Andrei Warkentina3c77782011-04-11 16:13:42 -0500624 /* Unspecified timeout, assume max */
625 if (!data && !cmd->cmd_timeout_ms)
626 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800627
Andrei Warkentina3c77782011-04-11 16:13:42 -0500628 /* timeout in us */
629 if (!data)
630 target_timeout = cmd->cmd_timeout_ms * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300631 else {
632 target_timeout = data->timeout_ns / 1000;
633 if (host->clock)
634 target_timeout += data->timeout_clks / host->clock;
635 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700636
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700637 /*
638 * Figure out needed cycles.
639 * We do this in steps in order to fit inside a 32 bit int.
640 * The first step is the minimum timeout, which will have a
641 * minimum resolution of 6 bits:
642 * (1) 2^13*1000 > 2^22,
643 * (2) host->timeout_clk < 2^16
644 * =>
645 * (1) / (2) > 2^6
646 */
647 count = 0;
648 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
649 while (current_timeout < target_timeout) {
650 count++;
651 current_timeout <<= 1;
652 if (count >= 0xF)
653 break;
654 }
655
656 if (count >= 0xF) {
Andrei Warkentina3c77782011-04-11 16:13:42 -0500657 printk(KERN_WARNING "%s: Too large timeout requested for CMD%d!\n",
658 mmc_hostname(host->mmc), cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700659 count = 0xE;
660 }
661
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200662 return count;
663}
664
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300665static void sdhci_set_transfer_irqs(struct sdhci_host *host)
666{
667 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
668 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
669
670 if (host->flags & SDHCI_REQ_USE_DMA)
671 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
672 else
673 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
674}
675
Andrei Warkentina3c77782011-04-11 16:13:42 -0500676static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200677{
678 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200679 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500680 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200681 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200682
683 WARN_ON(host->data);
684
Andrei Warkentina3c77782011-04-11 16:13:42 -0500685 if (data || (cmd->flags & MMC_RSP_BUSY)) {
686 count = sdhci_calc_timeout(host, cmd);
687 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
688 }
689
690 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200691 return;
692
693 /* Sanity checks */
694 BUG_ON(data->blksz * data->blocks > 524288);
695 BUG_ON(data->blksz > host->mmc->max_blk_size);
696 BUG_ON(data->blocks > 65535);
697
698 host->data = data;
699 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400700 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200701
Richard Röjforsa13abc72009-09-22 16:45:30 -0700702 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100703 host->flags |= SDHCI_REQ_USE_DMA;
704
Pierre Ossman2134a922008-06-28 18:28:51 +0200705 /*
706 * FIXME: This doesn't account for merging when mapping the
707 * scatterlist.
708 */
709 if (host->flags & SDHCI_REQ_USE_DMA) {
710 int broken, i;
711 struct scatterlist *sg;
712
713 broken = 0;
714 if (host->flags & SDHCI_USE_ADMA) {
715 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
716 broken = 1;
717 } else {
718 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
719 broken = 1;
720 }
721
722 if (unlikely(broken)) {
723 for_each_sg(data->sg, sg, data->sg_len, i) {
724 if (sg->length & 0x3) {
725 DBG("Reverting to PIO because of "
726 "transfer size (%d)\n",
727 sg->length);
728 host->flags &= ~SDHCI_REQ_USE_DMA;
729 break;
730 }
731 }
732 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100733 }
734
735 /*
736 * The assumption here being that alignment is the same after
737 * translation to device address space.
738 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200739 if (host->flags & SDHCI_REQ_USE_DMA) {
740 int broken, i;
741 struct scatterlist *sg;
742
743 broken = 0;
744 if (host->flags & SDHCI_USE_ADMA) {
745 /*
746 * As we use 3 byte chunks to work around
747 * alignment problems, we need to check this
748 * quirk.
749 */
750 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
751 broken = 1;
752 } else {
753 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
754 broken = 1;
755 }
756
757 if (unlikely(broken)) {
758 for_each_sg(data->sg, sg, data->sg_len, i) {
759 if (sg->offset & 0x3) {
760 DBG("Reverting to PIO because of "
761 "bad alignment\n");
762 host->flags &= ~SDHCI_REQ_USE_DMA;
763 break;
764 }
765 }
766 }
767 }
768
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200769 if (host->flags & SDHCI_REQ_USE_DMA) {
770 if (host->flags & SDHCI_USE_ADMA) {
771 ret = sdhci_adma_table_pre(host, data);
772 if (ret) {
773 /*
774 * This only happens when someone fed
775 * us an invalid request.
776 */
777 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200778 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200779 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300780 sdhci_writel(host, host->adma_addr,
781 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200782 }
783 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300784 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200785
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300786 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200787 data->sg, data->sg_len,
788 (data->flags & MMC_DATA_READ) ?
789 DMA_FROM_DEVICE :
790 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300791 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200792 /*
793 * This only happens when someone fed
794 * us an invalid request.
795 */
796 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200797 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200798 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200799 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300800 sdhci_writel(host, sg_dma_address(data->sg),
801 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200802 }
803 }
804 }
805
Pierre Ossman2134a922008-06-28 18:28:51 +0200806 /*
807 * Always adjust the DMA selection as some controllers
808 * (e.g. JMicron) can't do PIO properly when the selection
809 * is ADMA.
810 */
811 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300812 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200813 ctrl &= ~SDHCI_CTRL_DMA_MASK;
814 if ((host->flags & SDHCI_REQ_USE_DMA) &&
815 (host->flags & SDHCI_USE_ADMA))
816 ctrl |= SDHCI_CTRL_ADMA32;
817 else
818 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300819 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100820 }
821
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200822 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200823 int flags;
824
825 flags = SG_MITER_ATOMIC;
826 if (host->data->flags & MMC_DATA_READ)
827 flags |= SG_MITER_TO_SG;
828 else
829 flags |= SG_MITER_FROM_SG;
830 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200831 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800832 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700833
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300834 sdhci_set_transfer_irqs(host);
835
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400836 /* Set the DMA boundary value and block size */
837 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
838 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300839 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700840}
841
842static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500843 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700844{
845 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500846 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700847
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700848 if (data == NULL)
849 return;
850
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200851 WARN_ON(!host->data);
852
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700853 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500854 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
855 mode |= SDHCI_TRNS_MULTI;
856 /*
857 * If we are sending CMD23, CMD12 never gets sent
858 * on successful completion (so no Auto-CMD12).
859 */
860 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
861 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500862 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
863 mode |= SDHCI_TRNS_AUTO_CMD23;
864 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
865 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700866 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500867
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700868 if (data->flags & MMC_DATA_READ)
869 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100870 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700871 mode |= SDHCI_TRNS_DMA;
872
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300873 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800874}
875
876static void sdhci_finish_data(struct sdhci_host *host)
877{
878 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800879
880 BUG_ON(!host->data);
881
882 data = host->data;
883 host->data = NULL;
884
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100885 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200886 if (host->flags & SDHCI_USE_ADMA)
887 sdhci_adma_table_post(host, data);
888 else {
889 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
890 data->sg_len, (data->flags & MMC_DATA_READ) ?
891 DMA_FROM_DEVICE : DMA_TO_DEVICE);
892 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800893 }
894
895 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200896 * The specification states that the block count register must
897 * be updated, but it does not specify at what point in the
898 * data flow. That makes the register entirely useless to read
899 * back so we have to assume that nothing made it to the card
900 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800901 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200902 if (data->error)
903 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800904 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200905 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800906
Andrei Warkentine89d4562011-05-23 15:06:37 -0500907 /*
908 * Need to send CMD12 if -
909 * a) open-ended multiblock transfer (no CMD23)
910 * b) error in multiblock transfer
911 */
912 if (data->stop &&
913 (data->error ||
914 !host->mrq->sbc)) {
915
Pierre Ossmand129bce2006-03-24 03:18:17 -0800916 /*
917 * The controller needs a reset of internal state machines
918 * upon error conditions.
919 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200920 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800921 sdhci_reset(host, SDHCI_RESET_CMD);
922 sdhci_reset(host, SDHCI_RESET_DATA);
923 }
924
925 sdhci_send_command(host, data->stop);
926 } else
927 tasklet_schedule(&host->finish_tasklet);
928}
929
930static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
931{
932 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700933 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700934 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800935
936 WARN_ON(host->cmd);
937
Pierre Ossmand129bce2006-03-24 03:18:17 -0800938 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700939 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700940
941 mask = SDHCI_CMD_INHIBIT;
942 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
943 mask |= SDHCI_DATA_INHIBIT;
944
945 /* We shouldn't wait for data inihibit for stop commands, even
946 though they might use busy signaling */
947 if (host->mrq->data && (cmd == host->mrq->data->stop))
948 mask &= ~SDHCI_DATA_INHIBIT;
949
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300950 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700951 if (timeout == 0) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800952 printk(KERN_ERR "%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100953 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800954 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +0200955 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800956 tasklet_schedule(&host->finish_tasklet);
957 return;
958 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700959 timeout--;
960 mdelay(1);
961 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800962
963 mod_timer(&host->timer, jiffies + 10 * HZ);
964
965 host->cmd = cmd;
966
Andrei Warkentina3c77782011-04-11 16:13:42 -0500967 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800968
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300969 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800970
Andrei Warkentine89d4562011-05-23 15:06:37 -0500971 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700972
Pierre Ossmand129bce2006-03-24 03:18:17 -0800973 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100974 printk(KERN_ERR "%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -0800975 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +0200976 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800977 tasklet_schedule(&host->finish_tasklet);
978 return;
979 }
980
981 if (!(cmd->flags & MMC_RSP_PRESENT))
982 flags = SDHCI_CMD_RESP_NONE;
983 else if (cmd->flags & MMC_RSP_136)
984 flags = SDHCI_CMD_RESP_LONG;
985 else if (cmd->flags & MMC_RSP_BUSY)
986 flags = SDHCI_CMD_RESP_SHORT_BUSY;
987 else
988 flags = SDHCI_CMD_RESP_SHORT;
989
990 if (cmd->flags & MMC_RSP_CRC)
991 flags |= SDHCI_CMD_CRC;
992 if (cmd->flags & MMC_RSP_OPCODE)
993 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +0530994
995 /* CMD19 is special in that the Data Present Select should be set */
996 if (cmd->data || (cmd->opcode == MMC_SEND_TUNING_BLOCK))
Pierre Ossmand129bce2006-03-24 03:18:17 -0800997 flags |= SDHCI_CMD_DATA;
998
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300999 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001000}
1001
1002static void sdhci_finish_command(struct sdhci_host *host)
1003{
1004 int i;
1005
1006 BUG_ON(host->cmd == NULL);
1007
1008 if (host->cmd->flags & MMC_RSP_PRESENT) {
1009 if (host->cmd->flags & MMC_RSP_136) {
1010 /* CRC is stripped so we need to do some shifting. */
1011 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001012 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001013 SDHCI_RESPONSE + (3-i)*4) << 8;
1014 if (i != 3)
1015 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001016 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001017 SDHCI_RESPONSE + (3-i)*4-1);
1018 }
1019 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001020 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001021 }
1022 }
1023
Pierre Ossman17b04292007-07-22 22:18:46 +02001024 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001025
Andrei Warkentine89d4562011-05-23 15:06:37 -05001026 /* Finished CMD23, now send actual command. */
1027 if (host->cmd == host->mrq->sbc) {
1028 host->cmd = NULL;
1029 sdhci_send_command(host, host->mrq->cmd);
1030 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001031
Andrei Warkentine89d4562011-05-23 15:06:37 -05001032 /* Processed actual command. */
1033 if (host->data && host->data_early)
1034 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001035
Andrei Warkentine89d4562011-05-23 15:06:37 -05001036 if (!host->cmd->data)
1037 tasklet_schedule(&host->finish_tasklet);
1038
1039 host->cmd = NULL;
1040 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001041}
1042
1043static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1044{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301045 int div = 0; /* Initialized for compiler warning */
1046 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001047 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001048
1049 if (clock == host->clock)
1050 return;
1051
Anton Vorontsov81146342009-03-17 00:13:59 +03001052 if (host->ops->set_clock) {
1053 host->ops->set_clock(host, clock);
1054 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1055 return;
1056 }
1057
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001058 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001059
1060 if (clock == 0)
1061 goto out;
1062
Zhangfei Gao85105c52010-08-06 07:10:01 +08001063 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301064 /*
1065 * Check if the Host Controller supports Programmable Clock
1066 * Mode.
1067 */
1068 if (host->clk_mul) {
1069 u16 ctrl;
1070
1071 /*
1072 * We need to figure out whether the Host Driver needs
1073 * to select Programmable Clock Mode, or the value can
1074 * be set automatically by the Host Controller based on
1075 * the Preset Value registers.
1076 */
1077 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1078 if (!(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1079 for (div = 1; div <= 1024; div++) {
1080 if (((host->max_clk * host->clk_mul) /
1081 div) <= clock)
1082 break;
1083 }
1084 /*
1085 * Set Programmable Clock Mode in the Clock
1086 * Control register.
1087 */
1088 clk = SDHCI_PROG_CLOCK_MODE;
1089 div--;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001090 }
Arindam Nathc3ed3872011-05-05 12:19:06 +05301091 } else {
1092 /* Version 3.00 divisors must be a multiple of 2. */
1093 if (host->max_clk <= clock)
1094 div = 1;
1095 else {
1096 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1097 div += 2) {
1098 if ((host->max_clk / div) <= clock)
1099 break;
1100 }
1101 }
1102 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001103 }
1104 } else {
1105 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001106 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001107 if ((host->max_clk / div) <= clock)
1108 break;
1109 }
Arindam Nathc3ed3872011-05-05 12:19:06 +05301110 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001111 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001112
Arindam Nathc3ed3872011-05-05 12:19:06 +05301113 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001114 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1115 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001116 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001117 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001118
Chris Ball27f6cb12009-09-22 16:45:31 -07001119 /* Wait max 20 ms */
1120 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001121 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001122 & SDHCI_CLOCK_INT_STABLE)) {
1123 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001124 printk(KERN_ERR "%s: Internal clock never "
1125 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001126 sdhci_dumpregs(host);
1127 return;
1128 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001129 timeout--;
1130 mdelay(1);
1131 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001132
1133 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001134 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001135
1136out:
1137 host->clock = clock;
1138}
1139
Pierre Ossman146ad662006-06-30 02:22:23 -07001140static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
1141{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001142 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001143
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001144 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001145 switch (1 << power) {
1146 case MMC_VDD_165_195:
1147 pwr = SDHCI_POWER_180;
1148 break;
1149 case MMC_VDD_29_30:
1150 case MMC_VDD_30_31:
1151 pwr = SDHCI_POWER_300;
1152 break;
1153 case MMC_VDD_32_33:
1154 case MMC_VDD_33_34:
1155 pwr = SDHCI_POWER_330;
1156 break;
1157 default:
1158 BUG();
1159 }
1160 }
1161
1162 if (host->pwr == pwr)
Pierre Ossman146ad662006-06-30 02:22:23 -07001163 return;
1164
Pierre Ossmanae628902009-05-03 20:45:03 +02001165 host->pwr = pwr;
1166
1167 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001168 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossmanae628902009-05-03 20:45:03 +02001169 return;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001170 }
1171
1172 /*
1173 * Spec says that we should clear the power reg before setting
1174 * a new value. Some controllers don't seem to like this though.
1175 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001176 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001177 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001178
Andres Salomone08c1692008-07-04 10:00:03 -07001179 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001180 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001181 * and set turn on power at the same time, so set the voltage first.
1182 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001183 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001184 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1185
1186 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001187
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001188 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001189
1190 /*
1191 * Some controllers need an extra 10ms delay of 10ms before they
1192 * can apply clock after applying power
1193 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001194 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001195 mdelay(10);
Pierre Ossman146ad662006-06-30 02:22:23 -07001196}
1197
Pierre Ossmand129bce2006-03-24 03:18:17 -08001198/*****************************************************************************\
1199 * *
1200 * MMC callbacks *
1201 * *
1202\*****************************************************************************/
1203
1204static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1205{
1206 struct sdhci_host *host;
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001207 bool present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001208 unsigned long flags;
1209
1210 host = mmc_priv(mmc);
1211
1212 spin_lock_irqsave(&host->lock, flags);
1213
1214 WARN_ON(host->mrq != NULL);
1215
Pierre Ossmanf9134312008-12-21 17:01:48 +01001216#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001217 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001218#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001219
1220 /*
1221 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1222 * requests if Auto-CMD12 is enabled.
1223 */
1224 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001225 if (mrq->stop) {
1226 mrq->data->stop = NULL;
1227 mrq->stop = NULL;
1228 }
1229 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001230
1231 host->mrq = mrq;
1232
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001233 /* If polling, assume that the card is always present. */
1234 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1235 present = true;
1236 else
1237 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1238 SDHCI_CARD_PRESENT;
1239
1240 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001241 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001242 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301243 } else {
1244 u32 present_state;
1245
1246 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1247 /*
1248 * Check if the re-tuning timer has already expired and there
1249 * is no on-going data transfer. If so, we need to execute
1250 * tuning procedure before sending command.
1251 */
1252 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1253 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1254 spin_unlock_irqrestore(&host->lock, flags);
1255 sdhci_execute_tuning(mmc);
1256 spin_lock_irqsave(&host->lock, flags);
1257
1258 /* Restore original mmc_request structure */
1259 host->mrq = mrq;
1260 }
1261
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001262 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001263 sdhci_send_command(host, mrq->sbc);
1264 else
1265 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301266 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001267
Pierre Ossman5f25a662006-10-04 02:15:39 -07001268 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001269 spin_unlock_irqrestore(&host->lock, flags);
1270}
1271
1272static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1273{
1274 struct sdhci_host *host;
1275 unsigned long flags;
1276 u8 ctrl;
1277
1278 host = mmc_priv(mmc);
1279
1280 spin_lock_irqsave(&host->lock, flags);
1281
Pierre Ossman1e728592008-04-16 19:13:13 +02001282 if (host->flags & SDHCI_DEVICE_DEAD)
1283 goto out;
1284
Pierre Ossmand129bce2006-03-24 03:18:17 -08001285 /*
1286 * Reset the chip on each power off.
1287 * Should clear out any weird states.
1288 */
1289 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001290 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001291 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001292 }
1293
1294 sdhci_set_clock(host, ios->clock);
1295
1296 if (ios->power_mode == MMC_POWER_OFF)
Pierre Ossman146ad662006-06-30 02:22:23 -07001297 sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001298 else
Pierre Ossman146ad662006-06-30 02:22:23 -07001299 sdhci_set_power(host, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001300
Philip Rakity643a81f2010-09-23 08:24:32 -07001301 if (host->ops->platform_send_init_74_clocks)
1302 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1303
Philip Rakity15ec4462010-11-19 16:48:39 -05001304 /*
1305 * If your platform has 8-bit width support but is not a v3 controller,
1306 * or if it requires special setup code, you should implement that in
1307 * platform_8bit_width().
1308 */
1309 if (host->ops->platform_8bit_width)
1310 host->ops->platform_8bit_width(host, ios->bus_width);
1311 else {
1312 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1313 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1314 ctrl &= ~SDHCI_CTRL_4BITBUS;
1315 if (host->version >= SDHCI_SPEC_300)
1316 ctrl |= SDHCI_CTRL_8BITBUS;
1317 } else {
1318 if (host->version >= SDHCI_SPEC_300)
1319 ctrl &= ~SDHCI_CTRL_8BITBUS;
1320 if (ios->bus_width == MMC_BUS_WIDTH_4)
1321 ctrl |= SDHCI_CTRL_4BITBUS;
1322 else
1323 ctrl &= ~SDHCI_CTRL_4BITBUS;
1324 }
1325 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1326 }
1327
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001328 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001329
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001330 if ((ios->timing == MMC_TIMING_SD_HS ||
1331 ios->timing == MMC_TIMING_MMC_HS)
1332 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001333 ctrl |= SDHCI_CTRL_HISPD;
1334 else
1335 ctrl &= ~SDHCI_CTRL_HISPD;
1336
Arindam Nathd6d50a12011-05-05 12:18:59 +05301337 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301338 u16 clk, ctrl_2;
1339 unsigned int clock;
1340
1341 /* In case of UHS-I modes, set High Speed Enable */
1342 if ((ios->timing == MMC_TIMING_UHS_SDR50) ||
1343 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1344 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1345 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1346 (ios->timing == MMC_TIMING_UHS_SDR12))
1347 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301348
1349 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1350 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301351 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301352 /*
1353 * We only need to set Driver Strength if the
1354 * preset value enable is not set.
1355 */
1356 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1357 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1358 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1359 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1360 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1361
1362 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301363 } else {
1364 /*
1365 * According to SDHC Spec v3.00, if the Preset Value
1366 * Enable in the Host Control 2 register is set, we
1367 * need to reset SD Clock Enable before changing High
1368 * Speed Enable to avoid generating clock gliches.
1369 */
Arindam Nath758535c2011-05-05 12:19:00 +05301370
1371 /* Reset SD Clock Enable */
1372 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1373 clk &= ~SDHCI_CLOCK_CARD_EN;
1374 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1375
1376 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1377
1378 /* Re-enable SD Clock */
1379 clock = host->clock;
1380 host->clock = 0;
1381 sdhci_set_clock(host, clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301382 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301383
Arindam Nath49c468f2011-05-05 12:19:01 +05301384
1385 /* Reset SD Clock Enable */
1386 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1387 clk &= ~SDHCI_CLOCK_CARD_EN;
1388 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1389
Philip Rakity6322cdd2011-05-13 11:17:15 +05301390 if (host->ops->set_uhs_signaling)
1391 host->ops->set_uhs_signaling(host, ios->timing);
1392 else {
1393 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1394 /* Select Bus Speed Mode for host */
1395 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1396 if (ios->timing == MMC_TIMING_UHS_SDR12)
1397 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1398 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1399 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1400 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1401 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1402 else if (ios->timing == MMC_TIMING_UHS_SDR104)
1403 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1404 else if (ios->timing == MMC_TIMING_UHS_DDR50)
1405 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1406 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1407 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301408
1409 /* Re-enable SD Clock */
1410 clock = host->clock;
1411 host->clock = 0;
1412 sdhci_set_clock(host, clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301413 } else
1414 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301415
Leandro Dorileob8352262007-07-25 23:47:04 +02001416 /*
1417 * Some (ENE) controllers go apeshit on some ios operation,
1418 * signalling timeout and CRC errors even on CMD0. Resetting
1419 * it on each ios seems to solve the problem.
1420 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001421 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001422 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1423
Pierre Ossman1e728592008-04-16 19:13:13 +02001424out:
Pierre Ossman5f25a662006-10-04 02:15:39 -07001425 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001426 spin_unlock_irqrestore(&host->lock, flags);
1427}
1428
Takashi Iwai82b0e232011-04-21 20:26:38 +02001429static int check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001430{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001431 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001432 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001433
Pierre Ossmand129bce2006-03-24 03:18:17 -08001434 spin_lock_irqsave(&host->lock, flags);
1435
Pierre Ossman1e728592008-04-16 19:13:13 +02001436 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001437 is_readonly = 0;
1438 else if (host->ops->get_ro)
1439 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001440 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001441 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1442 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001443
1444 spin_unlock_irqrestore(&host->lock, flags);
1445
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001446 /* This quirk needs to be replaced by a callback-function later */
1447 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1448 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001449}
1450
Takashi Iwai82b0e232011-04-21 20:26:38 +02001451#define SAMPLE_COUNT 5
1452
1453static int sdhci_get_ro(struct mmc_host *mmc)
1454{
1455 struct sdhci_host *host;
1456 int i, ro_count;
1457
1458 host = mmc_priv(mmc);
1459
1460 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1461 return check_ro(host);
1462
1463 ro_count = 0;
1464 for (i = 0; i < SAMPLE_COUNT; i++) {
1465 if (check_ro(host)) {
1466 if (++ro_count > SAMPLE_COUNT / 2)
1467 return 1;
1468 }
1469 msleep(30);
1470 }
1471 return 0;
1472}
1473
Adrian Hunter20758b62011-08-29 16:42:12 +03001474static void sdhci_hw_reset(struct mmc_host *mmc)
1475{
1476 struct sdhci_host *host = mmc_priv(mmc);
1477
1478 if (host->ops && host->ops->hw_reset)
1479 host->ops->hw_reset(host);
1480}
1481
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001482static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1483{
1484 struct sdhci_host *host;
1485 unsigned long flags;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001486
1487 host = mmc_priv(mmc);
1488
1489 spin_lock_irqsave(&host->lock, flags);
1490
Pierre Ossman1e728592008-04-16 19:13:13 +02001491 if (host->flags & SDHCI_DEVICE_DEAD)
1492 goto out;
1493
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001494 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001495 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1496 else
1497 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001498out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001499 mmiowb();
1500
1501 spin_unlock_irqrestore(&host->lock, flags);
1502}
1503
Arindam Nathf2119df2011-05-05 12:18:57 +05301504static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1505 struct mmc_ios *ios)
1506{
1507 struct sdhci_host *host;
1508 u8 pwr;
1509 u16 clk, ctrl;
1510 u32 present_state;
1511
1512 host = mmc_priv(mmc);
1513
1514 /*
1515 * Signal Voltage Switching is only applicable for Host Controllers
1516 * v3.00 and above.
1517 */
1518 if (host->version < SDHCI_SPEC_300)
1519 return 0;
1520
1521 /*
1522 * We first check whether the request is to set signalling voltage
1523 * to 3.3V. If so, we change the voltage to 3.3V and return quickly.
1524 */
1525 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1526 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
1527 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1528 ctrl &= ~SDHCI_CTRL_VDD_180;
1529 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1530
1531 /* Wait for 5ms */
1532 usleep_range(5000, 5500);
1533
1534 /* 3.3V regulator output should be stable within 5 ms */
1535 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1536 if (!(ctrl & SDHCI_CTRL_VDD_180))
1537 return 0;
1538 else {
1539 printk(KERN_INFO DRIVER_NAME ": Switching to 3.3V "
1540 "signalling voltage failed\n");
1541 return -EIO;
1542 }
1543 } else if (!(ctrl & SDHCI_CTRL_VDD_180) &&
1544 (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)) {
1545 /* Stop SDCLK */
1546 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1547 clk &= ~SDHCI_CLOCK_CARD_EN;
1548 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1549
1550 /* Check whether DAT[3:0] is 0000 */
1551 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1552 if (!((present_state & SDHCI_DATA_LVL_MASK) >>
1553 SDHCI_DATA_LVL_SHIFT)) {
1554 /*
1555 * Enable 1.8V Signal Enable in the Host Control2
1556 * register
1557 */
1558 ctrl |= SDHCI_CTRL_VDD_180;
1559 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1560
1561 /* Wait for 5ms */
1562 usleep_range(5000, 5500);
1563
1564 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1565 if (ctrl & SDHCI_CTRL_VDD_180) {
1566 /* Provide SDCLK again and wait for 1ms*/
1567 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1568 clk |= SDHCI_CLOCK_CARD_EN;
1569 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1570 usleep_range(1000, 1500);
1571
1572 /*
1573 * If DAT[3:0] level is 1111b, then the card
1574 * was successfully switched to 1.8V signaling.
1575 */
1576 present_state = sdhci_readl(host,
1577 SDHCI_PRESENT_STATE);
1578 if ((present_state & SDHCI_DATA_LVL_MASK) ==
1579 SDHCI_DATA_LVL_MASK)
1580 return 0;
1581 }
1582 }
1583
1584 /*
1585 * If we are here, that means the switch to 1.8V signaling
1586 * failed. We power cycle the card, and retry initialization
1587 * sequence by setting S18R to 0.
1588 */
1589 pwr = sdhci_readb(host, SDHCI_POWER_CONTROL);
1590 pwr &= ~SDHCI_POWER_ON;
1591 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1592
1593 /* Wait for 1ms as per the spec */
1594 usleep_range(1000, 1500);
1595 pwr |= SDHCI_POWER_ON;
1596 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1597
1598 printk(KERN_INFO DRIVER_NAME ": Switching to 1.8V signalling "
1599 "voltage failed, retrying with S18R set to 0\n");
1600 return -EAGAIN;
1601 } else
1602 /* No signal voltage switch required */
1603 return 0;
1604}
1605
Arindam Nathb513ea22011-05-05 12:19:04 +05301606static int sdhci_execute_tuning(struct mmc_host *mmc)
1607{
1608 struct sdhci_host *host;
1609 u16 ctrl;
1610 u32 ier;
1611 int tuning_loop_counter = MAX_TUNING_LOOP;
1612 unsigned long timeout;
1613 int err = 0;
1614
1615 host = mmc_priv(mmc);
1616
1617 disable_irq(host->irq);
1618 spin_lock(&host->lock);
1619
1620 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1621
1622 /*
1623 * Host Controller needs tuning only in case of SDR104 mode
1624 * and for SDR50 mode when Use Tuning for SDR50 is set in
1625 * Capabilities register.
1626 */
1627 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1628 (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1629 (host->flags & SDHCI_SDR50_NEEDS_TUNING)))
1630 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1631 else {
1632 spin_unlock(&host->lock);
1633 enable_irq(host->irq);
1634 return 0;
1635 }
1636
1637 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1638
1639 /*
1640 * As per the Host Controller spec v3.00, tuning command
1641 * generates Buffer Read Ready interrupt, so enable that.
1642 *
1643 * Note: The spec clearly says that when tuning sequence
1644 * is being performed, the controller does not generate
1645 * interrupts other than Buffer Read Ready interrupt. But
1646 * to make sure we don't hit a controller bug, we _only_
1647 * enable Buffer Read Ready interrupt here.
1648 */
1649 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1650 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1651
1652 /*
1653 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1654 * of loops reaches 40 times or a timeout of 150ms occurs.
1655 */
1656 timeout = 150;
1657 do {
1658 struct mmc_command cmd = {0};
1659 struct mmc_request mrq = {0};
1660
1661 if (!tuning_loop_counter && !timeout)
1662 break;
1663
1664 cmd.opcode = MMC_SEND_TUNING_BLOCK;
1665 cmd.arg = 0;
1666 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1667 cmd.retries = 0;
1668 cmd.data = NULL;
1669 cmd.error = 0;
1670
1671 mrq.cmd = &cmd;
1672 host->mrq = &mrq;
1673
1674 /*
1675 * In response to CMD19, the card sends 64 bytes of tuning
1676 * block to the Host Controller. So we set the block size
1677 * to 64 here.
1678 */
1679 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
1680
1681 /*
1682 * The tuning block is sent by the card to the host controller.
1683 * So we set the TRNS_READ bit in the Transfer Mode register.
1684 * This also takes care of setting DMA Enable and Multi Block
1685 * Select in the same register to 0.
1686 */
1687 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1688
1689 sdhci_send_command(host, &cmd);
1690
1691 host->cmd = NULL;
1692 host->mrq = NULL;
1693
1694 spin_unlock(&host->lock);
1695 enable_irq(host->irq);
1696
1697 /* Wait for Buffer Read Ready interrupt */
1698 wait_event_interruptible_timeout(host->buf_ready_int,
1699 (host->tuning_done == 1),
1700 msecs_to_jiffies(50));
1701 disable_irq(host->irq);
1702 spin_lock(&host->lock);
1703
1704 if (!host->tuning_done) {
1705 printk(KERN_INFO DRIVER_NAME ": Timeout waiting for "
1706 "Buffer Read Ready interrupt during tuning "
1707 "procedure, falling back to fixed sampling "
1708 "clock\n");
1709 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1710 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1711 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1712 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1713
1714 err = -EIO;
1715 goto out;
1716 }
1717
1718 host->tuning_done = 0;
1719
1720 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1721 tuning_loop_counter--;
1722 timeout--;
1723 mdelay(1);
1724 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1725
1726 /*
1727 * The Host Driver has exhausted the maximum number of loops allowed,
1728 * so use fixed sampling frequency.
1729 */
1730 if (!tuning_loop_counter || !timeout) {
1731 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1732 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1733 } else {
1734 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1735 printk(KERN_INFO DRIVER_NAME ": Tuning procedure"
1736 " failed, falling back to fixed sampling"
1737 " clock\n");
1738 err = -EIO;
1739 }
1740 }
1741
1742out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301743 /*
1744 * If this is the very first time we are here, we start the retuning
1745 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
1746 * flag won't be set, we check this condition before actually starting
1747 * the timer.
1748 */
1749 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
1750 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1751 mod_timer(&host->tuning_timer, jiffies +
1752 host->tuning_count * HZ);
1753 /* Tuning mode 1 limits the maximum data length to 4MB */
1754 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
1755 } else {
1756 host->flags &= ~SDHCI_NEEDS_RETUNING;
1757 /* Reload the new initial value for timer */
1758 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1759 mod_timer(&host->tuning_timer, jiffies +
1760 host->tuning_count * HZ);
1761 }
1762
1763 /*
1764 * In case tuning fails, host controllers which support re-tuning can
1765 * try tuning again at a later time, when the re-tuning timer expires.
1766 * So for these controllers, we return 0. Since there might be other
1767 * controllers who do not have this capability, we return error for
1768 * them.
1769 */
1770 if (err && host->tuning_count &&
1771 host->tuning_mode == SDHCI_TUNING_MODE_1)
1772 err = 0;
1773
Arindam Nathb513ea22011-05-05 12:19:04 +05301774 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
1775 spin_unlock(&host->lock);
1776 enable_irq(host->irq);
1777
1778 return err;
1779}
1780
Arindam Nath4d55c5a2011-05-05 12:19:05 +05301781static void sdhci_enable_preset_value(struct mmc_host *mmc, bool enable)
1782{
1783 struct sdhci_host *host;
1784 u16 ctrl;
1785 unsigned long flags;
1786
1787 host = mmc_priv(mmc);
1788
1789 /* Host Controller v3.00 defines preset value registers */
1790 if (host->version < SDHCI_SPEC_300)
1791 return;
1792
1793 spin_lock_irqsave(&host->lock, flags);
1794
1795 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1796
1797 /*
1798 * We only enable or disable Preset Value if they are not already
1799 * enabled or disabled respectively. Otherwise, we bail out.
1800 */
1801 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1802 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
1803 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1804 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1805 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
1806 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1807 }
1808
1809 spin_unlock_irqrestore(&host->lock, flags);
1810}
1811
David Brownellab7aefd2006-11-12 17:55:30 -08001812static const struct mmc_host_ops sdhci_ops = {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001813 .request = sdhci_request,
1814 .set_ios = sdhci_set_ios,
1815 .get_ro = sdhci_get_ro,
Adrian Hunter20758b62011-08-29 16:42:12 +03001816 .hw_reset = sdhci_hw_reset,
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001817 .enable_sdio_irq = sdhci_enable_sdio_irq,
Arindam Nathf2119df2011-05-05 12:18:57 +05301818 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Arindam Nathb513ea22011-05-05 12:19:04 +05301819 .execute_tuning = sdhci_execute_tuning,
Arindam Nath4d55c5a2011-05-05 12:19:05 +05301820 .enable_preset_value = sdhci_enable_preset_value,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001821};
1822
1823/*****************************************************************************\
1824 * *
1825 * Tasklets *
1826 * *
1827\*****************************************************************************/
1828
1829static void sdhci_tasklet_card(unsigned long param)
1830{
1831 struct sdhci_host *host;
1832 unsigned long flags;
1833
1834 host = (struct sdhci_host*)param;
1835
1836 spin_lock_irqsave(&host->lock, flags);
1837
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001838 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001839 if (host->mrq) {
1840 printk(KERN_ERR "%s: Card removed during transfer!\n",
1841 mmc_hostname(host->mmc));
1842 printk(KERN_ERR "%s: Resetting controller.\n",
1843 mmc_hostname(host->mmc));
1844
1845 sdhci_reset(host, SDHCI_RESET_CMD);
1846 sdhci_reset(host, SDHCI_RESET_DATA);
1847
Pierre Ossman17b04292007-07-22 22:18:46 +02001848 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001849 tasklet_schedule(&host->finish_tasklet);
1850 }
1851 }
1852
1853 spin_unlock_irqrestore(&host->lock, flags);
1854
Pierre Ossman04cf5852008-08-18 22:18:14 +02001855 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001856}
1857
1858static void sdhci_tasklet_finish(unsigned long param)
1859{
1860 struct sdhci_host *host;
1861 unsigned long flags;
1862 struct mmc_request *mrq;
1863
1864 host = (struct sdhci_host*)param;
1865
Chris Ball0c9c99a2011-04-27 17:35:31 -04001866 /*
1867 * If this tasklet gets rescheduled while running, it will
1868 * be run again afterwards but without any active request.
1869 */
1870 if (!host->mrq)
1871 return;
1872
Pierre Ossmand129bce2006-03-24 03:18:17 -08001873 spin_lock_irqsave(&host->lock, flags);
1874
1875 del_timer(&host->timer);
1876
1877 mrq = host->mrq;
1878
Pierre Ossmand129bce2006-03-24 03:18:17 -08001879 /*
1880 * The controller needs a reset of internal state machines
1881 * upon error conditions.
1882 */
Pierre Ossman1e728592008-04-16 19:13:13 +02001883 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01001884 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02001885 (mrq->data && (mrq->data->error ||
1886 (mrq->data->stop && mrq->data->stop->error))) ||
1887 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001888
1889 /* Some controllers need this kick or reset won't work here */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001890 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001891 unsigned int clock;
1892
1893 /* This is to force an update */
1894 clock = host->clock;
1895 host->clock = 0;
1896 sdhci_set_clock(host, clock);
1897 }
1898
1899 /* Spec says we should do both at the same time, but Ricoh
1900 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08001901 sdhci_reset(host, SDHCI_RESET_CMD);
1902 sdhci_reset(host, SDHCI_RESET_DATA);
1903 }
1904
1905 host->mrq = NULL;
1906 host->cmd = NULL;
1907 host->data = NULL;
1908
Pierre Ossmanf9134312008-12-21 17:01:48 +01001909#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001910 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001911#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08001912
Pierre Ossman5f25a662006-10-04 02:15:39 -07001913 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001914 spin_unlock_irqrestore(&host->lock, flags);
1915
1916 mmc_request_done(host->mmc, mrq);
1917}
1918
1919static void sdhci_timeout_timer(unsigned long data)
1920{
1921 struct sdhci_host *host;
1922 unsigned long flags;
1923
1924 host = (struct sdhci_host*)data;
1925
1926 spin_lock_irqsave(&host->lock, flags);
1927
1928 if (host->mrq) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001929 printk(KERN_ERR "%s: Timeout waiting for hardware "
1930 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001931 sdhci_dumpregs(host);
1932
1933 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001934 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001935 sdhci_finish_data(host);
1936 } else {
1937 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02001938 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001939 else
Pierre Ossman17b04292007-07-22 22:18:46 +02001940 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001941
1942 tasklet_schedule(&host->finish_tasklet);
1943 }
1944 }
1945
Pierre Ossman5f25a662006-10-04 02:15:39 -07001946 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001947 spin_unlock_irqrestore(&host->lock, flags);
1948}
1949
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301950static void sdhci_tuning_timer(unsigned long data)
1951{
1952 struct sdhci_host *host;
1953 unsigned long flags;
1954
1955 host = (struct sdhci_host *)data;
1956
1957 spin_lock_irqsave(&host->lock, flags);
1958
1959 host->flags |= SDHCI_NEEDS_RETUNING;
1960
1961 spin_unlock_irqrestore(&host->lock, flags);
1962}
1963
Pierre Ossmand129bce2006-03-24 03:18:17 -08001964/*****************************************************************************\
1965 * *
1966 * Interrupt handling *
1967 * *
1968\*****************************************************************************/
1969
1970static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
1971{
1972 BUG_ON(intmask == 0);
1973
1974 if (!host->cmd) {
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001975 printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
1976 "though no command operation was in progress.\n",
1977 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001978 sdhci_dumpregs(host);
1979 return;
1980 }
1981
Pierre Ossman43b58b32007-07-25 23:15:27 +02001982 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001983 host->cmd->error = -ETIMEDOUT;
1984 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
1985 SDHCI_INT_INDEX))
1986 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001987
Pierre Ossmane8095172008-07-25 01:09:08 +02001988 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001989 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02001990 return;
1991 }
1992
1993 /*
1994 * The host can send and interrupt when the busy state has
1995 * ended, allowing us to wait without wasting CPU cycles.
1996 * Unfortunately this is overloaded on the "data complete"
1997 * interrupt, so we need to take some care when handling
1998 * it.
1999 *
2000 * Note: The 1.0 specification is a bit ambiguous about this
2001 * feature so there might be some problems with older
2002 * controllers.
2003 */
2004 if (host->cmd->flags & MMC_RSP_BUSY) {
2005 if (host->cmd->data)
2006 DBG("Cannot wait for busy signal when also "
2007 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03002008 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02002009 return;
Ben Dooksf9454052009-02-20 20:33:08 +03002010
2011 /* The controller does not support the end-of-busy IRQ,
2012 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002013 }
2014
2015 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002016 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002017}
2018
George G. Davis0957c332010-02-18 12:32:12 -05002019#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002020static void sdhci_show_adma_error(struct sdhci_host *host)
2021{
2022 const char *name = mmc_hostname(host->mmc);
2023 u8 *desc = host->adma_desc;
2024 __le32 *dma;
2025 __le16 *len;
2026 u8 attr;
2027
2028 sdhci_dumpregs(host);
2029
2030 while (true) {
2031 dma = (__le32 *)(desc + 4);
2032 len = (__le16 *)(desc + 2);
2033 attr = *desc;
2034
2035 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2036 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2037
2038 desc += 8;
2039
2040 if (attr & 2)
2041 break;
2042 }
2043}
2044#else
2045static void sdhci_show_adma_error(struct sdhci_host *host) { }
2046#endif
2047
Pierre Ossmand129bce2006-03-24 03:18:17 -08002048static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2049{
2050 BUG_ON(intmask == 0);
2051
Arindam Nathb513ea22011-05-05 12:19:04 +05302052 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2053 if (intmask & SDHCI_INT_DATA_AVAIL) {
2054 if (SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)) ==
2055 MMC_SEND_TUNING_BLOCK) {
2056 host->tuning_done = 1;
2057 wake_up(&host->buf_ready_int);
2058 return;
2059 }
2060 }
2061
Pierre Ossmand129bce2006-03-24 03:18:17 -08002062 if (!host->data) {
2063 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002064 * The "data complete" interrupt is also used to
2065 * indicate that a busy state has ended. See comment
2066 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002067 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002068 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2069 if (intmask & SDHCI_INT_DATA_END) {
2070 sdhci_finish_command(host);
2071 return;
2072 }
2073 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002074
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002075 printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
2076 "though no data operation was in progress.\n",
2077 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002078 sdhci_dumpregs(host);
2079
2080 return;
2081 }
2082
2083 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002084 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002085 else if (intmask & SDHCI_INT_DATA_END_BIT)
2086 host->data->error = -EILSEQ;
2087 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2088 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2089 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002090 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002091 else if (intmask & SDHCI_INT_ADMA_ERROR) {
2092 printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
2093 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002094 host->data->error = -EIO;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002095 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002096
Pierre Ossman17b04292007-07-22 22:18:46 +02002097 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002098 sdhci_finish_data(host);
2099 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002100 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002101 sdhci_transfer_pio(host);
2102
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002103 /*
2104 * We currently don't do anything fancy with DMA
2105 * boundaries, but as we can't disable the feature
2106 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002107 *
2108 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2109 * should return a valid address to continue from, but as
2110 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002111 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002112 if (intmask & SDHCI_INT_DMA_END) {
2113 u32 dmastart, dmanow;
2114 dmastart = sg_dma_address(host->data->sg);
2115 dmanow = dmastart + host->data->bytes_xfered;
2116 /*
2117 * Force update to the next DMA block boundary.
2118 */
2119 dmanow = (dmanow &
2120 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2121 SDHCI_DEFAULT_BOUNDARY_SIZE;
2122 host->data->bytes_xfered = dmanow - dmastart;
2123 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2124 " next 0x%08x\n",
2125 mmc_hostname(host->mmc), dmastart,
2126 host->data->bytes_xfered, dmanow);
2127 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2128 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002129
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002130 if (intmask & SDHCI_INT_DATA_END) {
2131 if (host->cmd) {
2132 /*
2133 * Data managed to finish before the
2134 * command completed. Make sure we do
2135 * things in the proper order.
2136 */
2137 host->data_early = 1;
2138 } else {
2139 sdhci_finish_data(host);
2140 }
2141 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002142 }
2143}
2144
David Howells7d12e782006-10-05 14:55:46 +01002145static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002146{
2147 irqreturn_t result;
2148 struct sdhci_host* host = dev_id;
2149 u32 intmask;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002150 int cardint = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002151
2152 spin_lock(&host->lock);
2153
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002154 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002155
Mark Lord62df67a2007-03-06 13:30:13 +01002156 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002157 result = IRQ_NONE;
2158 goto out;
2159 }
2160
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002161 DBG("*** %s got interrupt: 0x%08x\n",
2162 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002163
Pierre Ossman3192a282006-06-30 02:22:26 -07002164 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Shawn Guod25928d2011-06-21 22:41:48 +08002165 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2166 SDHCI_CARD_PRESENT;
2167
2168 /*
2169 * There is a observation on i.mx esdhc. INSERT bit will be
2170 * immediately set again when it gets cleared, if a card is
2171 * inserted. We have to mask the irq to prevent interrupt
2172 * storm which will freeze the system. And the REMOVE gets
2173 * the same situation.
2174 *
2175 * More testing are needed here to ensure it works for other
2176 * platforms though.
2177 */
2178 sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
2179 SDHCI_INT_CARD_REMOVE);
2180 sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
2181 SDHCI_INT_CARD_INSERT);
2182
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002183 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
Shawn Guod25928d2011-06-21 22:41:48 +08002184 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2185 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002186 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07002187 }
2188
Pierre Ossmand129bce2006-03-24 03:18:17 -08002189 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002190 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2191 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002192 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002193 }
2194
2195 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002196 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2197 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002198 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002199 }
2200
2201 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2202
Pierre Ossman964f9ce2007-07-20 18:20:36 +02002203 intmask &= ~SDHCI_INT_ERROR;
2204
Pierre Ossmand129bce2006-03-24 03:18:17 -08002205 if (intmask & SDHCI_INT_BUS_POWER) {
Pierre Ossman3192a282006-06-30 02:22:26 -07002206 printk(KERN_ERR "%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08002207 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002208 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002209 }
2210
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02002211 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07002212
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002213 if (intmask & SDHCI_INT_CARD_INT)
2214 cardint = 1;
2215
2216 intmask &= ~SDHCI_INT_CARD_INT;
2217
Pierre Ossman3192a282006-06-30 02:22:26 -07002218 if (intmask) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002219 printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
Pierre Ossman3192a282006-06-30 02:22:26 -07002220 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002221 sdhci_dumpregs(host);
2222
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002223 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002224 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002225
2226 result = IRQ_HANDLED;
2227
Pierre Ossman5f25a662006-10-04 02:15:39 -07002228 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002229out:
2230 spin_unlock(&host->lock);
2231
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002232 /*
2233 * We have to delay this as it calls back into the driver.
2234 */
2235 if (cardint)
2236 mmc_signal_sdio_irq(host->mmc);
2237
Pierre Ossmand129bce2006-03-24 03:18:17 -08002238 return result;
2239}
2240
2241/*****************************************************************************\
2242 * *
2243 * Suspend/resume *
2244 * *
2245\*****************************************************************************/
2246
2247#ifdef CONFIG_PM
2248
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002249int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002250{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002251 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002252
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002253 sdhci_disable_card_detection(host);
2254
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302255 /* Disable tuning since we are suspending */
2256 if (host->version >= SDHCI_SPEC_300 && host->tuning_count &&
2257 host->tuning_mode == SDHCI_TUNING_MODE_1) {
2258 host->flags &= ~SDHCI_NEEDS_RETUNING;
2259 mod_timer(&host->tuning_timer, jiffies +
2260 host->tuning_count * HZ);
2261 }
2262
Matt Fleming1a13f8f2010-05-26 14:42:08 -07002263 ret = mmc_suspend_host(host->mmc);
Pierre Ossmandf1c4b72007-01-30 07:55:15 +01002264 if (ret)
2265 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002266
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002267 free_irq(host->irq, host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002268
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002269 if (host->vmmc)
2270 ret = regulator_disable(host->vmmc);
2271
2272 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002273}
2274
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002275EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002276
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002277int sdhci_resume_host(struct sdhci_host *host)
2278{
2279 int ret;
2280
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002281 if (host->vmmc) {
2282 int ret = regulator_enable(host->vmmc);
2283 if (ret)
2284 return ret;
2285 }
2286
2287
Richard Röjforsa13abc72009-09-22 16:45:30 -07002288 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002289 if (host->ops->enable_dma)
2290 host->ops->enable_dma(host);
2291 }
2292
2293 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2294 mmc_hostname(host->mmc), host);
2295 if (ret)
2296 return ret;
2297
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002298 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002299 mmiowb();
2300
2301 ret = mmc_resume_host(host->mmc);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002302 sdhci_enable_card_detection(host);
2303
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302304 /* Set the re-tuning expiration flag */
2305 if ((host->version >= SDHCI_SPEC_300) && host->tuning_count &&
2306 (host->tuning_mode == SDHCI_TUNING_MODE_1))
2307 host->flags |= SDHCI_NEEDS_RETUNING;
2308
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002309 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002310}
2311
2312EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002313
Daniel Drake5f619702010-11-04 22:20:39 +00002314void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2315{
2316 u8 val;
2317 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2318 val |= SDHCI_WAKE_ON_INT;
2319 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2320}
2321
2322EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2323
Pierre Ossmand129bce2006-03-24 03:18:17 -08002324#endif /* CONFIG_PM */
2325
2326/*****************************************************************************\
2327 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002328 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002329 * *
2330\*****************************************************************************/
2331
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002332struct sdhci_host *sdhci_alloc_host(struct device *dev,
2333 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002334{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002335 struct mmc_host *mmc;
2336 struct sdhci_host *host;
2337
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002338 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002339
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002340 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002341 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002342 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002343
2344 host = mmc_priv(mmc);
2345 host->mmc = mmc;
2346
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002347 return host;
2348}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002349
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002350EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002351
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002352int sdhci_add_host(struct sdhci_host *host)
2353{
2354 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05302355 u32 caps[2];
2356 u32 max_current_caps;
2357 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002358 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002359
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002360 WARN_ON(host == NULL);
2361 if (host == NULL)
2362 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002363
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002364 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002365
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002366 if (debug_quirks)
2367 host->quirks = debug_quirks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002368
Pierre Ossmand96649e2006-06-30 02:22:30 -07002369 sdhci_reset(host, SDHCI_RESET_ALL);
2370
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002371 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002372 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2373 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002374 if (host->version > SDHCI_SPEC_300) {
Pierre Ossman4a965502006-06-30 02:22:29 -07002375 printk(KERN_ERR "%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002376 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002377 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002378 }
2379
Arindam Nathf2119df2011-05-05 12:18:57 +05302380 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002381 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002382
Arindam Nathf2119df2011-05-05 12:18:57 +05302383 caps[1] = (host->version >= SDHCI_SPEC_300) ?
2384 sdhci_readl(host, SDHCI_CAPABILITIES_1) : 0;
2385
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002386 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002387 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302388 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002389 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002390 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002391 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002392
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002393 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002394 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002395 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002396 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002397 }
2398
Arindam Nathf2119df2011-05-05 12:18:57 +05302399 if ((host->version >= SDHCI_SPEC_200) &&
2400 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002401 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002402
2403 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2404 (host->flags & SDHCI_USE_ADMA)) {
2405 DBG("Disabling ADMA as it is marked broken\n");
2406 host->flags &= ~SDHCI_USE_ADMA;
2407 }
2408
Richard Röjforsa13abc72009-09-22 16:45:30 -07002409 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002410 if (host->ops->enable_dma) {
2411 if (host->ops->enable_dma(host)) {
2412 printk(KERN_WARNING "%s: No suitable DMA "
2413 "available. Falling back to PIO.\n",
2414 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002415 host->flags &=
2416 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002417 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002418 }
2419 }
2420
Pierre Ossman2134a922008-06-28 18:28:51 +02002421 if (host->flags & SDHCI_USE_ADMA) {
2422 /*
2423 * We need to allocate descriptors for all sg entries
2424 * (128) and potentially one alignment transfer for
2425 * each of those entries.
2426 */
2427 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2428 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2429 if (!host->adma_desc || !host->align_buffer) {
2430 kfree(host->adma_desc);
2431 kfree(host->align_buffer);
2432 printk(KERN_WARNING "%s: Unable to allocate ADMA "
2433 "buffers. Falling back to standard DMA.\n",
2434 mmc_hostname(mmc));
2435 host->flags &= ~SDHCI_USE_ADMA;
2436 }
2437 }
2438
Pierre Ossman76591502008-07-21 00:32:11 +02002439 /*
2440 * If we use DMA, then it's up to the caller to set the DMA
2441 * mask, but PIO does not need the hw shim so we set a new
2442 * mask here in that case.
2443 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002444 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002445 host->dma_mask = DMA_BIT_MASK(64);
2446 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2447 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002448
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002449 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302450 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002451 >> SDHCI_CLOCK_BASE_SHIFT;
2452 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302453 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002454 >> SDHCI_CLOCK_BASE_SHIFT;
2455
Pierre Ossmand129bce2006-03-24 03:18:17 -08002456 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002457 if (host->max_clk == 0 || host->quirks &
2458 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002459 if (!host->ops->get_max_clock) {
2460 printk(KERN_ERR
2461 "%s: Hardware doesn't specify base clock "
2462 "frequency.\n", mmc_hostname(mmc));
2463 return -ENODEV;
2464 }
2465 host->max_clk = host->ops->get_max_clock(host);
2466 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002467
2468 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302469 * In case of Host Controller v3.00, find out whether clock
2470 * multiplier is supported.
2471 */
2472 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2473 SDHCI_CLOCK_MUL_SHIFT;
2474
2475 /*
2476 * In case the value in Clock Multiplier is 0, then programmable
2477 * clock mode is not supported, otherwise the actual clock
2478 * multiplier is one more than the value of Clock Multiplier
2479 * in the Capabilities Register.
2480 */
2481 if (host->clk_mul)
2482 host->clk_mul += 1;
2483
2484 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002485 * Set host parameters.
2486 */
2487 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302488 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002489 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002490 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302491 else if (host->version >= SDHCI_SPEC_300) {
2492 if (host->clk_mul) {
2493 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2494 mmc->f_max = host->max_clk * host->clk_mul;
2495 } else
2496 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2497 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002498 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002499
Andy Shevchenko272308c2011-08-03 18:36:00 +03002500 host->timeout_clk =
2501 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
2502 if (host->timeout_clk == 0) {
2503 if (host->ops->get_timeout_clock) {
2504 host->timeout_clk = host->ops->get_timeout_clock(host);
2505 } else if (!(host->quirks &
2506 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2507 printk(KERN_ERR
2508 "%s: Hardware doesn't specify timeout clock "
2509 "frequency.\n", mmc_hostname(mmc));
2510 return -ENODEV;
2511 }
2512 }
2513 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2514 host->timeout_clk *= 1000;
2515
2516 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002517 host->timeout_clk = mmc->f_max / 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03002518
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002519 mmc->max_discard_to = (1 << 27) / host->timeout_clk;
Adrian Hunter58d12462011-06-28 17:16:03 +03002520
Andrei Warkentine89d4562011-05-23 15:06:37 -05002521 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2522
2523 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2524 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002525
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002526 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002527 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002528 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002529 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002530 host->flags |= SDHCI_AUTO_CMD23;
2531 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2532 } else {
2533 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2534 }
2535
Philip Rakity15ec4462010-11-19 16:48:39 -05002536 /*
2537 * A controller may support 8-bit width, but the board itself
2538 * might not have the pins brought out. Boards that support
2539 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2540 * their platform code before calling sdhci_add_host(), and we
2541 * won't assume 8-bit width for hosts without that CAP.
2542 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002543 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002544 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002545
Arindam Nathf2119df2011-05-05 12:18:57 +05302546 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002547 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002548
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002549 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2550 mmc_card_is_removable(mmc))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002551 mmc->caps |= MMC_CAP_NEEDS_POLL;
2552
Arindam Nathf2119df2011-05-05 12:18:57 +05302553 /* UHS-I mode(s) supported by the host controller. */
2554 if (host->version >= SDHCI_SPEC_300)
2555 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
2556
2557 /* SDR104 supports also implies SDR50 support */
2558 if (caps[1] & SDHCI_SUPPORT_SDR104)
2559 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
2560 else if (caps[1] & SDHCI_SUPPORT_SDR50)
2561 mmc->caps |= MMC_CAP_UHS_SDR50;
2562
2563 if (caps[1] & SDHCI_SUPPORT_DDR50)
2564 mmc->caps |= MMC_CAP_UHS_DDR50;
2565
Arindam Nathb513ea22011-05-05 12:19:04 +05302566 /* Does the host needs tuning for SDR50? */
2567 if (caps[1] & SDHCI_USE_SDR50_TUNING)
2568 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
2569
Arindam Nathd6d50a12011-05-05 12:18:59 +05302570 /* Driver Type(s) (A, C, D) supported by the host */
2571 if (caps[1] & SDHCI_DRIVER_TYPE_A)
2572 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
2573 if (caps[1] & SDHCI_DRIVER_TYPE_C)
2574 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
2575 if (caps[1] & SDHCI_DRIVER_TYPE_D)
2576 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
2577
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302578 /* Initial value for re-tuning timer count */
2579 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
2580 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
2581
2582 /*
2583 * In case Re-tuning Timer is not disabled, the actual value of
2584 * re-tuning timer will be 2 ^ (n - 1).
2585 */
2586 if (host->tuning_count)
2587 host->tuning_count = 1 << (host->tuning_count - 1);
2588
2589 /* Re-tuning mode supported by the Host Controller */
2590 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
2591 SDHCI_RETUNING_MODE_SHIFT;
2592
Takashi Iwai8f230f42010-12-08 10:04:30 +01002593 ocr_avail = 0;
Arindam Nathf2119df2011-05-05 12:18:57 +05302594 /*
2595 * According to SD Host Controller spec v3.00, if the Host System
2596 * can afford more than 150mA, Host Driver should set XPC to 1. Also
2597 * the value is meaningful only if Voltage Support in the Capabilities
2598 * register is set. The actual current value is 4 times the register
2599 * value.
2600 */
2601 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
2602
2603 if (caps[0] & SDHCI_CAN_VDD_330) {
2604 int max_current_330;
2605
Takashi Iwai8f230f42010-12-08 10:04:30 +01002606 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05302607
2608 max_current_330 = ((max_current_caps &
2609 SDHCI_MAX_CURRENT_330_MASK) >>
2610 SDHCI_MAX_CURRENT_330_SHIFT) *
2611 SDHCI_MAX_CURRENT_MULTIPLIER;
2612
2613 if (max_current_330 > 150)
2614 mmc->caps |= MMC_CAP_SET_XPC_330;
2615 }
2616 if (caps[0] & SDHCI_CAN_VDD_300) {
2617 int max_current_300;
2618
Takashi Iwai8f230f42010-12-08 10:04:30 +01002619 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05302620
2621 max_current_300 = ((max_current_caps &
2622 SDHCI_MAX_CURRENT_300_MASK) >>
2623 SDHCI_MAX_CURRENT_300_SHIFT) *
2624 SDHCI_MAX_CURRENT_MULTIPLIER;
2625
2626 if (max_current_300 > 150)
2627 mmc->caps |= MMC_CAP_SET_XPC_300;
2628 }
2629 if (caps[0] & SDHCI_CAN_VDD_180) {
2630 int max_current_180;
2631
Takashi Iwai8f230f42010-12-08 10:04:30 +01002632 ocr_avail |= MMC_VDD_165_195;
2633
Arindam Nathf2119df2011-05-05 12:18:57 +05302634 max_current_180 = ((max_current_caps &
2635 SDHCI_MAX_CURRENT_180_MASK) >>
2636 SDHCI_MAX_CURRENT_180_SHIFT) *
2637 SDHCI_MAX_CURRENT_MULTIPLIER;
2638
2639 if (max_current_180 > 150)
2640 mmc->caps |= MMC_CAP_SET_XPC_180;
Arindam Nath5371c922011-05-05 12:19:02 +05302641
2642 /* Maximum current capabilities of the host at 1.8V */
2643 if (max_current_180 >= 800)
2644 mmc->caps |= MMC_CAP_MAX_CURRENT_800;
2645 else if (max_current_180 >= 600)
2646 mmc->caps |= MMC_CAP_MAX_CURRENT_600;
2647 else if (max_current_180 >= 400)
2648 mmc->caps |= MMC_CAP_MAX_CURRENT_400;
2649 else
2650 mmc->caps |= MMC_CAP_MAX_CURRENT_200;
Arindam Nathf2119df2011-05-05 12:18:57 +05302651 }
2652
Takashi Iwai8f230f42010-12-08 10:04:30 +01002653 mmc->ocr_avail = ocr_avail;
2654 mmc->ocr_avail_sdio = ocr_avail;
2655 if (host->ocr_avail_sdio)
2656 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
2657 mmc->ocr_avail_sd = ocr_avail;
2658 if (host->ocr_avail_sd)
2659 mmc->ocr_avail_sd &= host->ocr_avail_sd;
2660 else /* normal SD controllers don't support 1.8V */
2661 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
2662 mmc->ocr_avail_mmc = ocr_avail;
2663 if (host->ocr_avail_mmc)
2664 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07002665
2666 if (mmc->ocr_avail == 0) {
2667 printk(KERN_ERR "%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002668 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002669 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07002670 }
2671
Pierre Ossmand129bce2006-03-24 03:18:17 -08002672 spin_lock_init(&host->lock);
2673
2674 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02002675 * Maximum number of segments. Depends on if the hardware
2676 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08002677 */
Pierre Ossman2134a922008-06-28 18:28:51 +02002678 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04002679 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07002680 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04002681 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02002682 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04002683 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002684
2685 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01002686 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01002687 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08002688 */
Pierre Ossman55db8902006-11-21 17:55:45 +01002689 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002690
2691 /*
2692 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02002693 * of bytes. When doing hardware scatter/gather, each entry cannot
2694 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08002695 */
Olof Johansson30652aa2011-01-01 18:37:32 -06002696 if (host->flags & SDHCI_USE_ADMA) {
2697 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
2698 mmc->max_seg_size = 65535;
2699 else
2700 mmc->max_seg_size = 65536;
2701 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02002702 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06002703 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002704
2705 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01002706 * Maximum block size. This varies from controller to controller and
2707 * is specified in the capabilities register.
2708 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03002709 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
2710 mmc->max_blk_size = 2;
2711 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05302712 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03002713 SDHCI_MAX_BLOCK_SHIFT;
2714 if (mmc->max_blk_size >= 3) {
2715 printk(KERN_WARNING "%s: Invalid maximum block size, "
2716 "assuming 512 bytes\n", mmc_hostname(mmc));
2717 mmc->max_blk_size = 0;
2718 }
2719 }
2720
2721 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01002722
2723 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01002724 * Maximum block count.
2725 */
Ben Dooks1388eef2009-06-14 12:40:53 +01002726 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01002727
2728 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002729 * Init tasklets.
2730 */
2731 tasklet_init(&host->card_tasklet,
2732 sdhci_tasklet_card, (unsigned long)host);
2733 tasklet_init(&host->finish_tasklet,
2734 sdhci_tasklet_finish, (unsigned long)host);
2735
Al Viroe4cad1b2006-10-10 22:47:07 +01002736 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002737
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302738 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302739 init_waitqueue_head(&host->buf_ready_int);
2740
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302741 /* Initialize re-tuning timer */
2742 init_timer(&host->tuning_timer);
2743 host->tuning_timer.data = (unsigned long)host;
2744 host->tuning_timer.function = sdhci_tuning_timer;
2745 }
2746
Thomas Gleixnerdace1452006-07-01 19:29:38 -07002747 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002748 mmc_hostname(mmc), host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002749 if (ret)
Pierre Ossman8ef1a142006-06-30 02:22:21 -07002750 goto untasklet;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002751
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002752 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
2753 if (IS_ERR(host->vmmc)) {
2754 printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
2755 host->vmmc = NULL;
2756 } else {
2757 regulator_enable(host->vmmc);
2758 }
2759
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002760 sdhci_init(host, 0);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002761
2762#ifdef CONFIG_MMC_DEBUG
2763 sdhci_dumpregs(host);
2764#endif
2765
Pierre Ossmanf9134312008-12-21 17:01:48 +01002766#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01002767 snprintf(host->led_name, sizeof(host->led_name),
2768 "%s::", mmc_hostname(mmc));
2769 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002770 host->led.brightness = LED_OFF;
2771 host->led.default_trigger = mmc_hostname(mmc);
2772 host->led.brightness_set = sdhci_led_control;
2773
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002774 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002775 if (ret)
2776 goto reset;
2777#endif
2778
Pierre Ossman5f25a662006-10-04 02:15:39 -07002779 mmiowb();
2780
Pierre Ossmand129bce2006-03-24 03:18:17 -08002781 mmc_add_host(mmc);
2782
Richard Röjforsa13abc72009-09-22 16:45:30 -07002783 printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01002784 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07002785 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
2786 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002787
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002788 sdhci_enable_card_detection(host);
2789
Pierre Ossmand129bce2006-03-24 03:18:17 -08002790 return 0;
2791
Pierre Ossmanf9134312008-12-21 17:01:48 +01002792#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002793reset:
2794 sdhci_reset(host, SDHCI_RESET_ALL);
2795 free_irq(host->irq, host);
2796#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07002797untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08002798 tasklet_kill(&host->card_tasklet);
2799 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002800
2801 return ret;
2802}
2803
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002804EXPORT_SYMBOL_GPL(sdhci_add_host);
2805
Pierre Ossman1e728592008-04-16 19:13:13 +02002806void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002807{
Pierre Ossman1e728592008-04-16 19:13:13 +02002808 unsigned long flags;
2809
2810 if (dead) {
2811 spin_lock_irqsave(&host->lock, flags);
2812
2813 host->flags |= SDHCI_DEVICE_DEAD;
2814
2815 if (host->mrq) {
2816 printk(KERN_ERR "%s: Controller removed during "
2817 " transfer!\n", mmc_hostname(host->mmc));
2818
2819 host->mrq->cmd->error = -ENOMEDIUM;
2820 tasklet_schedule(&host->finish_tasklet);
2821 }
2822
2823 spin_unlock_irqrestore(&host->lock, flags);
2824 }
2825
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002826 sdhci_disable_card_detection(host);
2827
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002828 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002829
Pierre Ossmanf9134312008-12-21 17:01:48 +01002830#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002831 led_classdev_unregister(&host->led);
2832#endif
2833
Pierre Ossman1e728592008-04-16 19:13:13 +02002834 if (!dead)
2835 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002836
2837 free_irq(host->irq, host);
2838
2839 del_timer_sync(&host->timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302840 if (host->version >= SDHCI_SPEC_300)
2841 del_timer_sync(&host->tuning_timer);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002842
2843 tasklet_kill(&host->card_tasklet);
2844 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02002845
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002846 if (host->vmmc) {
2847 regulator_disable(host->vmmc);
2848 regulator_put(host->vmmc);
2849 }
2850
Pierre Ossman2134a922008-06-28 18:28:51 +02002851 kfree(host->adma_desc);
2852 kfree(host->align_buffer);
2853
2854 host->adma_desc = NULL;
2855 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002856}
2857
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002858EXPORT_SYMBOL_GPL(sdhci_remove_host);
2859
2860void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002861{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002862 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002863}
2864
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002865EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002866
2867/*****************************************************************************\
2868 * *
2869 * Driver init/exit *
2870 * *
2871\*****************************************************************************/
2872
2873static int __init sdhci_drv_init(void)
2874{
2875 printk(KERN_INFO DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01002876 ": Secure Digital Host Controller Interface driver\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002877 printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
2878
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002879 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002880}
2881
2882static void __exit sdhci_drv_exit(void)
2883{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002884}
2885
2886module_init(sdhci_drv_init);
2887module_exit(sdhci_drv_exit);
2888
Pierre Ossmandf673b22006-06-30 02:22:31 -07002889module_param(debug_quirks, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07002890
Pierre Ossman32710e82009-04-08 20:14:54 +02002891MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002892MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002893MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07002894
Pierre Ossmandf673b22006-06-30 02:22:31 -07002895MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");