blob: 7c2fca4a42ad0275d513c85db8f908fd0ccfd7a2 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Pratik Patel212ab362012-03-16 12:30:07 -070034#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080035#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "clock.h"
37#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080038#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070039#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060040#include "rpm_stats.h"
41#include "rpm_log.h"
42#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043
44/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070045#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060047#define MSM_GSBI4_PHYS 0x16300000
48#define MSM_GSBI5_PHYS 0x1A200000
49#define MSM_GSBI6_PHYS 0x16500000
50#define MSM_GSBI7_PHYS 0x16600000
51
Kenneth Heitke748593a2011-07-15 15:45:11 -060052/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070053#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080055#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
Harini Jayaramanc4c58692011-07-19 14:50:10 -060057/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080058#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060059#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
60#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
61#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
62#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
63#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
64#define MSM_QUP_SIZE SZ_4K
65
Kenneth Heitke36920d32011-07-20 16:44:30 -060066/* Address of SSBI CMD */
67#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
68#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
69#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060070
Hemant Kumarcaa09092011-07-30 00:26:33 -070071/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080072#define MSM_HSUSB1_PHYS 0x12500000
73#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070074
Manu Gautam91223e02011-11-08 15:27:22 +053075/* Address of HS USB3 */
76#define MSM_HSUSB3_PHYS 0x12520000
77#define MSM_HSUSB3_SIZE SZ_4K
78
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080079/* Address of HS USB4 */
80#define MSM_HSUSB4_PHYS 0x12530000
81#define MSM_HSUSB4_SIZE SZ_4K
82
83
Jeff Ohlstein7e668552011-10-06 16:17:25 -070084static struct msm_watchdog_pdata msm_watchdog_pdata = {
85 .pet_time = 10000,
86 .bark_time = 11000,
87 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080088 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070089};
90
91struct platform_device msm8064_device_watchdog = {
92 .name = "msm_watchdog",
93 .id = -1,
94 .dev = {
95 .platform_data = &msm_watchdog_pdata,
96 },
97};
98
Joel King0581896d2011-07-19 16:43:28 -070099static struct resource msm_dmov_resource[] = {
100 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800101 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700102 .flags = IORESOURCE_IRQ,
103 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700104 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800105 .start = 0x18320000,
106 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700107 .flags = IORESOURCE_MEM,
108 },
109};
110
111static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800112 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700113 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700114};
115
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700116struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700117 .name = "msm_dmov",
118 .id = -1,
119 .resource = msm_dmov_resource,
120 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700121 .dev = {
122 .platform_data = &msm_dmov_pdata,
123 },
Joel King0581896d2011-07-19 16:43:28 -0700124};
125
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700126static struct resource resources_uart_gsbi1[] = {
127 {
128 .start = APQ8064_GSBI1_UARTDM_IRQ,
129 .end = APQ8064_GSBI1_UARTDM_IRQ,
130 .flags = IORESOURCE_IRQ,
131 },
132 {
133 .start = MSM_UART1DM_PHYS,
134 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
135 .name = "uartdm_resource",
136 .flags = IORESOURCE_MEM,
137 },
138 {
139 .start = MSM_GSBI1_PHYS,
140 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
141 .name = "gsbi_resource",
142 .flags = IORESOURCE_MEM,
143 },
144};
145
146struct platform_device apq8064_device_uart_gsbi1 = {
147 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800148 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700149 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
150 .resource = resources_uart_gsbi1,
151};
152
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153static struct resource resources_uart_gsbi3[] = {
154 {
155 .start = GSBI3_UARTDM_IRQ,
156 .end = GSBI3_UARTDM_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159 {
160 .start = MSM_UART3DM_PHYS,
161 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
162 .name = "uartdm_resource",
163 .flags = IORESOURCE_MEM,
164 },
165 {
166 .start = MSM_GSBI3_PHYS,
167 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
168 .name = "gsbi_resource",
169 .flags = IORESOURCE_MEM,
170 },
171};
172
173struct platform_device apq8064_device_uart_gsbi3 = {
174 .name = "msm_serial_hsl",
175 .id = 0,
176 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
177 .resource = resources_uart_gsbi3,
178};
179
Jing Lin04601f92012-02-05 15:36:07 -0800180static struct resource resources_qup_i2c_gsbi3[] = {
181 {
182 .name = "gsbi_qup_i2c_addr",
183 .start = MSM_GSBI3_PHYS,
184 .end = MSM_GSBI3_PHYS + 4 - 1,
185 .flags = IORESOURCE_MEM,
186 },
187 {
188 .name = "qup_phys_addr",
189 .start = MSM_GSBI3_QUP_PHYS,
190 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
191 .flags = IORESOURCE_MEM,
192 },
193 {
194 .name = "qup_err_intr",
195 .start = GSBI3_QUP_IRQ,
196 .end = GSBI3_QUP_IRQ,
197 .flags = IORESOURCE_IRQ,
198 },
199 {
200 .name = "i2c_clk",
201 .start = 9,
202 .end = 9,
203 .flags = IORESOURCE_IO,
204 },
205 {
206 .name = "i2c_sda",
207 .start = 8,
208 .end = 8,
209 .flags = IORESOURCE_IO,
210 },
211};
212
David Keitel3c40fc52012-02-09 17:53:52 -0800213static struct resource resources_qup_i2c_gsbi1[] = {
214 {
215 .name = "gsbi_qup_i2c_addr",
216 .start = MSM_GSBI1_PHYS,
217 .end = MSM_GSBI1_PHYS + 4 - 1,
218 .flags = IORESOURCE_MEM,
219 },
220 {
221 .name = "qup_phys_addr",
222 .start = MSM_GSBI1_QUP_PHYS,
223 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
224 .flags = IORESOURCE_MEM,
225 },
226 {
227 .name = "qup_err_intr",
228 .start = APQ8064_GSBI1_QUP_IRQ,
229 .end = APQ8064_GSBI1_QUP_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .name = "i2c_clk",
234 .start = 21,
235 .end = 21,
236 .flags = IORESOURCE_IO,
237 },
238 {
239 .name = "i2c_sda",
240 .start = 20,
241 .end = 20,
242 .flags = IORESOURCE_IO,
243 },
244};
245
246struct platform_device apq8064_device_qup_i2c_gsbi1 = {
247 .name = "qup_i2c",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
250 .resource = resources_qup_i2c_gsbi1,
251};
252
Jing Lin04601f92012-02-05 15:36:07 -0800253struct platform_device apq8064_device_qup_i2c_gsbi3 = {
254 .name = "qup_i2c",
255 .id = 3,
256 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
257 .resource = resources_qup_i2c_gsbi3,
258};
259
Kenneth Heitke748593a2011-07-15 15:45:11 -0600260static struct resource resources_qup_i2c_gsbi4[] = {
261 {
262 .name = "gsbi_qup_i2c_addr",
263 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600264 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600265 .flags = IORESOURCE_MEM,
266 },
267 {
268 .name = "qup_phys_addr",
269 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600270 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600271 .flags = IORESOURCE_MEM,
272 },
273 {
274 .name = "qup_err_intr",
275 .start = GSBI4_QUP_IRQ,
276 .end = GSBI4_QUP_IRQ,
277 .flags = IORESOURCE_IRQ,
278 },
Kevin Chand07220e2012-02-13 15:52:22 -0800279 {
280 .name = "i2c_clk",
281 .start = 11,
282 .end = 11,
283 .flags = IORESOURCE_IO,
284 },
285 {
286 .name = "i2c_sda",
287 .start = 10,
288 .end = 10,
289 .flags = IORESOURCE_IO,
290 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600291};
292
293struct platform_device apq8064_device_qup_i2c_gsbi4 = {
294 .name = "qup_i2c",
295 .id = 4,
296 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
297 .resource = resources_qup_i2c_gsbi4,
298};
299
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700300static struct resource resources_qup_spi_gsbi5[] = {
301 {
302 .name = "spi_base",
303 .start = MSM_GSBI5_QUP_PHYS,
304 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
305 .flags = IORESOURCE_MEM,
306 },
307 {
308 .name = "gsbi_base",
309 .start = MSM_GSBI5_PHYS,
310 .end = MSM_GSBI5_PHYS + 4 - 1,
311 .flags = IORESOURCE_MEM,
312 },
313 {
314 .name = "spi_irq_in",
315 .start = GSBI5_QUP_IRQ,
316 .end = GSBI5_QUP_IRQ,
317 .flags = IORESOURCE_IRQ,
318 },
319};
320
321struct platform_device apq8064_device_qup_spi_gsbi5 = {
322 .name = "spi_qsd",
323 .id = 0,
324 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
325 .resource = resources_qup_spi_gsbi5,
326};
327
Jin Hong4bbbfba2012-02-02 21:48:07 -0800328static struct resource resources_uart_gsbi7[] = {
329 {
330 .start = GSBI7_UARTDM_IRQ,
331 .end = GSBI7_UARTDM_IRQ,
332 .flags = IORESOURCE_IRQ,
333 },
334 {
335 .start = MSM_UART7DM_PHYS,
336 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
337 .name = "uartdm_resource",
338 .flags = IORESOURCE_MEM,
339 },
340 {
341 .start = MSM_GSBI7_PHYS,
342 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
343 .name = "gsbi_resource",
344 .flags = IORESOURCE_MEM,
345 },
346};
347
348struct platform_device apq8064_device_uart_gsbi7 = {
349 .name = "msm_serial_hsl",
350 .id = 0,
351 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
352 .resource = resources_uart_gsbi7,
353};
354
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800355struct platform_device apq_pcm = {
356 .name = "msm-pcm-dsp",
357 .id = -1,
358};
359
360struct platform_device apq_pcm_routing = {
361 .name = "msm-pcm-routing",
362 .id = -1,
363};
364
365struct platform_device apq_cpudai0 = {
366 .name = "msm-dai-q6",
367 .id = 0x4000,
368};
369
370struct platform_device apq_cpudai1 = {
371 .name = "msm-dai-q6",
372 .id = 0x4001,
373};
374
375struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800376 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800377 .id = 8,
378};
379
380struct platform_device apq_cpudai_bt_rx = {
381 .name = "msm-dai-q6",
382 .id = 0x3000,
383};
384
385struct platform_device apq_cpudai_bt_tx = {
386 .name = "msm-dai-q6",
387 .id = 0x3001,
388};
389
390struct platform_device apq_cpudai_fm_rx = {
391 .name = "msm-dai-q6",
392 .id = 0x3004,
393};
394
395struct platform_device apq_cpudai_fm_tx = {
396 .name = "msm-dai-q6",
397 .id = 0x3005,
398};
399
400/*
401 * Machine specific data for AUX PCM Interface
402 * which the driver will be unware of.
403 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800404struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800405 .clk = "pcm_clk",
406 .mode = AFE_PCM_CFG_MODE_PCM,
407 .sync = AFE_PCM_CFG_SYNC_INT,
408 .frame = AFE_PCM_CFG_FRM_256BPF,
409 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
410 .slot = 0,
411 .data = AFE_PCM_CFG_CDATAOE_MASTER,
412 .pcm_clk_rate = 2048000,
413};
414
415struct platform_device apq_cpudai_auxpcm_rx = {
416 .name = "msm-dai-q6",
417 .id = 2,
418 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800419 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800420 },
421};
422
423struct platform_device apq_cpudai_auxpcm_tx = {
424 .name = "msm-dai-q6",
425 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800426 .dev = {
427 .platform_data = &apq_auxpcm_pdata,
428 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800429};
430
431struct platform_device apq_cpu_fe = {
432 .name = "msm-dai-fe",
433 .id = -1,
434};
435
436struct platform_device apq_stub_codec = {
437 .name = "msm-stub-codec",
438 .id = 1,
439};
440
441struct platform_device apq_voice = {
442 .name = "msm-pcm-voice",
443 .id = -1,
444};
445
446struct platform_device apq_voip = {
447 .name = "msm-voip-dsp",
448 .id = -1,
449};
450
451struct platform_device apq_lpa_pcm = {
452 .name = "msm-pcm-lpa",
453 .id = -1,
454};
455
456struct platform_device apq_pcm_hostless = {
457 .name = "msm-pcm-hostless",
458 .id = -1,
459};
460
461struct platform_device apq_cpudai_afe_01_rx = {
462 .name = "msm-dai-q6",
463 .id = 0xE0,
464};
465
466struct platform_device apq_cpudai_afe_01_tx = {
467 .name = "msm-dai-q6",
468 .id = 0xF0,
469};
470
471struct platform_device apq_cpudai_afe_02_rx = {
472 .name = "msm-dai-q6",
473 .id = 0xF1,
474};
475
476struct platform_device apq_cpudai_afe_02_tx = {
477 .name = "msm-dai-q6",
478 .id = 0xE1,
479};
480
481struct platform_device apq_pcm_afe = {
482 .name = "msm-pcm-afe",
483 .id = -1,
484};
485
Neema Shetty8427c262012-02-16 11:23:43 -0800486struct platform_device apq_cpudai_stub = {
487 .name = "msm-dai-stub",
488 .id = -1,
489};
490
Neema Shetty3c9d2862012-03-11 01:25:32 -0800491struct platform_device apq_cpudai_slimbus_1_rx = {
492 .name = "msm-dai-q6",
493 .id = 0x4002,
494};
495
496struct platform_device apq_cpudai_slimbus_1_tx = {
497 .name = "msm-dai-q6",
498 .id = 0x4003,
499};
500
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501static struct resource resources_ssbi_pmic1[] = {
502 {
503 .start = MSM_PMIC1_SSBI_CMD_PHYS,
504 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
505 .flags = IORESOURCE_MEM,
506 },
507};
508
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600509#define LPASS_SLIMBUS_PHYS 0x28080000
510#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800511#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600512/* Board info for the slimbus slave device */
513static struct resource slimbus_res[] = {
514 {
515 .start = LPASS_SLIMBUS_PHYS,
516 .end = LPASS_SLIMBUS_PHYS + 8191,
517 .flags = IORESOURCE_MEM,
518 .name = "slimbus_physical",
519 },
520 {
521 .start = LPASS_SLIMBUS_BAM_PHYS,
522 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
523 .flags = IORESOURCE_MEM,
524 .name = "slimbus_bam_physical",
525 },
526 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800527 .start = LPASS_SLIMBUS_SLEW,
528 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
529 .flags = IORESOURCE_MEM,
530 .name = "slimbus_slew_reg",
531 },
532 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600533 .start = SLIMBUS0_CORE_EE1_IRQ,
534 .end = SLIMBUS0_CORE_EE1_IRQ,
535 .flags = IORESOURCE_IRQ,
536 .name = "slimbus_irq",
537 },
538 {
539 .start = SLIMBUS0_BAM_EE1_IRQ,
540 .end = SLIMBUS0_BAM_EE1_IRQ,
541 .flags = IORESOURCE_IRQ,
542 .name = "slimbus_bam_irq",
543 },
544};
545
546struct platform_device apq8064_slim_ctrl = {
547 .name = "msm_slim_ctrl",
548 .id = 1,
549 .num_resources = ARRAY_SIZE(slimbus_res),
550 .resource = slimbus_res,
551 .dev = {
552 .coherent_dma_mask = 0xffffffffULL,
553 },
554};
555
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700556struct platform_device apq8064_device_ssbi_pmic1 = {
557 .name = "msm_ssbi",
558 .id = 0,
559 .resource = resources_ssbi_pmic1,
560 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
561};
562
563static struct resource resources_ssbi_pmic2[] = {
564 {
565 .start = MSM_PMIC2_SSBI_CMD_PHYS,
566 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
567 .flags = IORESOURCE_MEM,
568 },
569};
570
571struct platform_device apq8064_device_ssbi_pmic2 = {
572 .name = "msm_ssbi",
573 .id = 1,
574 .resource = resources_ssbi_pmic2,
575 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
576};
577
578static struct resource resources_otg[] = {
579 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800580 .start = MSM_HSUSB1_PHYS,
581 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700582 .flags = IORESOURCE_MEM,
583 },
584 {
585 .start = USB1_HS_IRQ,
586 .end = USB1_HS_IRQ,
587 .flags = IORESOURCE_IRQ,
588 },
589};
590
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700591struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700592 .name = "msm_otg",
593 .id = -1,
594 .num_resources = ARRAY_SIZE(resources_otg),
595 .resource = resources_otg,
596 .dev = {
597 .coherent_dma_mask = 0xffffffff,
598 },
599};
600
601static struct resource resources_hsusb[] = {
602 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800603 .start = MSM_HSUSB1_PHYS,
604 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700605 .flags = IORESOURCE_MEM,
606 },
607 {
608 .start = USB1_HS_IRQ,
609 .end = USB1_HS_IRQ,
610 .flags = IORESOURCE_IRQ,
611 },
612};
613
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700614struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700615 .name = "msm_hsusb",
616 .id = -1,
617 .num_resources = ARRAY_SIZE(resources_hsusb),
618 .resource = resources_hsusb,
619 .dev = {
620 .coherent_dma_mask = 0xffffffff,
621 },
622};
623
Hemant Kumard86c4882012-01-24 19:39:37 -0800624static struct resource resources_hsusb_host[] = {
625 {
626 .start = MSM_HSUSB1_PHYS,
627 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
628 .flags = IORESOURCE_MEM,
629 },
630 {
631 .start = USB1_HS_IRQ,
632 .end = USB1_HS_IRQ,
633 .flags = IORESOURCE_IRQ,
634 },
635};
636
Hemant Kumara945b472012-01-25 15:08:06 -0800637static struct resource resources_hsic_host[] = {
638 {
639 .start = 0x12510000,
640 .end = 0x12510000 + SZ_4K - 1,
641 .flags = IORESOURCE_MEM,
642 },
643 {
644 .start = USB2_HSIC_IRQ,
645 .end = USB2_HSIC_IRQ,
646 .flags = IORESOURCE_IRQ,
647 },
648 {
649 .start = MSM_GPIO_TO_INT(49),
650 .end = MSM_GPIO_TO_INT(49),
651 .name = "peripheral_status_irq",
652 .flags = IORESOURCE_IRQ,
653 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800654 {
655 .start = MSM_GPIO_TO_INT(88),
656 .end = MSM_GPIO_TO_INT(88),
657 .name = "wakeup_irq",
658 .flags = IORESOURCE_IRQ,
659 },
Hemant Kumara945b472012-01-25 15:08:06 -0800660};
661
Hemant Kumard86c4882012-01-24 19:39:37 -0800662static u64 dma_mask = DMA_BIT_MASK(32);
663struct platform_device apq8064_device_hsusb_host = {
664 .name = "msm_hsusb_host",
665 .id = -1,
666 .num_resources = ARRAY_SIZE(resources_hsusb_host),
667 .resource = resources_hsusb_host,
668 .dev = {
669 .dma_mask = &dma_mask,
670 .coherent_dma_mask = 0xffffffff,
671 },
672};
673
Hemant Kumara945b472012-01-25 15:08:06 -0800674struct platform_device apq8064_device_hsic_host = {
675 .name = "msm_hsic_host",
676 .id = -1,
677 .num_resources = ARRAY_SIZE(resources_hsic_host),
678 .resource = resources_hsic_host,
679 .dev = {
680 .dma_mask = &dma_mask,
681 .coherent_dma_mask = DMA_BIT_MASK(32),
682 },
683};
684
Manu Gautam91223e02011-11-08 15:27:22 +0530685static struct resource resources_ehci_host3[] = {
686{
687 .start = MSM_HSUSB3_PHYS,
688 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
689 .flags = IORESOURCE_MEM,
690 },
691 {
692 .start = USB3_HS_IRQ,
693 .end = USB3_HS_IRQ,
694 .flags = IORESOURCE_IRQ,
695 },
696};
697
698struct platform_device apq8064_device_ehci_host3 = {
699 .name = "msm_ehci_host",
700 .id = 0,
701 .num_resources = ARRAY_SIZE(resources_ehci_host3),
702 .resource = resources_ehci_host3,
703 .dev = {
704 .dma_mask = &dma_mask,
705 .coherent_dma_mask = 0xffffffff,
706 },
707};
708
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800709static struct resource resources_ehci_host4[] = {
710{
711 .start = MSM_HSUSB4_PHYS,
712 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
713 .flags = IORESOURCE_MEM,
714 },
715 {
716 .start = USB4_HS_IRQ,
717 .end = USB4_HS_IRQ,
718 .flags = IORESOURCE_IRQ,
719 },
720};
721
722struct platform_device apq8064_device_ehci_host4 = {
723 .name = "msm_ehci_host",
724 .id = 1,
725 .num_resources = ARRAY_SIZE(resources_ehci_host4),
726 .resource = resources_ehci_host4,
727 .dev = {
728 .dma_mask = &dma_mask,
729 .coherent_dma_mask = 0xffffffff,
730 },
731};
732
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800733/* MSM Video core device */
734#ifdef CONFIG_MSM_BUS_SCALING
735static struct msm_bus_vectors vidc_init_vectors[] = {
736 {
737 .src = MSM_BUS_MASTER_VIDEO_ENC,
738 .dst = MSM_BUS_SLAVE_EBI_CH0,
739 .ab = 0,
740 .ib = 0,
741 },
742 {
743 .src = MSM_BUS_MASTER_VIDEO_DEC,
744 .dst = MSM_BUS_SLAVE_EBI_CH0,
745 .ab = 0,
746 .ib = 0,
747 },
748 {
749 .src = MSM_BUS_MASTER_AMPSS_M0,
750 .dst = MSM_BUS_SLAVE_EBI_CH0,
751 .ab = 0,
752 .ib = 0,
753 },
754 {
755 .src = MSM_BUS_MASTER_AMPSS_M0,
756 .dst = MSM_BUS_SLAVE_EBI_CH0,
757 .ab = 0,
758 .ib = 0,
759 },
760};
761static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
762 {
763 .src = MSM_BUS_MASTER_VIDEO_ENC,
764 .dst = MSM_BUS_SLAVE_EBI_CH0,
765 .ab = 54525952,
766 .ib = 436207616,
767 },
768 {
769 .src = MSM_BUS_MASTER_VIDEO_DEC,
770 .dst = MSM_BUS_SLAVE_EBI_CH0,
771 .ab = 72351744,
772 .ib = 289406976,
773 },
774 {
775 .src = MSM_BUS_MASTER_AMPSS_M0,
776 .dst = MSM_BUS_SLAVE_EBI_CH0,
777 .ab = 500000,
778 .ib = 1000000,
779 },
780 {
781 .src = MSM_BUS_MASTER_AMPSS_M0,
782 .dst = MSM_BUS_SLAVE_EBI_CH0,
783 .ab = 500000,
784 .ib = 1000000,
785 },
786};
787static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
788 {
789 .src = MSM_BUS_MASTER_VIDEO_ENC,
790 .dst = MSM_BUS_SLAVE_EBI_CH0,
791 .ab = 40894464,
792 .ib = 327155712,
793 },
794 {
795 .src = MSM_BUS_MASTER_VIDEO_DEC,
796 .dst = MSM_BUS_SLAVE_EBI_CH0,
797 .ab = 48234496,
798 .ib = 192937984,
799 },
800 {
801 .src = MSM_BUS_MASTER_AMPSS_M0,
802 .dst = MSM_BUS_SLAVE_EBI_CH0,
803 .ab = 500000,
804 .ib = 2000000,
805 },
806 {
807 .src = MSM_BUS_MASTER_AMPSS_M0,
808 .dst = MSM_BUS_SLAVE_EBI_CH0,
809 .ab = 500000,
810 .ib = 2000000,
811 },
812};
813static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
814 {
815 .src = MSM_BUS_MASTER_VIDEO_ENC,
816 .dst = MSM_BUS_SLAVE_EBI_CH0,
817 .ab = 163577856,
818 .ib = 1308622848,
819 },
820 {
821 .src = MSM_BUS_MASTER_VIDEO_DEC,
822 .dst = MSM_BUS_SLAVE_EBI_CH0,
823 .ab = 219152384,
824 .ib = 876609536,
825 },
826 {
827 .src = MSM_BUS_MASTER_AMPSS_M0,
828 .dst = MSM_BUS_SLAVE_EBI_CH0,
829 .ab = 1750000,
830 .ib = 3500000,
831 },
832 {
833 .src = MSM_BUS_MASTER_AMPSS_M0,
834 .dst = MSM_BUS_SLAVE_EBI_CH0,
835 .ab = 1750000,
836 .ib = 3500000,
837 },
838};
839static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
840 {
841 .src = MSM_BUS_MASTER_VIDEO_ENC,
842 .dst = MSM_BUS_SLAVE_EBI_CH0,
843 .ab = 121634816,
844 .ib = 973078528,
845 },
846 {
847 .src = MSM_BUS_MASTER_VIDEO_DEC,
848 .dst = MSM_BUS_SLAVE_EBI_CH0,
849 .ab = 155189248,
850 .ib = 620756992,
851 },
852 {
853 .src = MSM_BUS_MASTER_AMPSS_M0,
854 .dst = MSM_BUS_SLAVE_EBI_CH0,
855 .ab = 1750000,
856 .ib = 7000000,
857 },
858 {
859 .src = MSM_BUS_MASTER_AMPSS_M0,
860 .dst = MSM_BUS_SLAVE_EBI_CH0,
861 .ab = 1750000,
862 .ib = 7000000,
863 },
864};
865static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
866 {
867 .src = MSM_BUS_MASTER_VIDEO_ENC,
868 .dst = MSM_BUS_SLAVE_EBI_CH0,
869 .ab = 372244480,
870 .ib = 2560000000U,
871 },
872 {
873 .src = MSM_BUS_MASTER_VIDEO_DEC,
874 .dst = MSM_BUS_SLAVE_EBI_CH0,
875 .ab = 501219328,
876 .ib = 2560000000U,
877 },
878 {
879 .src = MSM_BUS_MASTER_AMPSS_M0,
880 .dst = MSM_BUS_SLAVE_EBI_CH0,
881 .ab = 2500000,
882 .ib = 5000000,
883 },
884 {
885 .src = MSM_BUS_MASTER_AMPSS_M0,
886 .dst = MSM_BUS_SLAVE_EBI_CH0,
887 .ab = 2500000,
888 .ib = 5000000,
889 },
890};
891static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
892 {
893 .src = MSM_BUS_MASTER_VIDEO_ENC,
894 .dst = MSM_BUS_SLAVE_EBI_CH0,
895 .ab = 222298112,
896 .ib = 2560000000U,
897 },
898 {
899 .src = MSM_BUS_MASTER_VIDEO_DEC,
900 .dst = MSM_BUS_SLAVE_EBI_CH0,
901 .ab = 330301440,
902 .ib = 2560000000U,
903 },
904 {
905 .src = MSM_BUS_MASTER_AMPSS_M0,
906 .dst = MSM_BUS_SLAVE_EBI_CH0,
907 .ab = 2500000,
908 .ib = 700000000,
909 },
910 {
911 .src = MSM_BUS_MASTER_AMPSS_M0,
912 .dst = MSM_BUS_SLAVE_EBI_CH0,
913 .ab = 2500000,
914 .ib = 10000000,
915 },
916};
917
918static struct msm_bus_paths vidc_bus_client_config[] = {
919 {
920 ARRAY_SIZE(vidc_init_vectors),
921 vidc_init_vectors,
922 },
923 {
924 ARRAY_SIZE(vidc_venc_vga_vectors),
925 vidc_venc_vga_vectors,
926 },
927 {
928 ARRAY_SIZE(vidc_vdec_vga_vectors),
929 vidc_vdec_vga_vectors,
930 },
931 {
932 ARRAY_SIZE(vidc_venc_720p_vectors),
933 vidc_venc_720p_vectors,
934 },
935 {
936 ARRAY_SIZE(vidc_vdec_720p_vectors),
937 vidc_vdec_720p_vectors,
938 },
939 {
940 ARRAY_SIZE(vidc_venc_1080p_vectors),
941 vidc_venc_1080p_vectors,
942 },
943 {
944 ARRAY_SIZE(vidc_vdec_1080p_vectors),
945 vidc_vdec_1080p_vectors,
946 },
947};
948
949static struct msm_bus_scale_pdata vidc_bus_client_data = {
950 vidc_bus_client_config,
951 ARRAY_SIZE(vidc_bus_client_config),
952 .name = "vidc",
953};
954#endif
955
956
957#define APQ8064_VIDC_BASE_PHYS 0x04400000
958#define APQ8064_VIDC_BASE_SIZE 0x00100000
959
960static struct resource apq8064_device_vidc_resources[] = {
961 {
962 .start = APQ8064_VIDC_BASE_PHYS,
963 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
964 .flags = IORESOURCE_MEM,
965 },
966 {
967 .start = VCODEC_IRQ,
968 .end = VCODEC_IRQ,
969 .flags = IORESOURCE_IRQ,
970 },
971};
972
973struct msm_vidc_platform_data apq8064_vidc_platform_data = {
974#ifdef CONFIG_MSM_BUS_SCALING
975 .vidc_bus_client_pdata = &vidc_bus_client_data,
976#endif
977#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
978 .memtype = ION_CP_MM_HEAP_ID,
979 .enable_ion = 1,
980#else
981 .memtype = MEMTYPE_EBI1,
982 .enable_ion = 0,
983#endif
984 .disable_dmx = 0,
985 .disable_fullhd = 0,
986};
987
988struct platform_device apq8064_msm_device_vidc = {
989 .name = "msm_vidc",
990 .id = 0,
991 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
992 .resource = apq8064_device_vidc_resources,
993 .dev = {
994 .platform_data = &apq8064_vidc_platform_data,
995 },
996};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700997#define MSM_SDC1_BASE 0x12400000
998#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
999#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1000#define MSM_SDC2_BASE 0x12140000
1001#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1002#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1003#define MSM_SDC3_BASE 0x12180000
1004#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1005#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1006#define MSM_SDC4_BASE 0x121C0000
1007#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1008#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1009
1010static struct resource resources_sdc1[] = {
1011 {
1012 .name = "core_mem",
1013 .flags = IORESOURCE_MEM,
1014 .start = MSM_SDC1_BASE,
1015 .end = MSM_SDC1_DML_BASE - 1,
1016 },
1017 {
1018 .name = "core_irq",
1019 .flags = IORESOURCE_IRQ,
1020 .start = SDC1_IRQ_0,
1021 .end = SDC1_IRQ_0
1022 },
1023#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1024 {
1025 .name = "sdcc_dml_addr",
1026 .start = MSM_SDC1_DML_BASE,
1027 .end = MSM_SDC1_BAM_BASE - 1,
1028 .flags = IORESOURCE_MEM,
1029 },
1030 {
1031 .name = "sdcc_bam_addr",
1032 .start = MSM_SDC1_BAM_BASE,
1033 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1034 .flags = IORESOURCE_MEM,
1035 },
1036 {
1037 .name = "sdcc_bam_irq",
1038 .start = SDC1_BAM_IRQ,
1039 .end = SDC1_BAM_IRQ,
1040 .flags = IORESOURCE_IRQ,
1041 },
1042#endif
1043};
1044
1045static struct resource resources_sdc2[] = {
1046 {
1047 .name = "core_mem",
1048 .flags = IORESOURCE_MEM,
1049 .start = MSM_SDC2_BASE,
1050 .end = MSM_SDC2_DML_BASE - 1,
1051 },
1052 {
1053 .name = "core_irq",
1054 .flags = IORESOURCE_IRQ,
1055 .start = SDC2_IRQ_0,
1056 .end = SDC2_IRQ_0
1057 },
1058#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1059 {
1060 .name = "sdcc_dml_addr",
1061 .start = MSM_SDC2_DML_BASE,
1062 .end = MSM_SDC2_BAM_BASE - 1,
1063 .flags = IORESOURCE_MEM,
1064 },
1065 {
1066 .name = "sdcc_bam_addr",
1067 .start = MSM_SDC2_BAM_BASE,
1068 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1069 .flags = IORESOURCE_MEM,
1070 },
1071 {
1072 .name = "sdcc_bam_irq",
1073 .start = SDC2_BAM_IRQ,
1074 .end = SDC2_BAM_IRQ,
1075 .flags = IORESOURCE_IRQ,
1076 },
1077#endif
1078};
1079
1080static struct resource resources_sdc3[] = {
1081 {
1082 .name = "core_mem",
1083 .flags = IORESOURCE_MEM,
1084 .start = MSM_SDC3_BASE,
1085 .end = MSM_SDC3_DML_BASE - 1,
1086 },
1087 {
1088 .name = "core_irq",
1089 .flags = IORESOURCE_IRQ,
1090 .start = SDC3_IRQ_0,
1091 .end = SDC3_IRQ_0
1092 },
1093#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1094 {
1095 .name = "sdcc_dml_addr",
1096 .start = MSM_SDC3_DML_BASE,
1097 .end = MSM_SDC3_BAM_BASE - 1,
1098 .flags = IORESOURCE_MEM,
1099 },
1100 {
1101 .name = "sdcc_bam_addr",
1102 .start = MSM_SDC3_BAM_BASE,
1103 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1104 .flags = IORESOURCE_MEM,
1105 },
1106 {
1107 .name = "sdcc_bam_irq",
1108 .start = SDC3_BAM_IRQ,
1109 .end = SDC3_BAM_IRQ,
1110 .flags = IORESOURCE_IRQ,
1111 },
1112#endif
1113};
1114
1115static struct resource resources_sdc4[] = {
1116 {
1117 .name = "core_mem",
1118 .flags = IORESOURCE_MEM,
1119 .start = MSM_SDC4_BASE,
1120 .end = MSM_SDC4_DML_BASE - 1,
1121 },
1122 {
1123 .name = "core_irq",
1124 .flags = IORESOURCE_IRQ,
1125 .start = SDC4_IRQ_0,
1126 .end = SDC4_IRQ_0
1127 },
1128#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1129 {
1130 .name = "sdcc_dml_addr",
1131 .start = MSM_SDC4_DML_BASE,
1132 .end = MSM_SDC4_BAM_BASE - 1,
1133 .flags = IORESOURCE_MEM,
1134 },
1135 {
1136 .name = "sdcc_bam_addr",
1137 .start = MSM_SDC4_BAM_BASE,
1138 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1139 .flags = IORESOURCE_MEM,
1140 },
1141 {
1142 .name = "sdcc_bam_irq",
1143 .start = SDC4_BAM_IRQ,
1144 .end = SDC4_BAM_IRQ,
1145 .flags = IORESOURCE_IRQ,
1146 },
1147#endif
1148};
1149
1150struct platform_device apq8064_device_sdc1 = {
1151 .name = "msm_sdcc",
1152 .id = 1,
1153 .num_resources = ARRAY_SIZE(resources_sdc1),
1154 .resource = resources_sdc1,
1155 .dev = {
1156 .coherent_dma_mask = 0xffffffff,
1157 },
1158};
1159
1160struct platform_device apq8064_device_sdc2 = {
1161 .name = "msm_sdcc",
1162 .id = 2,
1163 .num_resources = ARRAY_SIZE(resources_sdc2),
1164 .resource = resources_sdc2,
1165 .dev = {
1166 .coherent_dma_mask = 0xffffffff,
1167 },
1168};
1169
1170struct platform_device apq8064_device_sdc3 = {
1171 .name = "msm_sdcc",
1172 .id = 3,
1173 .num_resources = ARRAY_SIZE(resources_sdc3),
1174 .resource = resources_sdc3,
1175 .dev = {
1176 .coherent_dma_mask = 0xffffffff,
1177 },
1178};
1179
1180struct platform_device apq8064_device_sdc4 = {
1181 .name = "msm_sdcc",
1182 .id = 4,
1183 .num_resources = ARRAY_SIZE(resources_sdc4),
1184 .resource = resources_sdc4,
1185 .dev = {
1186 .coherent_dma_mask = 0xffffffff,
1187 },
1188};
1189
1190static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1191 &apq8064_device_sdc1,
1192 &apq8064_device_sdc2,
1193 &apq8064_device_sdc3,
1194 &apq8064_device_sdc4,
1195};
1196
1197int __init apq8064_add_sdcc(unsigned int controller,
1198 struct mmc_platform_data *plat)
1199{
1200 struct platform_device *pdev;
1201
1202 if (!plat)
1203 return 0;
1204 if (controller < 1 || controller > 4)
1205 return -EINVAL;
1206
1207 pdev = apq8064_sdcc_devices[controller-1];
1208 pdev->dev.platform_data = plat;
1209 return platform_device_register(pdev);
1210}
1211
Yan He06913ce2011-08-26 16:33:46 -07001212static struct resource resources_sps[] = {
1213 {
1214 .name = "pipe_mem",
1215 .start = 0x12800000,
1216 .end = 0x12800000 + 0x4000 - 1,
1217 .flags = IORESOURCE_MEM,
1218 },
1219 {
1220 .name = "bamdma_dma",
1221 .start = 0x12240000,
1222 .end = 0x12240000 + 0x1000 - 1,
1223 .flags = IORESOURCE_MEM,
1224 },
1225 {
1226 .name = "bamdma_bam",
1227 .start = 0x12244000,
1228 .end = 0x12244000 + 0x4000 - 1,
1229 .flags = IORESOURCE_MEM,
1230 },
1231 {
1232 .name = "bamdma_irq",
1233 .start = SPS_BAM_DMA_IRQ,
1234 .end = SPS_BAM_DMA_IRQ,
1235 .flags = IORESOURCE_IRQ,
1236 },
1237};
1238
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001239struct platform_device msm_bus_8064_sys_fabric = {
1240 .name = "msm_bus_fabric",
1241 .id = MSM_BUS_FAB_SYSTEM,
1242};
1243struct platform_device msm_bus_8064_apps_fabric = {
1244 .name = "msm_bus_fabric",
1245 .id = MSM_BUS_FAB_APPSS,
1246};
1247struct platform_device msm_bus_8064_mm_fabric = {
1248 .name = "msm_bus_fabric",
1249 .id = MSM_BUS_FAB_MMSS,
1250};
1251struct platform_device msm_bus_8064_sys_fpb = {
1252 .name = "msm_bus_fabric",
1253 .id = MSM_BUS_FAB_SYSTEM_FPB,
1254};
1255struct platform_device msm_bus_8064_cpss_fpb = {
1256 .name = "msm_bus_fabric",
1257 .id = MSM_BUS_FAB_CPSS_FPB,
1258};
1259
Yan He06913ce2011-08-26 16:33:46 -07001260static struct msm_sps_platform_data msm_sps_pdata = {
1261 .bamdma_restricted_pipes = 0x06,
1262};
1263
1264struct platform_device msm_device_sps_apq8064 = {
1265 .name = "msm_sps",
1266 .id = -1,
1267 .num_resources = ARRAY_SIZE(resources_sps),
1268 .resource = resources_sps,
1269 .dev.platform_data = &msm_sps_pdata,
1270};
1271
Eric Holmberg023d25c2012-03-01 12:27:55 -07001272static struct resource smd_resource[] = {
1273 {
1274 .name = "a9_m2a_0",
1275 .start = INT_A9_M2A_0,
1276 .flags = IORESOURCE_IRQ,
1277 },
1278 {
1279 .name = "a9_m2a_5",
1280 .start = INT_A9_M2A_5,
1281 .flags = IORESOURCE_IRQ,
1282 },
1283 {
1284 .name = "adsp_a11",
1285 .start = INT_ADSP_A11,
1286 .flags = IORESOURCE_IRQ,
1287 },
1288 {
1289 .name = "adsp_a11_smsm",
1290 .start = INT_ADSP_A11_SMSM,
1291 .flags = IORESOURCE_IRQ,
1292 },
1293 {
1294 .name = "dsps_a11",
1295 .start = INT_DSPS_A11,
1296 .flags = IORESOURCE_IRQ,
1297 },
1298 {
1299 .name = "dsps_a11_smsm",
1300 .start = INT_DSPS_A11_SMSM,
1301 .flags = IORESOURCE_IRQ,
1302 },
1303 {
1304 .name = "wcnss_a11",
1305 .start = INT_WCNSS_A11,
1306 .flags = IORESOURCE_IRQ,
1307 },
1308 {
1309 .name = "wcnss_a11_smsm",
1310 .start = INT_WCNSS_A11_SMSM,
1311 .flags = IORESOURCE_IRQ,
1312 },
1313};
1314
1315static struct smd_subsystem_config smd_config_list[] = {
1316 {
1317 .irq_config_id = SMD_MODEM,
1318 .subsys_name = "gss",
1319 .edge = SMD_APPS_MODEM,
1320
1321 .smd_int.irq_name = "a9_m2a_0",
1322 .smd_int.flags = IRQF_TRIGGER_RISING,
1323 .smd_int.irq_id = -1,
1324 .smd_int.device_name = "smd_dev",
1325 .smd_int.dev_id = 0,
1326 .smd_int.out_bit_pos = 1 << 3,
1327 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1328 .smd_int.out_offset = 0x8,
1329
1330 .smsm_int.irq_name = "a9_m2a_5",
1331 .smsm_int.flags = IRQF_TRIGGER_RISING,
1332 .smsm_int.irq_id = -1,
1333 .smsm_int.device_name = "smd_smsm",
1334 .smsm_int.dev_id = 0,
1335 .smsm_int.out_bit_pos = 1 << 4,
1336 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1337 .smsm_int.out_offset = 0x8,
1338 },
1339 {
1340 .irq_config_id = SMD_Q6,
1341 .subsys_name = "q6",
1342 .edge = SMD_APPS_QDSP,
1343
1344 .smd_int.irq_name = "adsp_a11",
1345 .smd_int.flags = IRQF_TRIGGER_RISING,
1346 .smd_int.irq_id = -1,
1347 .smd_int.device_name = "smd_dev",
1348 .smd_int.dev_id = 0,
1349 .smd_int.out_bit_pos = 1 << 15,
1350 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1351 .smd_int.out_offset = 0x8,
1352
1353 .smsm_int.irq_name = "adsp_a11_smsm",
1354 .smsm_int.flags = IRQF_TRIGGER_RISING,
1355 .smsm_int.irq_id = -1,
1356 .smsm_int.device_name = "smd_smsm",
1357 .smsm_int.dev_id = 0,
1358 .smsm_int.out_bit_pos = 1 << 14,
1359 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1360 .smsm_int.out_offset = 0x8,
1361 },
1362 {
1363 .irq_config_id = SMD_DSPS,
1364 .subsys_name = "dsps",
1365 .edge = SMD_APPS_DSPS,
1366
1367 .smd_int.irq_name = "dsps_a11",
1368 .smd_int.flags = IRQF_TRIGGER_RISING,
1369 .smd_int.irq_id = -1,
1370 .smd_int.device_name = "smd_dev",
1371 .smd_int.dev_id = 0,
1372 .smd_int.out_bit_pos = 1,
1373 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1374 .smd_int.out_offset = 0x4080,
1375
1376 .smsm_int.irq_name = "dsps_a11_smsm",
1377 .smsm_int.flags = IRQF_TRIGGER_RISING,
1378 .smsm_int.irq_id = -1,
1379 .smsm_int.device_name = "smd_smsm",
1380 .smsm_int.dev_id = 0,
1381 .smsm_int.out_bit_pos = 1,
1382 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1383 .smsm_int.out_offset = 0x4094,
1384 },
1385 {
1386 .irq_config_id = SMD_WCNSS,
1387 .subsys_name = "wcnss",
1388 .edge = SMD_APPS_WCNSS,
1389
1390 .smd_int.irq_name = "wcnss_a11",
1391 .smd_int.flags = IRQF_TRIGGER_RISING,
1392 .smd_int.irq_id = -1,
1393 .smd_int.device_name = "smd_dev",
1394 .smd_int.dev_id = 0,
1395 .smd_int.out_bit_pos = 1 << 25,
1396 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1397 .smd_int.out_offset = 0x8,
1398
1399 .smsm_int.irq_name = "wcnss_a11_smsm",
1400 .smsm_int.flags = IRQF_TRIGGER_RISING,
1401 .smsm_int.irq_id = -1,
1402 .smsm_int.device_name = "smd_smsm",
1403 .smsm_int.dev_id = 0,
1404 .smsm_int.out_bit_pos = 1 << 23,
1405 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1406 .smsm_int.out_offset = 0x8,
1407 },
1408};
1409
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001410static struct smd_subsystem_restart_config smd_ssr_config = {
1411 .disable_smsm_reset_handshake = 1,
1412};
1413
Eric Holmberg023d25c2012-03-01 12:27:55 -07001414static struct smd_platform smd_platform_data = {
1415 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1416 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001417 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001418};
1419
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001420struct platform_device msm_device_smd_apq8064 = {
1421 .name = "msm_smd",
1422 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001423 .resource = smd_resource,
1424 .num_resources = ARRAY_SIZE(smd_resource),
1425 .dev = {
1426 .platform_data = &smd_platform_data,
1427 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001428};
1429
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001430#ifdef CONFIG_HW_RANDOM_MSM
1431/* PRNG device */
1432#define MSM_PRNG_PHYS 0x1A500000
1433static struct resource rng_resources = {
1434 .flags = IORESOURCE_MEM,
1435 .start = MSM_PRNG_PHYS,
1436 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1437};
1438
1439struct platform_device apq8064_device_rng = {
1440 .name = "msm_rng",
1441 .id = 0,
1442 .num_resources = 1,
1443 .resource = &rng_resources,
1444};
1445#endif
1446
Matt Wagantall292aace2012-01-26 19:12:34 -08001447static struct resource msm_gss_resources[] = {
1448 {
1449 .start = 0x10000000,
1450 .end = 0x10000000 + SZ_256 - 1,
1451 .flags = IORESOURCE_MEM,
1452 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001453 {
1454 .start = 0x10008000,
1455 .end = 0x10008000 + SZ_256 - 1,
1456 .flags = IORESOURCE_MEM,
1457 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001458};
1459
1460struct platform_device msm_gss = {
1461 .name = "pil_gss",
1462 .id = -1,
1463 .num_resources = ARRAY_SIZE(msm_gss_resources),
1464 .resource = msm_gss_resources,
1465};
1466
Matt Wagantall1875d322012-02-22 16:11:33 -08001467struct platform_device *apq8064_fs_devices[] = {
1468 FS_8X60(FS_ROT, "fs_rot"),
1469 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1470 FS_8X60(FS_VFE, "fs_vfe"),
1471 FS_8X60(FS_VPE, "fs_vpe"),
1472 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1473 FS_8X60(FS_VED, "fs_ved"),
1474 FS_8X60(FS_VCAP, "fs_vcap"),
1475};
1476unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1477
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001478static struct clk_lookup msm_clocks_8064_dummy[] = {
1479 CLK_DUMMY("pll2", PLL2, NULL, 0),
1480 CLK_DUMMY("pll8", PLL8, NULL, 0),
1481 CLK_DUMMY("pll4", PLL4, NULL, 0),
1482
1483 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1484 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1485 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1486 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1487 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1488 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1489 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1490 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1491 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1492 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1493 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1494 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1495 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1496 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1497 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1498 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1499
Matt Wagantalle2522372011-08-17 14:52:21 -07001500 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1501 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1502 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001503 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001504 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1505 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1506 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1507 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1508 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1509 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1510 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1511 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1512 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001513 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1514 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001515 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001516 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1517 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001518 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1519 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001520 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001521 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001522 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001523 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1524 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1525 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1526 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001527 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001528 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001529 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1530 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1531 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1532 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1533 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1534 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1535 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001536 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1537 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1538 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1539 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001540 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1541 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1542 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1543 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001544 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001545 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1546 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001547 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001548 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1549 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001550 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001551 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001552 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001553 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1554 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1555 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1556 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001557 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1558 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1559 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1560 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001561 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1562 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001563 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1564 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1565 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1566 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1567 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001568 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1569 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1570 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1571 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1572 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1573 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1574 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1575 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1576 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1577 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1578 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1579 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1580 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1581 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1582 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001583 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1584 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001585 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001586 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001587 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001588 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001589 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1590 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1591 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001592 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001593 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001594 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001595 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001596 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1597 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001598 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001599 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001600 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1601 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1602 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1603 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1604 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1605 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001606 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001607 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1608 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1609 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1610 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001611 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001612 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1613 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001614 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1615 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1616 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1617 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1618 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1619 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001620 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1621 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1622 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1623 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001624 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001625 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1626 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001627 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1628 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001629 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001630 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001631 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001632 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001633 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1634 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1635 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1636 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1637 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1638 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1639 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1640 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1641 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1642 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1643 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1644 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1645 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1646 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001647 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001648
1649 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001650 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001651 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1652 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1653 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1654 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001655 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1656 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001657 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001658 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1659 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1660 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1661 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1662 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1663 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001664};
1665
Stephen Boydbb600ae2011-08-02 20:11:40 -07001666struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1667 .table = msm_clocks_8064_dummy,
1668 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1669};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001670
1671struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1672 .reg_base_addrs = {
1673 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1674 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1675 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1676 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1677 },
1678 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001679 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001680 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1681 .ipc_rpm_val = 4,
1682 .target_id = {
1683 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1684 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1685 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1686 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1687 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1688 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1689 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1690 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1691 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1692 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1693 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1694 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1695 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1696 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1697 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1698 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1699 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1700 APPS_FABRIC_CFG_HALT, 2),
1701 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1702 APPS_FABRIC_CFG_CLKMOD, 3),
1703 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1704 APPS_FABRIC_CFG_IOCTL, 1),
1705 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1706 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1707 SYS_FABRIC_CFG_HALT, 2),
1708 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1709 SYS_FABRIC_CFG_CLKMOD, 3),
1710 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1711 SYS_FABRIC_CFG_IOCTL, 1),
1712 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1713 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1714 MMSS_FABRIC_CFG_HALT, 2),
1715 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1716 MMSS_FABRIC_CFG_CLKMOD, 3),
1717 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1718 MMSS_FABRIC_CFG_IOCTL, 1),
1719 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1720 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1721 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1722 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1723 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1724 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1725 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1726 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1727 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1728 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1729 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1730 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1731 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1732 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1733 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1734 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1735 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1736 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1737 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1738 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1739 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1740 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1741 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1742 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1743 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1744 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1745 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1746 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1747 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1748 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1749 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1750 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1751 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1752 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1753 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1754 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1755 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1756 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1757 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1758 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1759 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1760 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1761 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1762 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1763 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1764 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1765 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1766 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1767 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1768 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1769 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1770 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1771 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1772 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1773 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1774 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1775 },
1776 .target_status = {
1777 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1778 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1779 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1780 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1781 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1782 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1783 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1784 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1785 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1786 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1787 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1788 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1789 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1790 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1791 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1792 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1793 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1794 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1795 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1796 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1797 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1798 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1799 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1800 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1801 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1802 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1803 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1804 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1805 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1806 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1807 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1836 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1837 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1838 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1839 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1840 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1841 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1842 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1843 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1844 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1852 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1853 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1854 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1855 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1856 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1857 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1864 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1865 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1866 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1867 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1868 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1869 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1870 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1871 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1872 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1881 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1882 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1883 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1884 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1885 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1886 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1887 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1888 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1889 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1890 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1891 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1892 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1893 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1894 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1895 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1896 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1897 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1898 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1899 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1900 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1901 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1902 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1903 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1904 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1905 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1906 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1907 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1908 },
1909 .target_ctrl_id = {
1910 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1911 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1912 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1913 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1914 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1915 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1916 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1917 },
1918 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1919 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1920 .sel_last = MSM_RPM_8064_SEL_LAST,
1921 .ver = {3, 0, 0},
1922};
1923
1924struct platform_device apq8064_rpm_device = {
1925 .name = "msm_rpm",
1926 .id = -1,
1927};
1928
1929static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1930 .phys_addr_base = 0x0010D204,
1931 .phys_size = SZ_8K,
1932};
1933
1934struct platform_device apq8064_rpm_stat_device = {
1935 .name = "msm_rpm_stat",
1936 .id = -1,
1937 .dev = {
1938 .platform_data = &msm_rpm_stat_pdata,
1939 },
1940};
1941
1942static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1943 .phys_addr_base = 0x0010C000,
1944 .reg_offsets = {
1945 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1946 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1947 },
1948 .phys_size = SZ_8K,
1949 .log_len = 4096, /* log's buffer length in bytes */
1950 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1951};
1952
1953struct platform_device apq8064_rpm_log_device = {
1954 .name = "msm_rpm_log",
1955 .id = -1,
1956 .dev = {
1957 .platform_data = &msm_rpm_log_pdata,
1958 },
1959};
1960
Jin Hongd3024e62012-02-09 16:13:32 -08001961/* Sensors DSPS platform data */
1962
1963#define PPSS_REG_PHYS_BASE 0x12080000
1964
1965static struct dsps_clk_info dsps_clks[] = {};
1966static struct dsps_regulator_info dsps_regs[] = {};
1967
1968/*
1969 * Note: GPIOs field is intialized in run-time at the function
1970 * apq8064_init_dsps().
1971 */
1972
1973struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1974 .clks = dsps_clks,
1975 .clks_num = ARRAY_SIZE(dsps_clks),
1976 .gpios = NULL,
1977 .gpios_num = 0,
1978 .regs = dsps_regs,
1979 .regs_num = ARRAY_SIZE(dsps_regs),
1980 .dsps_pwr_ctl_en = 1,
1981 .signature = DSPS_SIGNATURE,
1982};
1983
1984static struct resource msm_dsps_resources[] = {
1985 {
1986 .start = PPSS_REG_PHYS_BASE,
1987 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1988 .name = "ppss_reg",
1989 .flags = IORESOURCE_MEM,
1990 },
1991
1992 {
1993 .start = PPSS_WDOG_TIMER_IRQ,
1994 .end = PPSS_WDOG_TIMER_IRQ,
1995 .name = "ppss_wdog",
1996 .flags = IORESOURCE_IRQ,
1997 },
1998};
1999
2000struct platform_device msm_dsps_device_8064 = {
2001 .name = "msm_dsps",
2002 .id = 0,
2003 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2004 .resource = msm_dsps_resources,
2005 .dev.platform_data = &msm_dsps_pdata_8064,
2006};
2007
Praveen Chidambaram78499012011-11-01 17:15:17 -06002008#ifdef CONFIG_MSM_MPM
2009static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2010 [1] = MSM_GPIO_TO_INT(26),
2011 [2] = MSM_GPIO_TO_INT(88),
2012 [4] = MSM_GPIO_TO_INT(73),
2013 [5] = MSM_GPIO_TO_INT(74),
2014 [6] = MSM_GPIO_TO_INT(75),
2015 [7] = MSM_GPIO_TO_INT(76),
2016 [8] = MSM_GPIO_TO_INT(77),
2017 [9] = MSM_GPIO_TO_INT(36),
2018 [10] = MSM_GPIO_TO_INT(84),
2019 [11] = MSM_GPIO_TO_INT(7),
2020 [12] = MSM_GPIO_TO_INT(11),
2021 [13] = MSM_GPIO_TO_INT(52),
2022 [14] = MSM_GPIO_TO_INT(15),
2023 [15] = MSM_GPIO_TO_INT(83),
2024 [16] = USB3_HS_IRQ,
2025 [19] = MSM_GPIO_TO_INT(61),
2026 [20] = MSM_GPIO_TO_INT(58),
2027 [23] = MSM_GPIO_TO_INT(65),
2028 [24] = MSM_GPIO_TO_INT(63),
2029 [25] = USB1_HS_IRQ,
2030 [27] = HDMI_IRQ,
2031 [29] = MSM_GPIO_TO_INT(22),
2032 [30] = MSM_GPIO_TO_INT(72),
2033 [31] = USB4_HS_IRQ,
2034 [33] = MSM_GPIO_TO_INT(44),
2035 [34] = MSM_GPIO_TO_INT(39),
2036 [35] = MSM_GPIO_TO_INT(19),
2037 [36] = MSM_GPIO_TO_INT(23),
2038 [37] = MSM_GPIO_TO_INT(41),
2039 [38] = MSM_GPIO_TO_INT(30),
2040 [41] = MSM_GPIO_TO_INT(42),
2041 [42] = MSM_GPIO_TO_INT(56),
2042 [43] = MSM_GPIO_TO_INT(55),
2043 [44] = MSM_GPIO_TO_INT(50),
2044 [45] = MSM_GPIO_TO_INT(49),
2045 [46] = MSM_GPIO_TO_INT(47),
2046 [47] = MSM_GPIO_TO_INT(45),
2047 [48] = MSM_GPIO_TO_INT(38),
2048 [49] = MSM_GPIO_TO_INT(34),
2049 [50] = MSM_GPIO_TO_INT(32),
2050 [51] = MSM_GPIO_TO_INT(29),
2051 [52] = MSM_GPIO_TO_INT(18),
2052 [53] = MSM_GPIO_TO_INT(10),
2053 [54] = MSM_GPIO_TO_INT(81),
2054 [55] = MSM_GPIO_TO_INT(6),
2055};
2056
2057static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2058 TLMM_MSM_SUMMARY_IRQ,
2059 RPM_APCC_CPU0_GP_HIGH_IRQ,
2060 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2061 RPM_APCC_CPU0_GP_LOW_IRQ,
2062 RPM_APCC_CPU0_WAKE_UP_IRQ,
2063 RPM_APCC_CPU1_GP_HIGH_IRQ,
2064 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2065 RPM_APCC_CPU1_GP_LOW_IRQ,
2066 RPM_APCC_CPU1_WAKE_UP_IRQ,
2067 MSS_TO_APPS_IRQ_0,
2068 MSS_TO_APPS_IRQ_1,
2069 MSS_TO_APPS_IRQ_2,
2070 MSS_TO_APPS_IRQ_3,
2071 MSS_TO_APPS_IRQ_4,
2072 MSS_TO_APPS_IRQ_5,
2073 MSS_TO_APPS_IRQ_6,
2074 MSS_TO_APPS_IRQ_7,
2075 MSS_TO_APPS_IRQ_8,
2076 MSS_TO_APPS_IRQ_9,
2077 LPASS_SCSS_GP_LOW_IRQ,
2078 LPASS_SCSS_GP_MEDIUM_IRQ,
2079 LPASS_SCSS_GP_HIGH_IRQ,
2080 SPS_MTI_30,
2081 SPS_MTI_31,
2082 RIVA_APSS_SPARE_IRQ,
2083 RIVA_APPS_WLAN_SMSM_IRQ,
2084 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2085 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2086};
2087
2088struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2089 .irqs_m2a = msm_mpm_irqs_m2a,
2090 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2091 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2092 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2093 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2094 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2095 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2096 .mpm_apps_ipc_val = BIT(1),
2097 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2098
2099};
2100#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002101
2102#define MDM2AP_ERRFATAL 19
2103#define AP2MDM_ERRFATAL 18
2104#define MDM2AP_STATUS 49
2105#define AP2MDM_STATUS 48
2106#define AP2MDM_PMIC_RESET_N 27
2107
2108static struct resource mdm_resources[] = {
2109 {
2110 .start = MDM2AP_ERRFATAL,
2111 .end = MDM2AP_ERRFATAL,
2112 .name = "MDM2AP_ERRFATAL",
2113 .flags = IORESOURCE_IO,
2114 },
2115 {
2116 .start = AP2MDM_ERRFATAL,
2117 .end = AP2MDM_ERRFATAL,
2118 .name = "AP2MDM_ERRFATAL",
2119 .flags = IORESOURCE_IO,
2120 },
2121 {
2122 .start = MDM2AP_STATUS,
2123 .end = MDM2AP_STATUS,
2124 .name = "MDM2AP_STATUS",
2125 .flags = IORESOURCE_IO,
2126 },
2127 {
2128 .start = AP2MDM_STATUS,
2129 .end = AP2MDM_STATUS,
2130 .name = "AP2MDM_STATUS",
2131 .flags = IORESOURCE_IO,
2132 },
2133 {
2134 .start = AP2MDM_PMIC_RESET_N,
2135 .end = AP2MDM_PMIC_RESET_N,
2136 .name = "AP2MDM_PMIC_RESET_N",
2137 .flags = IORESOURCE_IO,
2138 },
2139};
2140
2141struct platform_device mdm_8064_device = {
2142 .name = "mdm2_modem",
2143 .id = -1,
2144 .num_resources = ARRAY_SIZE(mdm_resources),
2145 .resource = mdm_resources,
2146};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002147
2148static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2149
2150struct platform_device apq8064_cpu_idle_device = {
2151 .name = "msm_cpu_idle",
2152 .id = -1,
2153 .dev = {
2154 .platform_data = &apq8064_LPM_latency,
2155 },
2156};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002157
2158static struct msm_dcvs_freq_entry apq8064_freq[] = {
2159 { 384000, 166981, 345600},
2160 { 702000, 213049, 632502},
2161 {1026000, 285712, 925613},
2162 {1242000, 383945, 1176550},
2163 {1458000, 419729, 1465478},
2164 {1512000, 434116, 1546674},
2165
2166};
2167
2168static struct msm_dcvs_core_info apq8064_core_info = {
2169 .freq_tbl = &apq8064_freq[0],
2170 .core_param = {
2171 .max_time_us = 100000,
2172 .num_freq = ARRAY_SIZE(apq8064_freq),
2173 },
2174 .algo_param = {
2175 .slack_time_us = 58000,
2176 .scale_slack_time = 0,
2177 .scale_slack_time_pct = 0,
2178 .disable_pc_threshold = 1458000,
2179 .em_window_size = 100000,
2180 .em_max_util_pct = 97,
2181 .ss_window_size = 1000000,
2182 .ss_util_pct = 95,
2183 .ss_iobusy_conv = 100,
2184 },
2185};
2186
2187struct platform_device apq8064_msm_gov_device = {
2188 .name = "msm_dcvs_gov",
2189 .id = -1,
2190 .dev = {
2191 .platform_data = &apq8064_core_info,
2192 },
2193};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002194
2195static struct resource msm_cache_erp_resources[] = {
2196 {
2197 .name = "l1_irq",
2198 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2199 .flags = IORESOURCE_IRQ,
2200 },
2201 {
2202 .name = "l2_irq",
2203 .start = APCC_QGICL2IRPTREQ,
2204 .flags = IORESOURCE_IRQ,
2205 }
2206};
2207
2208struct platform_device apq8064_device_cache_erp = {
2209 .name = "msm_cache_erp",
2210 .id = -1,
2211 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2212 .resource = msm_cache_erp_resources,
2213};
Pratik Patel212ab362012-03-16 12:30:07 -07002214
2215#define MSM_QDSS_PHYS_BASE 0x01A00000
2216#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2217
2218#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2219
2220static struct qdss_source msm_qdss_sources[] = {
2221 QDSS_SOURCE("msm_etm", 0x33),
2222 QDSS_SOURCE("msm_oxili", 0x80),
2223};
2224
2225static struct msm_qdss_platform_data qdss_pdata = {
2226 .src_table = msm_qdss_sources,
2227 .size = ARRAY_SIZE(msm_qdss_sources),
2228 .afamily = 1,
2229};
2230
2231struct platform_device apq8064_qdss_device = {
2232 .name = "msm_qdss",
2233 .id = -1,
2234 .dev = {
2235 .platform_data = &qdss_pdata,
2236 },
2237};
2238
2239static struct resource msm_etm_resources[] = {
2240 {
2241 .start = MSM_ETM_PHYS_BASE,
2242 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2243 .flags = IORESOURCE_MEM,
2244 },
2245};
2246
2247struct platform_device apq8064_etm_device = {
2248 .name = "msm_etm",
2249 .id = 0,
2250 .num_resources = ARRAY_SIZE(msm_etm_resources),
2251 .resource = msm_etm_resources,
2252};