blob: 30c7cdab28d0383ae8420358d020ba42b5d5af2b [file] [log] [blame]
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001/*
2 * Copyright (C) 2005-2006 Atmel Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8#include <linux/clk.h>
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +01009#include <linux/delay.h>
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +010010#include <linux/fb.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070011#include <linux/init.h>
12#include <linux/platform_device.h>
David Brownell6b84bbf2007-06-22 19:17:57 -070013#include <linux/dma-mapping.h>
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +010014#include <linux/spi/spi.h>
Stelian Pop8d855312008-03-05 00:00:00 +010015#include <linux/usb/atmel_usba_udc.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070016
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020017#include <asm/atmel-mci.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070018#include <asm/io.h>
Haavard Skinnemoene7ba1762007-10-10 14:58:29 +020019#include <asm/irq.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070020
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +010021#include <asm/arch/at32ap700x.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070022#include <asm/arch/board.h>
23#include <asm/arch/portmux.h>
Haavard Skinnemoenb83d6ee2008-03-05 10:00:28 +010024#include <asm/arch/sram.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070025
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +010026#include <video/atmel_lcdc.h>
27
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070028#include "clock.h"
Haavard Skinnemoen9c8f8e72007-02-01 16:34:10 +010029#include "hmatrix.h"
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070030#include "pio.h"
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020031#include "pm.h"
32
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070033
34#define PBMEM(base) \
35 { \
36 .start = base, \
37 .end = base + 0x3ff, \
38 .flags = IORESOURCE_MEM, \
39 }
40#define IRQ(num) \
41 { \
42 .start = num, \
43 .end = num, \
44 .flags = IORESOURCE_IRQ, \
45 }
46#define NAMED_IRQ(num, _name) \
47 { \
48 .start = num, \
49 .end = num, \
50 .name = _name, \
51 .flags = IORESOURCE_IRQ, \
52 }
53
David Brownell6b84bbf2007-06-22 19:17:57 -070054/* REVISIT these assume *every* device supports DMA, but several
55 * don't ... tc, smc, pio, rtc, watchdog, pwm, ps2, and more.
56 */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070057#define DEFINE_DEV(_name, _id) \
David Brownell6b84bbf2007-06-22 19:17:57 -070058static u64 _name##_id##_dma_mask = DMA_32BIT_MASK; \
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070059static struct platform_device _name##_id##_device = { \
60 .name = #_name, \
61 .id = _id, \
62 .dev = { \
David Brownell6b84bbf2007-06-22 19:17:57 -070063 .dma_mask = &_name##_id##_dma_mask, \
64 .coherent_dma_mask = DMA_32BIT_MASK, \
65 }, \
66 .resource = _name##_id##_resource, \
67 .num_resources = ARRAY_SIZE(_name##_id##_resource), \
68}
69#define DEFINE_DEV_DATA(_name, _id) \
70static u64 _name##_id##_dma_mask = DMA_32BIT_MASK; \
71static struct platform_device _name##_id##_device = { \
72 .name = #_name, \
73 .id = _id, \
74 .dev = { \
75 .dma_mask = &_name##_id##_dma_mask, \
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070076 .platform_data = &_name##_id##_data, \
David Brownell6b84bbf2007-06-22 19:17:57 -070077 .coherent_dma_mask = DMA_32BIT_MASK, \
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070078 }, \
79 .resource = _name##_id##_resource, \
80 .num_resources = ARRAY_SIZE(_name##_id##_resource), \
81}
82
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +010083#define select_peripheral(pin, periph, flags) \
84 at32_select_periph(GPIO_PIN_##pin, GPIO_##periph, flags)
85
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070086#define DEV_CLK(_name, devname, bus, _index) \
87static struct clk devname##_##_name = { \
88 .name = #_name, \
89 .dev = &devname##_device.dev, \
90 .parent = &bus##_clk, \
91 .mode = bus##_clk_mode, \
92 .get_rate = bus##_clk_get_rate, \
93 .index = _index, \
94}
95
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020096static DEFINE_SPINLOCK(pm_lock);
97
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +010098static struct clk osc0;
99static struct clk osc1;
100
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700101static unsigned long osc_get_rate(struct clk *clk)
102{
Alex60ed7952008-03-17 14:55:06 +0100103 return at32_board_osc_rates[clk->index];
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700104}
105
106static unsigned long pll_get_rate(struct clk *clk, unsigned long control)
107{
108 unsigned long div, mul, rate;
109
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200110 div = PM_BFEXT(PLLDIV, control) + 1;
111 mul = PM_BFEXT(PLLMUL, control) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700112
113 rate = clk->parent->get_rate(clk->parent);
114 rate = (rate + div / 2) / div;
115 rate *= mul;
116
117 return rate;
118}
119
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +0100120static long pll_set_rate(struct clk *clk, unsigned long rate,
121 u32 *pll_ctrl)
122{
123 unsigned long mul;
124 unsigned long mul_best_fit = 0;
125 unsigned long div;
126 unsigned long div_min;
127 unsigned long div_max;
128 unsigned long div_best_fit = 0;
129 unsigned long base;
130 unsigned long pll_in;
131 unsigned long actual = 0;
132 unsigned long rate_error;
133 unsigned long rate_error_prev = ~0UL;
134 u32 ctrl;
135
136 /* Rate must be between 80 MHz and 200 Mhz. */
137 if (rate < 80000000UL || rate > 200000000UL)
138 return -EINVAL;
139
140 ctrl = PM_BF(PLLOPT, 4);
141 base = clk->parent->get_rate(clk->parent);
142
143 /* PLL input frequency must be between 6 MHz and 32 MHz. */
144 div_min = DIV_ROUND_UP(base, 32000000UL);
145 div_max = base / 6000000UL;
146
147 if (div_max < div_min)
148 return -EINVAL;
149
150 for (div = div_min; div <= div_max; div++) {
151 pll_in = (base + div / 2) / div;
152 mul = (rate + pll_in / 2) / pll_in;
153
154 if (mul == 0)
155 continue;
156
157 actual = pll_in * mul;
158 rate_error = abs(actual - rate);
159
160 if (rate_error < rate_error_prev) {
161 mul_best_fit = mul;
162 div_best_fit = div;
163 rate_error_prev = rate_error;
164 }
165
166 if (rate_error == 0)
167 break;
168 }
169
170 if (div_best_fit == 0)
171 return -EINVAL;
172
173 ctrl |= PM_BF(PLLMUL, mul_best_fit - 1);
174 ctrl |= PM_BF(PLLDIV, div_best_fit - 1);
175 ctrl |= PM_BF(PLLCOUNT, 16);
176
177 if (clk->parent == &osc1)
178 ctrl |= PM_BIT(PLLOSC);
179
180 *pll_ctrl = ctrl;
181
182 return actual;
183}
184
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700185static unsigned long pll0_get_rate(struct clk *clk)
186{
187 u32 control;
188
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200189 control = pm_readl(PLL0);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700190
191 return pll_get_rate(clk, control);
192}
193
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +0100194static void pll1_mode(struct clk *clk, int enabled)
195{
196 unsigned long timeout;
197 u32 status;
198 u32 ctrl;
199
200 ctrl = pm_readl(PLL1);
201
202 if (enabled) {
203 if (!PM_BFEXT(PLLMUL, ctrl) && !PM_BFEXT(PLLDIV, ctrl)) {
204 pr_debug("clk %s: failed to enable, rate not set\n",
205 clk->name);
206 return;
207 }
208
209 ctrl |= PM_BIT(PLLEN);
210 pm_writel(PLL1, ctrl);
211
212 /* Wait for PLL lock. */
213 for (timeout = 10000; timeout; timeout--) {
214 status = pm_readl(ISR);
215 if (status & PM_BIT(LOCK1))
216 break;
217 udelay(10);
218 }
219
220 if (!(status & PM_BIT(LOCK1)))
221 printk(KERN_ERR "clk %s: timeout waiting for lock\n",
222 clk->name);
223 } else {
224 ctrl &= ~PM_BIT(PLLEN);
225 pm_writel(PLL1, ctrl);
226 }
227}
228
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700229static unsigned long pll1_get_rate(struct clk *clk)
230{
231 u32 control;
232
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200233 control = pm_readl(PLL1);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700234
235 return pll_get_rate(clk, control);
236}
237
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +0100238static long pll1_set_rate(struct clk *clk, unsigned long rate, int apply)
239{
240 u32 ctrl = 0;
241 unsigned long actual_rate;
242
243 actual_rate = pll_set_rate(clk, rate, &ctrl);
244
245 if (apply) {
246 if (actual_rate != rate)
247 return -EINVAL;
248 if (clk->users > 0)
249 return -EBUSY;
250 pr_debug(KERN_INFO "clk %s: new rate %lu (actual rate %lu)\n",
251 clk->name, rate, actual_rate);
252 pm_writel(PLL1, ctrl);
253 }
254
255 return actual_rate;
256}
257
258static int pll1_set_parent(struct clk *clk, struct clk *parent)
259{
260 u32 ctrl;
261
262 if (clk->users > 0)
263 return -EBUSY;
264
265 ctrl = pm_readl(PLL1);
266 WARN_ON(ctrl & PM_BIT(PLLEN));
267
268 if (parent == &osc0)
269 ctrl &= ~PM_BIT(PLLOSC);
270 else if (parent == &osc1)
271 ctrl |= PM_BIT(PLLOSC);
272 else
273 return -EINVAL;
274
275 pm_writel(PLL1, ctrl);
276 clk->parent = parent;
277
278 return 0;
279}
280
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700281/*
282 * The AT32AP7000 has five primary clock sources: One 32kHz
283 * oscillator, two crystal oscillators and two PLLs.
284 */
285static struct clk osc32k = {
286 .name = "osc32k",
287 .get_rate = osc_get_rate,
288 .users = 1,
289 .index = 0,
290};
291static struct clk osc0 = {
292 .name = "osc0",
293 .get_rate = osc_get_rate,
294 .users = 1,
295 .index = 1,
296};
297static struct clk osc1 = {
298 .name = "osc1",
299 .get_rate = osc_get_rate,
300 .index = 2,
301};
302static struct clk pll0 = {
303 .name = "pll0",
304 .get_rate = pll0_get_rate,
305 .parent = &osc0,
306};
307static struct clk pll1 = {
308 .name = "pll1",
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +0100309 .mode = pll1_mode,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700310 .get_rate = pll1_get_rate,
Hans-Christian Egtvedt35bf50c2007-12-19 09:29:19 +0100311 .set_rate = pll1_set_rate,
312 .set_parent = pll1_set_parent,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700313 .parent = &osc0,
314};
315
316/*
317 * The main clock can be either osc0 or pll0. The boot loader may
318 * have chosen one for us, so we don't really know which one until we
319 * have a look at the SM.
320 */
321static struct clk *main_clock;
322
323/*
324 * Synchronous clocks are generated from the main clock. The clocks
325 * must satisfy the constraint
326 * fCPU >= fHSB >= fPB
327 * i.e. each clock must not be faster than its parent.
328 */
329static unsigned long bus_clk_get_rate(struct clk *clk, unsigned int shift)
330{
331 return main_clock->get_rate(main_clock) >> shift;
332};
333
334static void cpu_clk_mode(struct clk *clk, int enabled)
335{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700336 unsigned long flags;
337 u32 mask;
338
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200339 spin_lock_irqsave(&pm_lock, flags);
340 mask = pm_readl(CPU_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700341 if (enabled)
342 mask |= 1 << clk->index;
343 else
344 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200345 pm_writel(CPU_MASK, mask);
346 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700347}
348
349static unsigned long cpu_clk_get_rate(struct clk *clk)
350{
351 unsigned long cksel, shift = 0;
352
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200353 cksel = pm_readl(CKSEL);
354 if (cksel & PM_BIT(CPUDIV))
355 shift = PM_BFEXT(CPUSEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700356
357 return bus_clk_get_rate(clk, shift);
358}
359
Hans-Christian Egtvedt9e58e182007-06-04 16:10:57 +0200360static long cpu_clk_set_rate(struct clk *clk, unsigned long rate, int apply)
361{
362 u32 control;
363 unsigned long parent_rate, child_div, actual_rate, div;
364
365 parent_rate = clk->parent->get_rate(clk->parent);
366 control = pm_readl(CKSEL);
367
368 if (control & PM_BIT(HSBDIV))
369 child_div = 1 << (PM_BFEXT(HSBSEL, control) + 1);
370 else
371 child_div = 1;
372
373 if (rate > 3 * (parent_rate / 4) || child_div == 1) {
374 actual_rate = parent_rate;
375 control &= ~PM_BIT(CPUDIV);
376 } else {
377 unsigned int cpusel;
378 div = (parent_rate + rate / 2) / rate;
379 if (div > child_div)
380 div = child_div;
381 cpusel = (div > 1) ? (fls(div) - 2) : 0;
382 control = PM_BIT(CPUDIV) | PM_BFINS(CPUSEL, cpusel, control);
383 actual_rate = parent_rate / (1 << (cpusel + 1));
384 }
385
386 pr_debug("clk %s: new rate %lu (actual rate %lu)\n",
387 clk->name, rate, actual_rate);
388
389 if (apply)
390 pm_writel(CKSEL, control);
391
392 return actual_rate;
393}
394
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700395static void hsb_clk_mode(struct clk *clk, int enabled)
396{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700397 unsigned long flags;
398 u32 mask;
399
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200400 spin_lock_irqsave(&pm_lock, flags);
401 mask = pm_readl(HSB_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700402 if (enabled)
403 mask |= 1 << clk->index;
404 else
405 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200406 pm_writel(HSB_MASK, mask);
407 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700408}
409
410static unsigned long hsb_clk_get_rate(struct clk *clk)
411{
412 unsigned long cksel, shift = 0;
413
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200414 cksel = pm_readl(CKSEL);
415 if (cksel & PM_BIT(HSBDIV))
416 shift = PM_BFEXT(HSBSEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700417
418 return bus_clk_get_rate(clk, shift);
419}
420
421static void pba_clk_mode(struct clk *clk, int enabled)
422{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700423 unsigned long flags;
424 u32 mask;
425
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200426 spin_lock_irqsave(&pm_lock, flags);
427 mask = pm_readl(PBA_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700428 if (enabled)
429 mask |= 1 << clk->index;
430 else
431 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200432 pm_writel(PBA_MASK, mask);
433 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700434}
435
436static unsigned long pba_clk_get_rate(struct clk *clk)
437{
438 unsigned long cksel, shift = 0;
439
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200440 cksel = pm_readl(CKSEL);
441 if (cksel & PM_BIT(PBADIV))
442 shift = PM_BFEXT(PBASEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700443
444 return bus_clk_get_rate(clk, shift);
445}
446
447static void pbb_clk_mode(struct clk *clk, int enabled)
448{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700449 unsigned long flags;
450 u32 mask;
451
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200452 spin_lock_irqsave(&pm_lock, flags);
453 mask = pm_readl(PBB_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700454 if (enabled)
455 mask |= 1 << clk->index;
456 else
457 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200458 pm_writel(PBB_MASK, mask);
459 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700460}
461
462static unsigned long pbb_clk_get_rate(struct clk *clk)
463{
464 unsigned long cksel, shift = 0;
465
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200466 cksel = pm_readl(CKSEL);
467 if (cksel & PM_BIT(PBBDIV))
468 shift = PM_BFEXT(PBBSEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700469
470 return bus_clk_get_rate(clk, shift);
471}
472
473static struct clk cpu_clk = {
474 .name = "cpu",
475 .get_rate = cpu_clk_get_rate,
Hans-Christian Egtvedt9e58e182007-06-04 16:10:57 +0200476 .set_rate = cpu_clk_set_rate,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700477 .users = 1,
478};
479static struct clk hsb_clk = {
480 .name = "hsb",
481 .parent = &cpu_clk,
482 .get_rate = hsb_clk_get_rate,
483};
484static struct clk pba_clk = {
485 .name = "pba",
486 .parent = &hsb_clk,
487 .mode = hsb_clk_mode,
488 .get_rate = pba_clk_get_rate,
489 .index = 1,
490};
491static struct clk pbb_clk = {
492 .name = "pbb",
493 .parent = &hsb_clk,
494 .mode = hsb_clk_mode,
495 .get_rate = pbb_clk_get_rate,
496 .users = 1,
497 .index = 2,
498};
499
500/* --------------------------------------------------------------------
501 * Generic Clock operations
502 * -------------------------------------------------------------------- */
503
504static void genclk_mode(struct clk *clk, int enabled)
505{
506 u32 control;
507
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200508 control = pm_readl(GCCTRL(clk->index));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700509 if (enabled)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200510 control |= PM_BIT(CEN);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700511 else
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200512 control &= ~PM_BIT(CEN);
513 pm_writel(GCCTRL(clk->index), control);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700514}
515
516static unsigned long genclk_get_rate(struct clk *clk)
517{
518 u32 control;
519 unsigned long div = 1;
520
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200521 control = pm_readl(GCCTRL(clk->index));
522 if (control & PM_BIT(DIVEN))
523 div = 2 * (PM_BFEXT(DIV, control) + 1);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700524
525 return clk->parent->get_rate(clk->parent) / div;
526}
527
528static long genclk_set_rate(struct clk *clk, unsigned long rate, int apply)
529{
530 u32 control;
531 unsigned long parent_rate, actual_rate, div;
532
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700533 parent_rate = clk->parent->get_rate(clk->parent);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200534 control = pm_readl(GCCTRL(clk->index));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700535
536 if (rate > 3 * parent_rate / 4) {
537 actual_rate = parent_rate;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200538 control &= ~PM_BIT(DIVEN);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700539 } else {
540 div = (parent_rate + rate) / (2 * rate) - 1;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200541 control = PM_BFINS(DIV, div, control) | PM_BIT(DIVEN);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700542 actual_rate = parent_rate / (2 * (div + 1));
543 }
544
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200545 dev_dbg(clk->dev, "clk %s: new rate %lu (actual rate %lu)\n",
546 clk->name, rate, actual_rate);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700547
548 if (apply)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200549 pm_writel(GCCTRL(clk->index), control);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700550
551 return actual_rate;
552}
553
554int genclk_set_parent(struct clk *clk, struct clk *parent)
555{
556 u32 control;
557
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200558 dev_dbg(clk->dev, "clk %s: new parent %s (was %s)\n",
559 clk->name, parent->name, clk->parent->name);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700560
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200561 control = pm_readl(GCCTRL(clk->index));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700562
563 if (parent == &osc1 || parent == &pll1)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200564 control |= PM_BIT(OSCSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700565 else if (parent == &osc0 || parent == &pll0)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200566 control &= ~PM_BIT(OSCSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700567 else
568 return -EINVAL;
569
570 if (parent == &pll0 || parent == &pll1)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200571 control |= PM_BIT(PLLSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700572 else
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200573 control &= ~PM_BIT(PLLSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700574
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200575 pm_writel(GCCTRL(clk->index), control);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700576 clk->parent = parent;
577
578 return 0;
579}
580
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +0100581static void __init genclk_init_parent(struct clk *clk)
582{
583 u32 control;
584 struct clk *parent;
585
586 BUG_ON(clk->index > 7);
587
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200588 control = pm_readl(GCCTRL(clk->index));
589 if (control & PM_BIT(OSCSEL))
590 parent = (control & PM_BIT(PLLSEL)) ? &pll1 : &osc1;
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +0100591 else
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200592 parent = (control & PM_BIT(PLLSEL)) ? &pll0 : &osc0;
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +0100593
594 clk->parent = parent;
595}
596
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700597/* --------------------------------------------------------------------
598 * System peripherals
599 * -------------------------------------------------------------------- */
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200600static struct resource at32_pm0_resource[] = {
601 {
602 .start = 0xfff00000,
603 .end = 0xfff0007f,
604 .flags = IORESOURCE_MEM,
605 },
606 IRQ(20),
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700607};
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200608
609static struct resource at32ap700x_rtc0_resource[] = {
610 {
611 .start = 0xfff00080,
612 .end = 0xfff000af,
613 .flags = IORESOURCE_MEM,
614 },
615 IRQ(21),
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700616};
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200617
618static struct resource at32_wdt0_resource[] = {
619 {
620 .start = 0xfff000b0,
Hans-Christian Egtvedt9797bed2007-10-30 14:29:50 +0100621 .end = 0xfff000cf,
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200622 .flags = IORESOURCE_MEM,
623 },
624};
625
626static struct resource at32_eic0_resource[] = {
627 {
628 .start = 0xfff00100,
629 .end = 0xfff0013f,
630 .flags = IORESOURCE_MEM,
631 },
632 IRQ(19),
633};
634
635DEFINE_DEV(at32_pm, 0);
636DEFINE_DEV(at32ap700x_rtc, 0);
637DEFINE_DEV(at32_wdt, 0);
638DEFINE_DEV(at32_eic, 0);
639
640/*
641 * Peripheral clock for PM, RTC, WDT and EIC. PM will ensure that this
642 * is always running.
643 */
644static struct clk at32_pm_pclk = {
Haavard Skinnemoen188ff652007-03-14 13:23:44 +0100645 .name = "pclk",
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200646 .dev = &at32_pm0_device.dev,
Haavard Skinnemoen188ff652007-03-14 13:23:44 +0100647 .parent = &pbb_clk,
648 .mode = pbb_clk_mode,
649 .get_rate = pbb_clk_get_rate,
650 .users = 1,
651 .index = 0,
652};
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700653
654static struct resource intc0_resource[] = {
655 PBMEM(0xfff00400),
656};
657struct platform_device at32_intc0_device = {
658 .name = "intc",
659 .id = 0,
660 .resource = intc0_resource,
661 .num_resources = ARRAY_SIZE(intc0_resource),
662};
663DEV_CLK(pclk, at32_intc0, pbb, 1);
664
665static struct clk ebi_clk = {
666 .name = "ebi",
667 .parent = &hsb_clk,
668 .mode = hsb_clk_mode,
669 .get_rate = hsb_clk_get_rate,
670 .users = 1,
671};
672static struct clk hramc_clk = {
673 .name = "hramc",
674 .parent = &hsb_clk,
675 .mode = hsb_clk_mode,
676 .get_rate = hsb_clk_get_rate,
677 .users = 1,
Haavard Skinnemoen188ff652007-03-14 13:23:44 +0100678 .index = 3,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700679};
Haavard Skinnemoen7951f182008-03-05 15:08:27 +0100680static struct clk sdramc_clk = {
681 .name = "sdramc_clk",
682 .parent = &pbb_clk,
683 .mode = pbb_clk_mode,
684 .get_rate = pbb_clk_get_rate,
685 .users = 1,
686 .index = 14,
687};
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700688
Haavard Skinnemoenbc157b72006-09-25 23:32:16 -0700689static struct resource smc0_resource[] = {
690 PBMEM(0xfff03400),
691};
692DEFINE_DEV(smc, 0);
693DEV_CLK(pclk, smc0, pbb, 13);
694DEV_CLK(mck, smc0, hsb, 0);
695
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700696static struct platform_device pdc_device = {
697 .name = "pdc",
698 .id = 0,
699};
700DEV_CLK(hclk, pdc, hsb, 4);
701DEV_CLK(pclk, pdc, pba, 16);
702
703static struct clk pico_clk = {
704 .name = "pico",
705 .parent = &cpu_clk,
706 .mode = cpu_clk_mode,
707 .get_rate = cpu_clk_get_rate,
708 .users = 1,
709};
710
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +0200711static struct resource dmaca0_resource[] = {
712 {
713 .start = 0xff200000,
714 .end = 0xff20ffff,
715 .flags = IORESOURCE_MEM,
716 },
717 IRQ(2),
718};
719DEFINE_DEV(dmaca, 0);
720DEV_CLK(hclk, dmaca0, hsb, 10);
721
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700722/* --------------------------------------------------------------------
Haavard Skinnemoen9c8f8e72007-02-01 16:34:10 +0100723 * HMATRIX
724 * -------------------------------------------------------------------- */
725
726static struct clk hmatrix_clk = {
727 .name = "hmatrix_clk",
728 .parent = &pbb_clk,
729 .mode = pbb_clk_mode,
730 .get_rate = pbb_clk_get_rate,
731 .index = 2,
732 .users = 1,
733};
734#define HMATRIX_BASE ((void __iomem *)0xfff00800)
735
736#define hmatrix_readl(reg) \
737 __raw_readl((HMATRIX_BASE) + HMATRIX_##reg)
738#define hmatrix_writel(reg,value) \
739 __raw_writel((value), (HMATRIX_BASE) + HMATRIX_##reg)
740
741/*
742 * Set bits in the HMATRIX Special Function Register (SFR) used by the
743 * External Bus Interface (EBI). This can be used to enable special
744 * features like CompactFlash support, NAND Flash support, etc. on
745 * certain chipselects.
746 */
747static inline void set_ebi_sfr_bits(u32 mask)
748{
749 u32 sfr;
750
751 clk_enable(&hmatrix_clk);
752 sfr = hmatrix_readl(SFR4);
753 sfr |= mask;
754 hmatrix_writel(SFR4, sfr);
755 clk_disable(&hmatrix_clk);
756}
757
758/* --------------------------------------------------------------------
David Brownelle723ff62008-02-14 11:24:02 -0800759 * Timer/Counter (TC)
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100760 * -------------------------------------------------------------------- */
David Brownelle723ff62008-02-14 11:24:02 -0800761
762static struct resource at32_tcb0_resource[] = {
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100763 PBMEM(0xfff00c00),
764 IRQ(22),
765};
David Brownelle723ff62008-02-14 11:24:02 -0800766static struct platform_device at32_tcb0_device = {
767 .name = "atmel_tcb",
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100768 .id = 0,
David Brownelle723ff62008-02-14 11:24:02 -0800769 .resource = at32_tcb0_resource,
770 .num_resources = ARRAY_SIZE(at32_tcb0_resource),
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100771};
David Brownelle723ff62008-02-14 11:24:02 -0800772DEV_CLK(t0_clk, at32_tcb0, pbb, 3);
773
774static struct resource at32_tcb1_resource[] = {
775 PBMEM(0xfff01000),
776 IRQ(23),
777};
778static struct platform_device at32_tcb1_device = {
779 .name = "atmel_tcb",
780 .id = 1,
781 .resource = at32_tcb1_resource,
782 .num_resources = ARRAY_SIZE(at32_tcb1_resource),
783};
784DEV_CLK(t0_clk, at32_tcb1, pbb, 4);
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100785
786/* --------------------------------------------------------------------
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700787 * PIO
788 * -------------------------------------------------------------------- */
789
790static struct resource pio0_resource[] = {
791 PBMEM(0xffe02800),
792 IRQ(13),
793};
794DEFINE_DEV(pio, 0);
795DEV_CLK(mck, pio0, pba, 10);
796
797static struct resource pio1_resource[] = {
798 PBMEM(0xffe02c00),
799 IRQ(14),
800};
801DEFINE_DEV(pio, 1);
802DEV_CLK(mck, pio1, pba, 11);
803
804static struct resource pio2_resource[] = {
805 PBMEM(0xffe03000),
806 IRQ(15),
807};
808DEFINE_DEV(pio, 2);
809DEV_CLK(mck, pio2, pba, 12);
810
811static struct resource pio3_resource[] = {
812 PBMEM(0xffe03400),
813 IRQ(16),
814};
815DEFINE_DEV(pio, 3);
816DEV_CLK(mck, pio3, pba, 13);
817
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +0100818static struct resource pio4_resource[] = {
819 PBMEM(0xffe03800),
820 IRQ(17),
821};
822DEFINE_DEV(pio, 4);
823DEV_CLK(mck, pio4, pba, 14);
824
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700825void __init at32_add_system_devices(void)
826{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200827 platform_device_register(&at32_pm0_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700828 platform_device_register(&at32_intc0_device);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200829 platform_device_register(&at32ap700x_rtc0_device);
830 platform_device_register(&at32_wdt0_device);
831 platform_device_register(&at32_eic0_device);
Haavard Skinnemoenbc157b72006-09-25 23:32:16 -0700832 platform_device_register(&smc0_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700833 platform_device_register(&pdc_device);
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +0200834 platform_device_register(&dmaca0_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700835
David Brownelle723ff62008-02-14 11:24:02 -0800836 platform_device_register(&at32_tcb0_device);
837 platform_device_register(&at32_tcb1_device);
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100838
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700839 platform_device_register(&pio0_device);
840 platform_device_register(&pio1_device);
841 platform_device_register(&pio2_device);
842 platform_device_register(&pio3_device);
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +0100843 platform_device_register(&pio4_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700844}
845
846/* --------------------------------------------------------------------
Hans-Christian Egtvedtd86d3142008-02-25 11:24:30 +0100847 * PSIF
848 * -------------------------------------------------------------------- */
849static struct resource atmel_psif0_resource[] __initdata = {
850 {
851 .start = 0xffe03c00,
852 .end = 0xffe03cff,
853 .flags = IORESOURCE_MEM,
854 },
855 IRQ(18),
856};
857static struct clk atmel_psif0_pclk = {
858 .name = "pclk",
859 .parent = &pba_clk,
860 .mode = pba_clk_mode,
861 .get_rate = pba_clk_get_rate,
862 .index = 15,
863};
864
865static struct resource atmel_psif1_resource[] __initdata = {
866 {
867 .start = 0xffe03d00,
868 .end = 0xffe03dff,
869 .flags = IORESOURCE_MEM,
870 },
871 IRQ(18),
872};
873static struct clk atmel_psif1_pclk = {
874 .name = "pclk",
875 .parent = &pba_clk,
876 .mode = pba_clk_mode,
877 .get_rate = pba_clk_get_rate,
878 .index = 15,
879};
880
881struct platform_device *__init at32_add_device_psif(unsigned int id)
882{
883 struct platform_device *pdev;
884
885 if (!(id == 0 || id == 1))
886 return NULL;
887
888 pdev = platform_device_alloc("atmel_psif", id);
889 if (!pdev)
890 return NULL;
891
892 switch (id) {
893 case 0:
894 if (platform_device_add_resources(pdev, atmel_psif0_resource,
895 ARRAY_SIZE(atmel_psif0_resource)))
896 goto err_add_resources;
897 atmel_psif0_pclk.dev = &pdev->dev;
898 select_peripheral(PA(8), PERIPH_A, 0); /* CLOCK */
899 select_peripheral(PA(9), PERIPH_A, 0); /* DATA */
900 break;
901 case 1:
902 if (platform_device_add_resources(pdev, atmel_psif1_resource,
903 ARRAY_SIZE(atmel_psif1_resource)))
904 goto err_add_resources;
905 atmel_psif1_pclk.dev = &pdev->dev;
906 select_peripheral(PB(11), PERIPH_A, 0); /* CLOCK */
907 select_peripheral(PB(12), PERIPH_A, 0); /* DATA */
908 break;
909 default:
910 return NULL;
911 }
912
913 platform_device_add(pdev);
914 return pdev;
915
916err_add_resources:
917 platform_device_put(pdev);
918 return NULL;
919}
920
921/* --------------------------------------------------------------------
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700922 * USART
923 * -------------------------------------------------------------------- */
924
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200925static struct atmel_uart_data atmel_usart0_data = {
926 .use_dma_tx = 1,
927 .use_dma_rx = 1,
928};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200929static struct resource atmel_usart0_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700930 PBMEM(0xffe00c00),
David Brownella3d912c2007-01-23 20:14:02 -0800931 IRQ(6),
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700932};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200933DEFINE_DEV_DATA(atmel_usart, 0);
ben.nizette@iinet.net.au80f76c52007-11-07 16:16:22 +0900934DEV_CLK(usart, atmel_usart0, pba, 3);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700935
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200936static struct atmel_uart_data atmel_usart1_data = {
937 .use_dma_tx = 1,
938 .use_dma_rx = 1,
939};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200940static struct resource atmel_usart1_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700941 PBMEM(0xffe01000),
942 IRQ(7),
943};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200944DEFINE_DEV_DATA(atmel_usart, 1);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200945DEV_CLK(usart, atmel_usart1, pba, 4);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700946
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200947static struct atmel_uart_data atmel_usart2_data = {
948 .use_dma_tx = 1,
949 .use_dma_rx = 1,
950};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200951static struct resource atmel_usart2_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700952 PBMEM(0xffe01400),
953 IRQ(8),
954};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200955DEFINE_DEV_DATA(atmel_usart, 2);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200956DEV_CLK(usart, atmel_usart2, pba, 5);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700957
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200958static struct atmel_uart_data atmel_usart3_data = {
959 .use_dma_tx = 1,
960 .use_dma_rx = 1,
961};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200962static struct resource atmel_usart3_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700963 PBMEM(0xffe01800),
964 IRQ(9),
965};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200966DEFINE_DEV_DATA(atmel_usart, 3);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200967DEV_CLK(usart, atmel_usart3, pba, 6);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700968
969static inline void configure_usart0_pins(void)
970{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100971 select_peripheral(PA(8), PERIPH_B, 0); /* RXD */
972 select_peripheral(PA(9), PERIPH_B, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700973}
974
975static inline void configure_usart1_pins(void)
976{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100977 select_peripheral(PA(17), PERIPH_A, 0); /* RXD */
978 select_peripheral(PA(18), PERIPH_A, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700979}
980
981static inline void configure_usart2_pins(void)
982{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100983 select_peripheral(PB(26), PERIPH_B, 0); /* RXD */
984 select_peripheral(PB(27), PERIPH_B, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700985}
986
987static inline void configure_usart3_pins(void)
988{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100989 select_peripheral(PB(18), PERIPH_B, 0); /* RXD */
990 select_peripheral(PB(17), PERIPH_B, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700991}
992
David Brownella3d912c2007-01-23 20:14:02 -0800993static struct platform_device *__initdata at32_usarts[4];
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200994
995void __init at32_map_usart(unsigned int hw_id, unsigned int line)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700996{
997 struct platform_device *pdev;
998
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200999 switch (hw_id) {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001000 case 0:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +02001001 pdev = &atmel_usart0_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001002 configure_usart0_pins();
1003 break;
1004 case 1:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +02001005 pdev = &atmel_usart1_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001006 configure_usart1_pins();
1007 break;
1008 case 2:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +02001009 pdev = &atmel_usart2_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001010 configure_usart2_pins();
1011 break;
1012 case 3:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +02001013 pdev = &atmel_usart3_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001014 configure_usart3_pins();
1015 break;
1016 default:
Haavard Skinnemoenc1945882006-10-04 16:02:10 +02001017 return;
Haavard Skinnemoen75d35212006-10-04 16:02:08 +02001018 }
1019
1020 if (PXSEG(pdev->resource[0].start) == P4SEG) {
1021 /* Addresses in the P4 segment are permanently mapped 1:1 */
1022 struct atmel_uart_data *data = pdev->dev.platform_data;
1023 data->regs = (void __iomem *)pdev->resource[0].start;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001024 }
1025
Haavard Skinnemoenc1945882006-10-04 16:02:10 +02001026 pdev->id = line;
1027 at32_usarts[line] = pdev;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001028}
1029
1030struct platform_device *__init at32_add_device_usart(unsigned int id)
1031{
Haavard Skinnemoenc1945882006-10-04 16:02:10 +02001032 platform_device_register(at32_usarts[id]);
1033 return at32_usarts[id];
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001034}
1035
Haavard Skinnemoen73e27982006-10-04 16:02:04 +02001036struct platform_device *atmel_default_console_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001037
1038void __init at32_setup_serial_console(unsigned int usart_id)
1039{
Haavard Skinnemoenc1945882006-10-04 16:02:10 +02001040 atmel_default_console_device = at32_usarts[usart_id];
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001041}
1042
1043/* --------------------------------------------------------------------
1044 * Ethernet
1045 * -------------------------------------------------------------------- */
1046
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01001047#ifdef CONFIG_CPU_AT32AP7000
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001048static struct eth_platform_data macb0_data;
1049static struct resource macb0_resource[] = {
1050 PBMEM(0xfff01800),
1051 IRQ(25),
1052};
1053DEFINE_DEV_DATA(macb, 0);
1054DEV_CLK(hclk, macb0, hsb, 8);
1055DEV_CLK(pclk, macb0, pbb, 6);
1056
Haavard Skinnemoencfcb3a82006-10-30 09:23:12 +01001057static struct eth_platform_data macb1_data;
1058static struct resource macb1_resource[] = {
1059 PBMEM(0xfff01c00),
1060 IRQ(26),
1061};
1062DEFINE_DEV_DATA(macb, 1);
1063DEV_CLK(hclk, macb1, hsb, 9);
1064DEV_CLK(pclk, macb1, pbb, 7);
1065
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001066struct platform_device *__init
1067at32_add_device_eth(unsigned int id, struct eth_platform_data *data)
1068{
1069 struct platform_device *pdev;
1070
1071 switch (id) {
1072 case 0:
1073 pdev = &macb0_device;
1074
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +01001075 select_peripheral(PC(3), PERIPH_A, 0); /* TXD0 */
1076 select_peripheral(PC(4), PERIPH_A, 0); /* TXD1 */
1077 select_peripheral(PC(7), PERIPH_A, 0); /* TXEN */
1078 select_peripheral(PC(8), PERIPH_A, 0); /* TXCK */
1079 select_peripheral(PC(9), PERIPH_A, 0); /* RXD0 */
1080 select_peripheral(PC(10), PERIPH_A, 0); /* RXD1 */
1081 select_peripheral(PC(13), PERIPH_A, 0); /* RXER */
1082 select_peripheral(PC(15), PERIPH_A, 0); /* RXDV */
1083 select_peripheral(PC(16), PERIPH_A, 0); /* MDC */
1084 select_peripheral(PC(17), PERIPH_A, 0); /* MDIO */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001085
1086 if (!data->is_rmii) {
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +01001087 select_peripheral(PC(0), PERIPH_A, 0); /* COL */
1088 select_peripheral(PC(1), PERIPH_A, 0); /* CRS */
1089 select_peripheral(PC(2), PERIPH_A, 0); /* TXER */
1090 select_peripheral(PC(5), PERIPH_A, 0); /* TXD2 */
1091 select_peripheral(PC(6), PERIPH_A, 0); /* TXD3 */
1092 select_peripheral(PC(11), PERIPH_A, 0); /* RXD2 */
1093 select_peripheral(PC(12), PERIPH_A, 0); /* RXD3 */
1094 select_peripheral(PC(14), PERIPH_A, 0); /* RXCK */
1095 select_peripheral(PC(18), PERIPH_A, 0); /* SPD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001096 }
1097 break;
1098
Haavard Skinnemoencfcb3a82006-10-30 09:23:12 +01001099 case 1:
1100 pdev = &macb1_device;
1101
1102 select_peripheral(PD(13), PERIPH_B, 0); /* TXD0 */
1103 select_peripheral(PD(14), PERIPH_B, 0); /* TXD1 */
1104 select_peripheral(PD(11), PERIPH_B, 0); /* TXEN */
1105 select_peripheral(PD(12), PERIPH_B, 0); /* TXCK */
1106 select_peripheral(PD(10), PERIPH_B, 0); /* RXD0 */
1107 select_peripheral(PD(6), PERIPH_B, 0); /* RXD1 */
1108 select_peripheral(PD(5), PERIPH_B, 0); /* RXER */
1109 select_peripheral(PD(4), PERIPH_B, 0); /* RXDV */
1110 select_peripheral(PD(3), PERIPH_B, 0); /* MDC */
1111 select_peripheral(PD(2), PERIPH_B, 0); /* MDIO */
1112
1113 if (!data->is_rmii) {
1114 select_peripheral(PC(19), PERIPH_B, 0); /* COL */
1115 select_peripheral(PC(23), PERIPH_B, 0); /* CRS */
1116 select_peripheral(PC(26), PERIPH_B, 0); /* TXER */
1117 select_peripheral(PC(27), PERIPH_B, 0); /* TXD2 */
1118 select_peripheral(PC(28), PERIPH_B, 0); /* TXD3 */
1119 select_peripheral(PC(29), PERIPH_B, 0); /* RXD2 */
1120 select_peripheral(PC(30), PERIPH_B, 0); /* RXD3 */
1121 select_peripheral(PC(24), PERIPH_B, 0); /* RXCK */
1122 select_peripheral(PD(15), PERIPH_B, 0); /* SPD */
1123 }
1124 break;
1125
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001126 default:
1127 return NULL;
1128 }
1129
1130 memcpy(pdev->dev.platform_data, data, sizeof(struct eth_platform_data));
1131 platform_device_register(pdev);
1132
1133 return pdev;
1134}
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01001135#endif
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001136
1137/* --------------------------------------------------------------------
1138 * SPI
1139 * -------------------------------------------------------------------- */
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01001140static struct resource atmel_spi0_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001141 PBMEM(0xffe00000),
1142 IRQ(3),
1143};
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01001144DEFINE_DEV(atmel_spi, 0);
1145DEV_CLK(spi_clk, atmel_spi0, pba, 0);
1146
1147static struct resource atmel_spi1_resource[] = {
1148 PBMEM(0xffe00400),
1149 IRQ(4),
1150};
1151DEFINE_DEV(atmel_spi, 1);
1152DEV_CLK(spi_clk, atmel_spi1, pba, 1);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001153
Haavard Skinnemoen9a596a62007-02-19 10:38:04 +01001154static void __init
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +01001155at32_spi_setup_slaves(unsigned int bus_num, struct spi_board_info *b,
1156 unsigned int n, const u8 *pins)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001157{
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +01001158 unsigned int pin, mode;
1159
1160 for (; n; n--, b++) {
1161 b->bus_num = bus_num;
1162 if (b->chip_select >= 4)
1163 continue;
1164 pin = (unsigned)b->controller_data;
1165 if (!pin) {
1166 pin = pins[b->chip_select];
1167 b->controller_data = (void *)pin;
1168 }
1169 mode = AT32_GPIOF_OUTPUT;
1170 if (!(b->mode & SPI_CS_HIGH))
1171 mode |= AT32_GPIOF_HIGH;
1172 at32_select_gpio(pin, mode);
1173 }
1174}
1175
1176struct platform_device *__init
1177at32_add_device_spi(unsigned int id, struct spi_board_info *b, unsigned int n)
1178{
1179 /*
1180 * Manage the chipselects as GPIOs, normally using the same pins
1181 * the SPI controller expects; but boards can use other pins.
1182 */
1183 static u8 __initdata spi0_pins[] =
1184 { GPIO_PIN_PA(3), GPIO_PIN_PA(4),
1185 GPIO_PIN_PA(5), GPIO_PIN_PA(20), };
1186 static u8 __initdata spi1_pins[] =
1187 { GPIO_PIN_PB(2), GPIO_PIN_PB(3),
1188 GPIO_PIN_PB(4), GPIO_PIN_PA(27), };
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001189 struct platform_device *pdev;
1190
1191 switch (id) {
1192 case 0:
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01001193 pdev = &atmel_spi0_device;
David Brownell9c2baf72008-06-18 02:31:43 -07001194 /* pullup MISO so a level is always defined */
1195 select_peripheral(PA(0), PERIPH_A, AT32_GPIOF_PULLUP);
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +01001196 select_peripheral(PA(1), PERIPH_A, 0); /* MOSI */
1197 select_peripheral(PA(2), PERIPH_A, 0); /* SCK */
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +01001198 at32_spi_setup_slaves(0, b, n, spi0_pins);
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01001199 break;
1200
1201 case 1:
1202 pdev = &atmel_spi1_device;
David Brownell9c2baf72008-06-18 02:31:43 -07001203 /* pullup MISO so a level is always defined */
1204 select_peripheral(PB(0), PERIPH_B, AT32_GPIOF_PULLUP);
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01001205 select_peripheral(PB(1), PERIPH_B, 0); /* MOSI */
1206 select_peripheral(PB(5), PERIPH_B, 0); /* SCK */
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +01001207 at32_spi_setup_slaves(1, b, n, spi1_pins);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001208 break;
1209
1210 default:
1211 return NULL;
1212 }
1213
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +01001214 spi_register_board_info(b, n);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001215 platform_device_register(pdev);
1216 return pdev;
1217}
1218
1219/* --------------------------------------------------------------------
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001220 * TWI
1221 * -------------------------------------------------------------------- */
1222static struct resource atmel_twi0_resource[] __initdata = {
1223 PBMEM(0xffe00800),
1224 IRQ(5),
1225};
1226static struct clk atmel_twi0_pclk = {
1227 .name = "twi_pclk",
1228 .parent = &pba_clk,
1229 .mode = pba_clk_mode,
1230 .get_rate = pba_clk_get_rate,
1231 .index = 2,
1232};
1233
Ben Nizette040b28f2008-02-07 15:28:57 +11001234struct platform_device *__init at32_add_device_twi(unsigned int id,
1235 struct i2c_board_info *b,
1236 unsigned int n)
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001237{
1238 struct platform_device *pdev;
1239
1240 if (id != 0)
1241 return NULL;
1242
1243 pdev = platform_device_alloc("atmel_twi", id);
1244 if (!pdev)
1245 return NULL;
1246
1247 if (platform_device_add_resources(pdev, atmel_twi0_resource,
1248 ARRAY_SIZE(atmel_twi0_resource)))
1249 goto err_add_resources;
1250
1251 select_peripheral(PA(6), PERIPH_A, 0); /* SDA */
1252 select_peripheral(PA(7), PERIPH_A, 0); /* SDL */
1253
1254 atmel_twi0_pclk.dev = &pdev->dev;
1255
Ben Nizette040b28f2008-02-07 15:28:57 +11001256 if (b)
1257 i2c_register_board_info(id, b, n);
1258
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001259 platform_device_add(pdev);
1260 return pdev;
1261
1262err_add_resources:
1263 platform_device_put(pdev);
1264 return NULL;
1265}
1266
1267/* --------------------------------------------------------------------
1268 * MMC
1269 * -------------------------------------------------------------------- */
1270static struct resource atmel_mci0_resource[] __initdata = {
1271 PBMEM(0xfff02400),
1272 IRQ(28),
1273};
1274static struct clk atmel_mci0_pclk = {
1275 .name = "mci_clk",
1276 .parent = &pbb_clk,
1277 .mode = pbb_clk_mode,
1278 .get_rate = pbb_clk_get_rate,
1279 .index = 9,
1280};
1281
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001282struct platform_device *__init
1283at32_add_device_mci(unsigned int id, struct mci_platform_data *data)
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001284{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001285 struct mci_platform_data _data;
1286 struct platform_device *pdev;
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001287
1288 if (id != 0)
1289 return NULL;
1290
1291 pdev = platform_device_alloc("atmel_mci", id);
1292 if (!pdev)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001293 goto fail;
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001294
1295 if (platform_device_add_resources(pdev, atmel_mci0_resource,
1296 ARRAY_SIZE(atmel_mci0_resource)))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001297 goto fail;
1298
1299 if (!data) {
1300 data = &_data;
1301 memset(data, 0, sizeof(struct mci_platform_data));
Ben Nizettefbfca4b2008-07-18 16:48:09 +10001302 data->detect_pin = GPIO_PIN_NONE;
1303 data->wp_pin = GPIO_PIN_NONE;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001304 }
1305
1306 if (platform_device_add_data(pdev, data,
1307 sizeof(struct mci_platform_data)))
1308 goto fail;
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001309
1310 select_peripheral(PA(10), PERIPH_A, 0); /* CLK */
1311 select_peripheral(PA(11), PERIPH_A, 0); /* CMD */
1312 select_peripheral(PA(12), PERIPH_A, 0); /* DATA0 */
1313 select_peripheral(PA(13), PERIPH_A, 0); /* DATA1 */
1314 select_peripheral(PA(14), PERIPH_A, 0); /* DATA2 */
1315 select_peripheral(PA(15), PERIPH_A, 0); /* DATA3 */
1316
Ben Nizettefbfca4b2008-07-18 16:48:09 +10001317 if (data->detect_pin != GPIO_PIN_NONE)
1318 at32_select_gpio(data->detect_pin, 0);
1319 if (data->wp_pin != GPIO_PIN_NONE)
1320 at32_select_gpio(data->wp_pin, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001321
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001322 atmel_mci0_pclk.dev = &pdev->dev;
1323
1324 platform_device_add(pdev);
1325 return pdev;
1326
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001327fail:
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001328 platform_device_put(pdev);
1329 return NULL;
1330}
1331
1332/* --------------------------------------------------------------------
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001333 * LCDC
1334 * -------------------------------------------------------------------- */
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01001335#if defined(CONFIG_CPU_AT32AP7000) || defined(CONFIG_CPU_AT32AP7002)
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001336static struct atmel_lcdfb_info atmel_lcdfb0_data;
1337static struct resource atmel_lcdfb0_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001338 {
1339 .start = 0xff000000,
1340 .end = 0xff000fff,
1341 .flags = IORESOURCE_MEM,
1342 },
1343 IRQ(1),
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001344 {
1345 /* Placeholder for pre-allocated fb memory */
1346 .start = 0x00000000,
1347 .end = 0x00000000,
1348 .flags = 0,
1349 },
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001350};
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001351DEFINE_DEV_DATA(atmel_lcdfb, 0);
1352DEV_CLK(hck1, atmel_lcdfb0, hsb, 7);
1353static struct clk atmel_lcdfb0_pixclk = {
1354 .name = "lcdc_clk",
1355 .dev = &atmel_lcdfb0_device.dev,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001356 .mode = genclk_mode,
1357 .get_rate = genclk_get_rate,
1358 .set_rate = genclk_set_rate,
1359 .set_parent = genclk_set_parent,
1360 .index = 7,
1361};
1362
1363struct platform_device *__init
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001364at32_add_device_lcdc(unsigned int id, struct atmel_lcdfb_info *data,
Hans-Christian Egtvedt47882cf2008-02-05 15:27:16 +01001365 unsigned long fbmem_start, unsigned long fbmem_len,
1366 unsigned int pin_config)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001367{
1368 struct platform_device *pdev;
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001369 struct atmel_lcdfb_info *info;
1370 struct fb_monspecs *monspecs;
1371 struct fb_videomode *modedb;
1372 unsigned int modedb_size;
1373
1374 /*
1375 * Do a deep copy of the fb data, monspecs and modedb. Make
1376 * sure all allocations are done before setting up the
1377 * portmux.
1378 */
1379 monspecs = kmemdup(data->default_monspecs,
1380 sizeof(struct fb_monspecs), GFP_KERNEL);
1381 if (!monspecs)
1382 return NULL;
1383
1384 modedb_size = sizeof(struct fb_videomode) * monspecs->modedb_len;
1385 modedb = kmemdup(monspecs->modedb, modedb_size, GFP_KERNEL);
1386 if (!modedb)
1387 goto err_dup_modedb;
1388 monspecs->modedb = modedb;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001389
1390 switch (id) {
1391 case 0:
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001392 pdev = &atmel_lcdfb0_device;
Hans-Christian Egtvedt47882cf2008-02-05 15:27:16 +01001393
1394 switch (pin_config) {
1395 case 0:
1396 select_peripheral(PC(19), PERIPH_A, 0); /* CC */
1397 select_peripheral(PC(20), PERIPH_A, 0); /* HSYNC */
1398 select_peripheral(PC(21), PERIPH_A, 0); /* PCLK */
1399 select_peripheral(PC(22), PERIPH_A, 0); /* VSYNC */
1400 select_peripheral(PC(23), PERIPH_A, 0); /* DVAL */
1401 select_peripheral(PC(24), PERIPH_A, 0); /* MODE */
1402 select_peripheral(PC(25), PERIPH_A, 0); /* PWR */
1403 select_peripheral(PC(26), PERIPH_A, 0); /* DATA0 */
1404 select_peripheral(PC(27), PERIPH_A, 0); /* DATA1 */
1405 select_peripheral(PC(28), PERIPH_A, 0); /* DATA2 */
1406 select_peripheral(PC(29), PERIPH_A, 0); /* DATA3 */
1407 select_peripheral(PC(30), PERIPH_A, 0); /* DATA4 */
1408 select_peripheral(PC(31), PERIPH_A, 0); /* DATA5 */
1409 select_peripheral(PD(0), PERIPH_A, 0); /* DATA6 */
1410 select_peripheral(PD(1), PERIPH_A, 0); /* DATA7 */
1411 select_peripheral(PD(2), PERIPH_A, 0); /* DATA8 */
1412 select_peripheral(PD(3), PERIPH_A, 0); /* DATA9 */
1413 select_peripheral(PD(4), PERIPH_A, 0); /* DATA10 */
1414 select_peripheral(PD(5), PERIPH_A, 0); /* DATA11 */
1415 select_peripheral(PD(6), PERIPH_A, 0); /* DATA12 */
1416 select_peripheral(PD(7), PERIPH_A, 0); /* DATA13 */
1417 select_peripheral(PD(8), PERIPH_A, 0); /* DATA14 */
1418 select_peripheral(PD(9), PERIPH_A, 0); /* DATA15 */
1419 select_peripheral(PD(10), PERIPH_A, 0); /* DATA16 */
1420 select_peripheral(PD(11), PERIPH_A, 0); /* DATA17 */
1421 select_peripheral(PD(12), PERIPH_A, 0); /* DATA18 */
1422 select_peripheral(PD(13), PERIPH_A, 0); /* DATA19 */
1423 select_peripheral(PD(14), PERIPH_A, 0); /* DATA20 */
1424 select_peripheral(PD(15), PERIPH_A, 0); /* DATA21 */
1425 select_peripheral(PD(16), PERIPH_A, 0); /* DATA22 */
1426 select_peripheral(PD(17), PERIPH_A, 0); /* DATA23 */
1427 break;
1428 case 1:
1429 select_peripheral(PE(0), PERIPH_B, 0); /* CC */
1430 select_peripheral(PC(20), PERIPH_A, 0); /* HSYNC */
1431 select_peripheral(PC(21), PERIPH_A, 0); /* PCLK */
1432 select_peripheral(PC(22), PERIPH_A, 0); /* VSYNC */
1433 select_peripheral(PE(1), PERIPH_B, 0); /* DVAL */
1434 select_peripheral(PE(2), PERIPH_B, 0); /* MODE */
1435 select_peripheral(PC(25), PERIPH_A, 0); /* PWR */
1436 select_peripheral(PE(3), PERIPH_B, 0); /* DATA0 */
1437 select_peripheral(PE(4), PERIPH_B, 0); /* DATA1 */
1438 select_peripheral(PE(5), PERIPH_B, 0); /* DATA2 */
1439 select_peripheral(PE(6), PERIPH_B, 0); /* DATA3 */
1440 select_peripheral(PE(7), PERIPH_B, 0); /* DATA4 */
1441 select_peripheral(PC(31), PERIPH_A, 0); /* DATA5 */
1442 select_peripheral(PD(0), PERIPH_A, 0); /* DATA6 */
1443 select_peripheral(PD(1), PERIPH_A, 0); /* DATA7 */
1444 select_peripheral(PE(8), PERIPH_B, 0); /* DATA8 */
1445 select_peripheral(PE(9), PERIPH_B, 0); /* DATA9 */
1446 select_peripheral(PE(10), PERIPH_B, 0); /* DATA10 */
1447 select_peripheral(PE(11), PERIPH_B, 0); /* DATA11 */
1448 select_peripheral(PE(12), PERIPH_B, 0); /* DATA12 */
1449 select_peripheral(PD(7), PERIPH_A, 0); /* DATA13 */
1450 select_peripheral(PD(8), PERIPH_A, 0); /* DATA14 */
1451 select_peripheral(PD(9), PERIPH_A, 0); /* DATA15 */
1452 select_peripheral(PE(13), PERIPH_B, 0); /* DATA16 */
1453 select_peripheral(PE(14), PERIPH_B, 0); /* DATA17 */
1454 select_peripheral(PE(15), PERIPH_B, 0); /* DATA18 */
1455 select_peripheral(PE(16), PERIPH_B, 0); /* DATA19 */
1456 select_peripheral(PE(17), PERIPH_B, 0); /* DATA20 */
1457 select_peripheral(PE(18), PERIPH_B, 0); /* DATA21 */
1458 select_peripheral(PD(16), PERIPH_A, 0); /* DATA22 */
1459 select_peripheral(PD(17), PERIPH_A, 0); /* DATA23 */
1460 break;
1461 default:
1462 goto err_invalid_id;
1463 }
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001464
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001465 clk_set_parent(&atmel_lcdfb0_pixclk, &pll0);
1466 clk_set_rate(&atmel_lcdfb0_pixclk, clk_get_rate(&pll0));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001467 break;
1468
1469 default:
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001470 goto err_invalid_id;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001471 }
1472
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001473 if (fbmem_len) {
1474 pdev->resource[2].start = fbmem_start;
1475 pdev->resource[2].end = fbmem_start + fbmem_len - 1;
1476 pdev->resource[2].flags = IORESOURCE_MEM;
1477 }
1478
1479 info = pdev->dev.platform_data;
1480 memcpy(info, data, sizeof(struct atmel_lcdfb_info));
1481 info->default_monspecs = monspecs;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001482
1483 platform_device_register(pdev);
1484 return pdev;
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001485
1486err_invalid_id:
1487 kfree(modedb);
1488err_dup_modedb:
1489 kfree(monspecs);
1490 return NULL;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001491}
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01001492#endif
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001493
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01001494/* --------------------------------------------------------------------
David Brownell9a1e8eb2008-02-08 04:21:21 -08001495 * PWM
1496 * -------------------------------------------------------------------- */
1497static struct resource atmel_pwm0_resource[] __initdata = {
1498 PBMEM(0xfff01400),
1499 IRQ(24),
1500};
1501static struct clk atmel_pwm0_mck = {
Sedji Gaouaou84059962008-06-25 10:32:50 +02001502 .name = "pwm_clk",
David Brownell9a1e8eb2008-02-08 04:21:21 -08001503 .parent = &pbb_clk,
1504 .mode = pbb_clk_mode,
1505 .get_rate = pbb_clk_get_rate,
1506 .index = 5,
1507};
1508
1509struct platform_device *__init at32_add_device_pwm(u32 mask)
1510{
1511 struct platform_device *pdev;
1512
1513 if (!mask)
1514 return NULL;
1515
1516 pdev = platform_device_alloc("atmel_pwm", 0);
1517 if (!pdev)
1518 return NULL;
1519
1520 if (platform_device_add_resources(pdev, atmel_pwm0_resource,
1521 ARRAY_SIZE(atmel_pwm0_resource)))
1522 goto out_free_pdev;
1523
1524 if (platform_device_add_data(pdev, &mask, sizeof(mask)))
1525 goto out_free_pdev;
1526
1527 if (mask & (1 << 0))
1528 select_peripheral(PA(28), PERIPH_A, 0);
1529 if (mask & (1 << 1))
1530 select_peripheral(PA(29), PERIPH_A, 0);
1531 if (mask & (1 << 2))
1532 select_peripheral(PA(21), PERIPH_B, 0);
1533 if (mask & (1 << 3))
1534 select_peripheral(PA(22), PERIPH_B, 0);
1535
1536 atmel_pwm0_mck.dev = &pdev->dev;
1537
1538 platform_device_add(pdev);
1539
1540 return pdev;
1541
1542out_free_pdev:
1543 platform_device_put(pdev);
1544 return NULL;
1545}
1546
1547/* --------------------------------------------------------------------
Hans-Christian Egtvedt9cf6cf52007-07-06 14:31:55 +02001548 * SSC
1549 * -------------------------------------------------------------------- */
1550static struct resource ssc0_resource[] = {
1551 PBMEM(0xffe01c00),
1552 IRQ(10),
1553};
1554DEFINE_DEV(ssc, 0);
1555DEV_CLK(pclk, ssc0, pba, 7);
1556
1557static struct resource ssc1_resource[] = {
1558 PBMEM(0xffe02000),
1559 IRQ(11),
1560};
1561DEFINE_DEV(ssc, 1);
1562DEV_CLK(pclk, ssc1, pba, 8);
1563
1564static struct resource ssc2_resource[] = {
1565 PBMEM(0xffe02400),
1566 IRQ(12),
1567};
1568DEFINE_DEV(ssc, 2);
1569DEV_CLK(pclk, ssc2, pba, 9);
1570
1571struct platform_device *__init
1572at32_add_device_ssc(unsigned int id, unsigned int flags)
1573{
1574 struct platform_device *pdev;
1575
1576 switch (id) {
1577 case 0:
1578 pdev = &ssc0_device;
1579 if (flags & ATMEL_SSC_RF)
1580 select_peripheral(PA(21), PERIPH_A, 0); /* RF */
1581 if (flags & ATMEL_SSC_RK)
1582 select_peripheral(PA(22), PERIPH_A, 0); /* RK */
1583 if (flags & ATMEL_SSC_TK)
1584 select_peripheral(PA(23), PERIPH_A, 0); /* TK */
1585 if (flags & ATMEL_SSC_TF)
1586 select_peripheral(PA(24), PERIPH_A, 0); /* TF */
1587 if (flags & ATMEL_SSC_TD)
1588 select_peripheral(PA(25), PERIPH_A, 0); /* TD */
1589 if (flags & ATMEL_SSC_RD)
1590 select_peripheral(PA(26), PERIPH_A, 0); /* RD */
1591 break;
1592 case 1:
1593 pdev = &ssc1_device;
1594 if (flags & ATMEL_SSC_RF)
1595 select_peripheral(PA(0), PERIPH_B, 0); /* RF */
1596 if (flags & ATMEL_SSC_RK)
1597 select_peripheral(PA(1), PERIPH_B, 0); /* RK */
1598 if (flags & ATMEL_SSC_TK)
1599 select_peripheral(PA(2), PERIPH_B, 0); /* TK */
1600 if (flags & ATMEL_SSC_TF)
1601 select_peripheral(PA(3), PERIPH_B, 0); /* TF */
1602 if (flags & ATMEL_SSC_TD)
1603 select_peripheral(PA(4), PERIPH_B, 0); /* TD */
1604 if (flags & ATMEL_SSC_RD)
1605 select_peripheral(PA(5), PERIPH_B, 0); /* RD */
1606 break;
1607 case 2:
1608 pdev = &ssc2_device;
1609 if (flags & ATMEL_SSC_TD)
1610 select_peripheral(PB(13), PERIPH_A, 0); /* TD */
1611 if (flags & ATMEL_SSC_RD)
1612 select_peripheral(PB(14), PERIPH_A, 0); /* RD */
1613 if (flags & ATMEL_SSC_TK)
1614 select_peripheral(PB(15), PERIPH_A, 0); /* TK */
1615 if (flags & ATMEL_SSC_TF)
1616 select_peripheral(PB(16), PERIPH_A, 0); /* TF */
1617 if (flags & ATMEL_SSC_RF)
1618 select_peripheral(PB(17), PERIPH_A, 0); /* RF */
1619 if (flags & ATMEL_SSC_RK)
1620 select_peripheral(PB(18), PERIPH_A, 0); /* RK */
1621 break;
1622 default:
1623 return NULL;
1624 }
1625
1626 platform_device_register(pdev);
1627 return pdev;
1628}
1629
1630/* --------------------------------------------------------------------
Haavard Skinnemoen6fcf0612007-06-14 17:37:31 +02001631 * USB Device Controller
1632 * -------------------------------------------------------------------- */
1633static struct resource usba0_resource[] __initdata = {
1634 {
1635 .start = 0xff300000,
1636 .end = 0xff3fffff,
1637 .flags = IORESOURCE_MEM,
1638 }, {
1639 .start = 0xfff03000,
1640 .end = 0xfff033ff,
1641 .flags = IORESOURCE_MEM,
1642 },
1643 IRQ(31),
1644};
1645static struct clk usba0_pclk = {
1646 .name = "pclk",
1647 .parent = &pbb_clk,
1648 .mode = pbb_clk_mode,
1649 .get_rate = pbb_clk_get_rate,
1650 .index = 12,
1651};
1652static struct clk usba0_hclk = {
1653 .name = "hclk",
1654 .parent = &hsb_clk,
1655 .mode = hsb_clk_mode,
1656 .get_rate = hsb_clk_get_rate,
1657 .index = 6,
1658};
1659
Stelian Pop8d855312008-03-05 00:00:00 +01001660#define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
1661 [idx] = { \
1662 .name = nam, \
1663 .index = idx, \
1664 .fifo_size = maxpkt, \
1665 .nr_banks = maxbk, \
1666 .can_dma = dma, \
1667 .can_isoc = isoc, \
1668 }
1669
1670static struct usba_ep_data at32_usba_ep[] __initdata = {
1671 EP("ep0", 0, 64, 1, 0, 0),
1672 EP("ep1", 1, 512, 2, 1, 1),
1673 EP("ep2", 2, 512, 2, 1, 1),
1674 EP("ep3-int", 3, 64, 3, 1, 0),
1675 EP("ep4-int", 4, 64, 3, 1, 0),
1676 EP("ep5", 5, 1024, 3, 1, 1),
1677 EP("ep6", 6, 1024, 3, 1, 1),
1678};
1679
1680#undef EP
1681
Haavard Skinnemoen6fcf0612007-06-14 17:37:31 +02001682struct platform_device *__init
1683at32_add_device_usba(unsigned int id, struct usba_platform_data *data)
1684{
Stelian Pop8d855312008-03-05 00:00:00 +01001685 /*
1686 * pdata doesn't have room for any endpoints, so we need to
1687 * append room for the ones we need right after it.
1688 */
1689 struct {
1690 struct usba_platform_data pdata;
1691 struct usba_ep_data ep[7];
1692 } usba_data;
Haavard Skinnemoen6fcf0612007-06-14 17:37:31 +02001693 struct platform_device *pdev;
1694
1695 if (id != 0)
1696 return NULL;
1697
1698 pdev = platform_device_alloc("atmel_usba_udc", 0);
1699 if (!pdev)
1700 return NULL;
1701
1702 if (platform_device_add_resources(pdev, usba0_resource,
1703 ARRAY_SIZE(usba0_resource)))
1704 goto out_free_pdev;
1705
Stelian Pop8d855312008-03-05 00:00:00 +01001706 if (data)
1707 usba_data.pdata.vbus_pin = data->vbus_pin;
1708 else
1709 usba_data.pdata.vbus_pin = -EINVAL;
Haavard Skinnemoen6fcf0612007-06-14 17:37:31 +02001710
Stelian Pop8d855312008-03-05 00:00:00 +01001711 data = &usba_data.pdata;
1712 data->num_ep = ARRAY_SIZE(at32_usba_ep);
1713 memcpy(data->ep, at32_usba_ep, sizeof(at32_usba_ep));
1714
1715 if (platform_device_add_data(pdev, data, sizeof(usba_data)))
1716 goto out_free_pdev;
1717
1718 if (data->vbus_pin >= 0)
1719 at32_select_gpio(data->vbus_pin, 0);
Haavard Skinnemoen6fcf0612007-06-14 17:37:31 +02001720
1721 usba0_pclk.dev = &pdev->dev;
1722 usba0_hclk.dev = &pdev->dev;
1723
1724 platform_device_add(pdev);
1725
1726 return pdev;
1727
1728out_free_pdev:
1729 platform_device_put(pdev);
1730 return NULL;
1731}
1732
1733/* --------------------------------------------------------------------
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001734 * IDE / CompactFlash
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001735 * -------------------------------------------------------------------- */
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01001736#if defined(CONFIG_CPU_AT32AP7000) || defined(CONFIG_CPU_AT32AP7001)
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001737static struct resource at32_smc_cs4_resource[] __initdata = {
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001738 {
1739 .start = 0x04000000,
1740 .end = 0x07ffffff,
1741 .flags = IORESOURCE_MEM,
1742 },
1743 IRQ(~0UL), /* Magic IRQ will be overridden */
1744};
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001745static struct resource at32_smc_cs5_resource[] __initdata = {
1746 {
1747 .start = 0x20000000,
1748 .end = 0x23ffffff,
1749 .flags = IORESOURCE_MEM,
1750 },
1751 IRQ(~0UL), /* Magic IRQ will be overridden */
1752};
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001753
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001754static int __init at32_init_ide_or_cf(struct platform_device *pdev,
1755 unsigned int cs, unsigned int extint)
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001756{
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001757 static unsigned int extint_pin_map[4] __initdata = {
1758 GPIO_PIN_PB(25),
1759 GPIO_PIN_PB(26),
1760 GPIO_PIN_PB(27),
1761 GPIO_PIN_PB(28),
1762 };
1763 static bool common_pins_initialized __initdata = false;
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001764 unsigned int extint_pin;
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001765 int ret;
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001766
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001767 if (extint >= ARRAY_SIZE(extint_pin_map))
1768 return -EINVAL;
1769 extint_pin = extint_pin_map[extint];
1770
1771 switch (cs) {
1772 case 4:
1773 ret = platform_device_add_resources(pdev,
1774 at32_smc_cs4_resource,
1775 ARRAY_SIZE(at32_smc_cs4_resource));
1776 if (ret)
1777 return ret;
1778
1779 select_peripheral(PE(21), PERIPH_A, 0); /* NCS4 -> OE_N */
1780 set_ebi_sfr_bits(HMATRIX_BIT(CS4A));
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001781 break;
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001782 case 5:
1783 ret = platform_device_add_resources(pdev,
1784 at32_smc_cs5_resource,
1785 ARRAY_SIZE(at32_smc_cs5_resource));
1786 if (ret)
1787 return ret;
1788
1789 select_peripheral(PE(22), PERIPH_A, 0); /* NCS5 -> OE_N */
1790 set_ebi_sfr_bits(HMATRIX_BIT(CS5A));
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001791 break;
1792 default:
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001793 return -EINVAL;
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001794 }
1795
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001796 if (!common_pins_initialized) {
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001797 select_peripheral(PE(19), PERIPH_A, 0); /* CFCE1 -> CS0_N */
1798 select_peripheral(PE(20), PERIPH_A, 0); /* CFCE2 -> CS1_N */
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001799 select_peripheral(PE(23), PERIPH_A, 0); /* CFRNW -> DIR */
1800 select_peripheral(PE(24), PERIPH_A, 0); /* NWAIT <- IORDY */
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001801 common_pins_initialized = true;
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001802 }
1803
1804 at32_select_periph(extint_pin, GPIO_PERIPH_A, AT32_GPIOF_DEGLITCH);
1805
1806 pdev->resource[1].start = EIM_IRQ_BASE + extint;
1807 pdev->resource[1].end = pdev->resource[1].start;
1808
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001809 return 0;
1810}
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001811
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001812struct platform_device *__init
1813at32_add_device_ide(unsigned int id, unsigned int extint,
1814 struct ide_platform_data *data)
1815{
1816 struct platform_device *pdev;
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001817
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001818 pdev = platform_device_alloc("at32_ide", id);
1819 if (!pdev)
1820 goto fail;
1821
1822 if (platform_device_add_data(pdev, data,
1823 sizeof(struct ide_platform_data)))
1824 goto fail;
1825
1826 if (at32_init_ide_or_cf(pdev, data->cs, extint))
1827 goto fail;
1828
1829 platform_device_add(pdev);
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001830 return pdev;
Haavard Skinnemoeneaf5f922007-10-22 18:32:14 +02001831
1832fail:
1833 platform_device_put(pdev);
1834 return NULL;
1835}
1836
1837struct platform_device *__init
1838at32_add_device_cf(unsigned int id, unsigned int extint,
1839 struct cf_platform_data *data)
1840{
1841 struct platform_device *pdev;
1842
1843 pdev = platform_device_alloc("at32_cf", id);
1844 if (!pdev)
1845 goto fail;
1846
1847 if (platform_device_add_data(pdev, data,
1848 sizeof(struct cf_platform_data)))
1849 goto fail;
1850
1851 if (at32_init_ide_or_cf(pdev, data->cs, extint))
1852 goto fail;
1853
1854 if (data->detect_pin != GPIO_PIN_NONE)
1855 at32_select_gpio(data->detect_pin, AT32_GPIOF_DEGLITCH);
1856 if (data->reset_pin != GPIO_PIN_NONE)
1857 at32_select_gpio(data->reset_pin, 0);
1858 if (data->vcc_pin != GPIO_PIN_NONE)
1859 at32_select_gpio(data->vcc_pin, 0);
1860 /* READY is used as extint, so we can't select it as gpio */
1861
1862 platform_device_add(pdev);
1863 return pdev;
1864
1865fail:
1866 platform_device_put(pdev);
1867 return NULL;
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001868}
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01001869#endif
Kristoffer Nyborg Gregertsen48021bd2007-08-16 13:45:00 +02001870
1871/* --------------------------------------------------------------------
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001872 * AC97C
1873 * -------------------------------------------------------------------- */
1874static struct resource atmel_ac97c0_resource[] __initdata = {
1875 PBMEM(0xfff02800),
1876 IRQ(29),
1877};
1878static struct clk atmel_ac97c0_pclk = {
1879 .name = "pclk",
1880 .parent = &pbb_clk,
1881 .mode = pbb_clk_mode,
1882 .get_rate = pbb_clk_get_rate,
1883 .index = 10,
1884};
1885
Hans-Christian Egtvedt218df4a2008-07-01 14:26:45 +02001886struct platform_device *__init
1887at32_add_device_ac97c(unsigned int id, struct ac97c_platform_data *data)
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001888{
1889 struct platform_device *pdev;
Hans-Christian Egtvedt218df4a2008-07-01 14:26:45 +02001890 struct ac97c_platform_data _data;
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001891
1892 if (id != 0)
1893 return NULL;
1894
1895 pdev = platform_device_alloc("atmel_ac97c", id);
1896 if (!pdev)
1897 return NULL;
1898
1899 if (platform_device_add_resources(pdev, atmel_ac97c0_resource,
1900 ARRAY_SIZE(atmel_ac97c0_resource)))
Hans-Christian Egtvedt218df4a2008-07-01 14:26:45 +02001901 goto fail;
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001902
Hans-Christian Egtvedt218df4a2008-07-01 14:26:45 +02001903 if (!data) {
1904 data = &_data;
1905 memset(data, 0, sizeof(struct ac97c_platform_data));
1906 data->reset_pin = GPIO_PIN_NONE;
1907 }
1908
1909 data->dma_rx_periph_id = 3;
1910 data->dma_tx_periph_id = 4;
1911 data->dma_controller_id = 0;
1912
1913 if (platform_device_add_data(pdev, data,
1914 sizeof(struct ac97c_platform_data)))
1915 goto fail;
1916
1917 select_peripheral(PB(20), PERIPH_B, 0); /* SDO */
1918 select_peripheral(PB(21), PERIPH_B, 0); /* SYNC */
1919 select_peripheral(PB(22), PERIPH_B, 0); /* SCLK */
1920 select_peripheral(PB(23), PERIPH_B, 0); /* SDI */
1921
1922 /* TODO: gpio_is_valid(data->reset_pin) with kernel 2.6.26. */
1923 if (data->reset_pin != GPIO_PIN_NONE)
1924 at32_select_gpio(data->reset_pin, 0);
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001925
1926 atmel_ac97c0_pclk.dev = &pdev->dev;
1927
1928 platform_device_add(pdev);
1929 return pdev;
1930
Hans-Christian Egtvedt218df4a2008-07-01 14:26:45 +02001931fail:
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02001932 platform_device_put(pdev);
1933 return NULL;
1934}
1935
1936/* --------------------------------------------------------------------
1937 * ABDAC
1938 * -------------------------------------------------------------------- */
1939static struct resource abdac0_resource[] __initdata = {
1940 PBMEM(0xfff02000),
1941 IRQ(27),
1942};
1943static struct clk abdac0_pclk = {
1944 .name = "pclk",
1945 .parent = &pbb_clk,
1946 .mode = pbb_clk_mode,
1947 .get_rate = pbb_clk_get_rate,
1948 .index = 8,
1949};
1950static struct clk abdac0_sample_clk = {
1951 .name = "sample_clk",
1952 .mode = genclk_mode,
1953 .get_rate = genclk_get_rate,
1954 .set_rate = genclk_set_rate,
1955 .set_parent = genclk_set_parent,
1956 .index = 6,
1957};
1958
1959struct platform_device *__init at32_add_device_abdac(unsigned int id)
1960{
1961 struct platform_device *pdev;
1962
1963 if (id != 0)
1964 return NULL;
1965
1966 pdev = platform_device_alloc("abdac", id);
1967 if (!pdev)
1968 return NULL;
1969
1970 if (platform_device_add_resources(pdev, abdac0_resource,
1971 ARRAY_SIZE(abdac0_resource)))
1972 goto err_add_resources;
1973
1974 select_peripheral(PB(20), PERIPH_A, 0); /* DATA1 */
1975 select_peripheral(PB(21), PERIPH_A, 0); /* DATA0 */
1976 select_peripheral(PB(22), PERIPH_A, 0); /* DATAN1 */
1977 select_peripheral(PB(23), PERIPH_A, 0); /* DATAN0 */
1978
1979 abdac0_pclk.dev = &pdev->dev;
1980 abdac0_sample_clk.dev = &pdev->dev;
1981
1982 platform_device_add(pdev);
1983 return pdev;
1984
1985err_add_resources:
1986 platform_device_put(pdev);
1987 return NULL;
1988}
1989
1990/* --------------------------------------------------------------------
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01001991 * GCLK
1992 * -------------------------------------------------------------------- */
1993static struct clk gclk0 = {
1994 .name = "gclk0",
1995 .mode = genclk_mode,
1996 .get_rate = genclk_get_rate,
1997 .set_rate = genclk_set_rate,
1998 .set_parent = genclk_set_parent,
1999 .index = 0,
2000};
2001static struct clk gclk1 = {
2002 .name = "gclk1",
2003 .mode = genclk_mode,
2004 .get_rate = genclk_get_rate,
2005 .set_rate = genclk_set_rate,
2006 .set_parent = genclk_set_parent,
2007 .index = 1,
2008};
2009static struct clk gclk2 = {
2010 .name = "gclk2",
2011 .mode = genclk_mode,
2012 .get_rate = genclk_get_rate,
2013 .set_rate = genclk_set_rate,
2014 .set_parent = genclk_set_parent,
2015 .index = 2,
2016};
2017static struct clk gclk3 = {
2018 .name = "gclk3",
2019 .mode = genclk_mode,
2020 .get_rate = genclk_get_rate,
2021 .set_rate = genclk_set_rate,
2022 .set_parent = genclk_set_parent,
2023 .index = 3,
2024};
2025static struct clk gclk4 = {
2026 .name = "gclk4",
2027 .mode = genclk_mode,
2028 .get_rate = genclk_get_rate,
2029 .set_rate = genclk_set_rate,
2030 .set_parent = genclk_set_parent,
2031 .index = 4,
2032};
2033
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002034struct clk *at32_clock_list[] = {
2035 &osc32k,
2036 &osc0,
2037 &osc1,
2038 &pll0,
2039 &pll1,
2040 &cpu_clk,
2041 &hsb_clk,
2042 &pba_clk,
2043 &pbb_clk,
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02002044 &at32_pm_pclk,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002045 &at32_intc0_pclk,
Haavard Skinnemoen9c8f8e72007-02-01 16:34:10 +01002046 &hmatrix_clk,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002047 &ebi_clk,
2048 &hramc_clk,
Haavard Skinnemoen7951f182008-03-05 15:08:27 +01002049 &sdramc_clk,
Haavard Skinnemoenbc157b72006-09-25 23:32:16 -07002050 &smc0_pclk,
2051 &smc0_mck,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002052 &pdc_hclk,
2053 &pdc_pclk,
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02002054 &dmaca0_hclk,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002055 &pico_clk,
2056 &pio0_mck,
2057 &pio1_mck,
2058 &pio2_mck,
2059 &pio3_mck,
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +01002060 &pio4_mck,
David Brownelle723ff62008-02-14 11:24:02 -08002061 &at32_tcb0_t0_clk,
2062 &at32_tcb1_t0_clk,
Hans-Christian Egtvedtd86d3142008-02-25 11:24:30 +01002063 &atmel_psif0_pclk,
2064 &atmel_psif1_pclk,
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +02002065 &atmel_usart0_usart,
2066 &atmel_usart1_usart,
2067 &atmel_usart2_usart,
2068 &atmel_usart3_usart,
David Brownell9a1e8eb2008-02-08 04:21:21 -08002069 &atmel_pwm0_mck,
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01002070#if defined(CONFIG_CPU_AT32AP7000)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002071 &macb0_hclk,
2072 &macb0_pclk,
Haavard Skinnemoencfcb3a82006-10-30 09:23:12 +01002073 &macb1_hclk,
2074 &macb1_pclk,
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01002075#endif
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01002076 &atmel_spi0_spi_clk,
2077 &atmel_spi1_spi_clk,
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02002078 &atmel_twi0_pclk,
2079 &atmel_mci0_pclk,
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01002080#if defined(CONFIG_CPU_AT32AP7000) || defined(CONFIG_CPU_AT32AP7002)
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01002081 &atmel_lcdfb0_hck1,
2082 &atmel_lcdfb0_pixclk,
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01002083#endif
Hans-Christian Egtvedt9cf6cf52007-07-06 14:31:55 +02002084 &ssc0_pclk,
2085 &ssc1_pclk,
2086 &ssc2_pclk,
Haavard Skinnemoen6fcf0612007-06-14 17:37:31 +02002087 &usba0_hclk,
2088 &usba0_pclk,
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02002089 &atmel_ac97c0_pclk,
2090 &abdac0_pclk,
2091 &abdac0_sample_clk,
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01002092 &gclk0,
2093 &gclk1,
2094 &gclk2,
2095 &gclk3,
2096 &gclk4,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002097};
2098unsigned int at32_nr_clocks = ARRAY_SIZE(at32_clock_list);
2099
Haavard Skinnemoen65033ed2008-03-04 15:15:00 +01002100void __init setup_platform(void)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002101{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002102 u32 cpu_mask = 0, hsb_mask = 0, pba_mask = 0, pbb_mask = 0;
2103 int i;
2104
Hans-Christian Egtvedt9e58e182007-06-04 16:10:57 +02002105 if (pm_readl(MCCTRL) & PM_BIT(PLLSEL)) {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002106 main_clock = &pll0;
Hans-Christian Egtvedt9e58e182007-06-04 16:10:57 +02002107 cpu_clk.parent = &pll0;
2108 } else {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002109 main_clock = &osc0;
Hans-Christian Egtvedt9e58e182007-06-04 16:10:57 +02002110 cpu_clk.parent = &osc0;
2111 }
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002112
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02002113 if (pm_readl(PLL0) & PM_BIT(PLLOSC))
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002114 pll0.parent = &osc1;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02002115 if (pm_readl(PLL1) & PM_BIT(PLLOSC))
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002116 pll1.parent = &osc1;
2117
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01002118 genclk_init_parent(&gclk0);
2119 genclk_init_parent(&gclk1);
2120 genclk_init_parent(&gclk2);
2121 genclk_init_parent(&gclk3);
2122 genclk_init_parent(&gclk4);
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01002123#if defined(CONFIG_CPU_AT32AP7000) || defined(CONFIG_CPU_AT32AP7002)
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01002124 genclk_init_parent(&atmel_lcdfb0_pixclk);
Haavard Skinnemoen438ff3f2007-10-29 15:28:07 +01002125#endif
Haavard Skinnemoen2042c1c2007-10-22 17:42:35 +02002126 genclk_init_parent(&abdac0_sample_clk);
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01002127
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002128 /*
2129 * Turn on all clocks that have at least one user already, and
2130 * turn off everything else. We only do this for module
2131 * clocks, and even though it isn't particularly pretty to
2132 * check the address of the mode function, it should do the
2133 * trick...
2134 */
2135 for (i = 0; i < ARRAY_SIZE(at32_clock_list); i++) {
2136 struct clk *clk = at32_clock_list[i];
2137
Haavard Skinnemoen188ff652007-03-14 13:23:44 +01002138 if (clk->users == 0)
2139 continue;
2140
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002141 if (clk->mode == &cpu_clk_mode)
2142 cpu_mask |= 1 << clk->index;
2143 else if (clk->mode == &hsb_clk_mode)
2144 hsb_mask |= 1 << clk->index;
2145 else if (clk->mode == &pba_clk_mode)
2146 pba_mask |= 1 << clk->index;
2147 else if (clk->mode == &pbb_clk_mode)
2148 pbb_mask |= 1 << clk->index;
2149 }
2150
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02002151 pm_writel(CPU_MASK, cpu_mask);
2152 pm_writel(HSB_MASK, hsb_mask);
2153 pm_writel(PBA_MASK, pba_mask);
2154 pm_writel(PBB_MASK, pbb_mask);
Haavard Skinnemoen65033ed2008-03-04 15:15:00 +01002155
2156 /* Initialize the port muxes */
2157 at32_init_pio(&pio0_device);
2158 at32_init_pio(&pio1_device);
2159 at32_init_pio(&pio2_device);
2160 at32_init_pio(&pio3_device);
2161 at32_init_pio(&pio4_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07002162}
Haavard Skinnemoenb83d6ee2008-03-05 10:00:28 +01002163
2164struct gen_pool *sram_pool;
2165
2166static int __init sram_init(void)
2167{
2168 struct gen_pool *pool;
2169
2170 /* 1KiB granularity */
2171 pool = gen_pool_create(10, -1);
2172 if (!pool)
2173 goto fail;
2174
2175 if (gen_pool_add(pool, 0x24000000, 0x8000, -1))
2176 goto err_pool_add;
2177
2178 sram_pool = pool;
2179 return 0;
2180
2181err_pool_add:
2182 gen_pool_destroy(pool);
2183fail:
2184 pr_err("Failed to create SRAM pool\n");
2185 return -ENOMEM;
2186}
2187core_initcall(sram_init);