blob: f42df7b6fd03187abe90ecda42bbe41336d2c494 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston223588e2012-08-09 09:02:31 -0700271 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
272 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
273 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
277 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
278 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400279
Tejun Heoe34bb372007-02-26 20:24:03 +0900280 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
281 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
282 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400283
284 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800285 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800286 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
287 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
288 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
289 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
290 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
291 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400292
Shane Huange2dd90b2009-07-29 11:34:49 +0800293 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800294 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang722804f2013-06-03 18:24:10 +0800295 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800296 /* AMD is using RAID class only for ahci controllers */
297 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
298 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
299
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400300 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400301 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900302 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400303
304 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900305 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
306 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
307 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
308 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
309 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
310 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
311 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
312 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900313 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
316 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
317 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
318 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
319 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
320 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
321 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
322 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
323 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
324 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
325 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
332 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
333 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
334 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
335 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
336 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
337 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
338 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
339 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
340 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
341 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
344 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
345 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
346 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
347 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
348 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
349 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
350 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
351 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
352 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
353 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
356 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
357 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
358 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
359 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
360 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
361 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
362 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
363 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
364 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
365 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
368 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
369 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
370 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
371 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
372 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
373 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
374 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
375 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
376 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
377 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
379 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
380 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
381 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
382 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
383 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
384 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
385 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
386 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
387 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
388 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400389
Jeff Garzik95916ed2006-07-29 04:10:14 -0400390 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900391 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
392 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
393 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400394
Alessandro Rubini318893e2012-01-06 13:33:39 +0100395 /* ST Microelectronics */
396 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
397
Jeff Garzikcd70c262007-07-08 02:29:42 -0400398 /* Marvell */
399 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100400 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200401 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500402 .class = PCI_CLASS_STORAGE_SATA_AHCI,
403 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200404 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100405 { PCI_DEVICE(0x1b4b, 0x9125),
406 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500407 { PCI_DEVICE(0x1b4b, 0x917a),
408 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Coxf0868b72012-09-04 16:07:18 +0100409 { PCI_DEVICE(0x1b4b, 0x9192),
410 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100411 { PCI_DEVICE(0x1b4b, 0x91a3),
412 .driver_data = board_ahci_yes_fbs },
Samir Benmendil34bf7632013-11-17 23:56:17 +0100413 { PCI_DEVICE(0x1b4b, 0x9230),
414 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400415
Mark Nelsonc77a0362008-10-23 14:08:16 +1100416 /* Promise */
417 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
418
Keng-Yu Linc9703762011-11-09 01:47:36 -0500419 /* Asmedia */
Alan Coxb7cd50f2012-09-04 16:25:25 +0100420 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
421 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
422 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
423 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500424
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800425 /* Enmotus */
426 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
427
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500428 /* Generic, PCI class code for AHCI */
429 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500430 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 { } /* terminate list */
433};
434
435
436static struct pci_driver ahci_pci_driver = {
437 .name = DRV_NAME,
438 .id_table = ahci_pci_tbl,
439 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900440 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900441#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900442 .suspend = ahci_pci_device_suspend,
443 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900444#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445};
446
Alan Cox5b66c822008-09-03 14:48:34 +0100447#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
448static int marvell_enable;
449#else
450static int marvell_enable = 1;
451#endif
452module_param(marvell_enable, int, 0644);
453MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
454
455
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300456static void ahci_pci_save_initial_config(struct pci_dev *pdev,
457 struct ahci_host_priv *hpriv)
458{
459 unsigned int force_port_map = 0;
460 unsigned int mask_port_map = 0;
461
462 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
463 dev_info(&pdev->dev, "JMB361 has only one port\n");
464 force_port_map = 1;
465 }
466
467 /*
468 * Temporary Marvell 6145 hack: PATA port presence
469 * is asserted through the standard AHCI port
470 * presence register, as bit 4 (counting from 0)
471 */
472 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
473 if (pdev->device == 0x6121)
474 mask_port_map = 0x3;
475 else
476 mask_port_map = 0xf;
477 dev_info(&pdev->dev,
478 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
479 }
480
Anton Vorontsov1d513352010-03-03 20:17:37 +0300481 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
482 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300483}
484
Anton Vorontsov33030402010-03-03 20:17:39 +0300485static int ahci_pci_reset_controller(struct ata_host *host)
486{
487 struct pci_dev *pdev = to_pci_dev(host->dev);
488
489 ahci_reset_controller(host);
490
Tejun Heod91542c2006-07-26 15:59:26 +0900491 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300492 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900493 u16 tmp16;
494
495 /* configure PCS */
496 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900497 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
498 tmp16 |= hpriv->port_map;
499 pci_write_config_word(pdev, 0x92, tmp16);
500 }
Tejun Heod91542c2006-07-26 15:59:26 +0900501 }
502
503 return 0;
504}
505
Anton Vorontsov781d6552010-03-03 20:17:42 +0300506static void ahci_pci_init_controller(struct ata_host *host)
507{
508 struct ahci_host_priv *hpriv = host->private_data;
509 struct pci_dev *pdev = to_pci_dev(host->dev);
510 void __iomem *port_mmio;
511 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100512 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900513
Tejun Heo417a1a62007-09-23 13:19:55 +0900514 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100515 if (pdev->device == 0x6121)
516 mv = 2;
517 else
518 mv = 4;
519 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400520
521 writel(0, port_mmio + PORT_IRQ_MASK);
522
523 /* clear port IRQ */
524 tmp = readl(port_mmio + PORT_IRQ_STAT);
525 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
526 if (tmp)
527 writel(tmp, port_mmio + PORT_IRQ_STAT);
528 }
529
Anton Vorontsov781d6552010-03-03 20:17:42 +0300530 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900531}
532
Tejun Heocc0680a2007-08-06 18:36:23 +0900533static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900534 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900535{
Tejun Heocc0680a2007-08-06 18:36:23 +0900536 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900537 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900538 int rc;
539
540 DPRINTK("ENTER\n");
541
Tejun Heo4447d352007-04-17 23:44:08 +0900542 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900543
Tejun Heocc0680a2007-08-06 18:36:23 +0900544 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900545 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900546
Tejun Heo4447d352007-04-17 23:44:08 +0900547 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900548
549 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
550
551 /* vt8251 doesn't clear BSY on signature FIS reception,
552 * request follow-up softreset.
553 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900554 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900555}
556
Tejun Heoedc93052007-10-25 14:59:16 +0900557static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
558 unsigned long deadline)
559{
560 struct ata_port *ap = link->ap;
561 struct ahci_port_priv *pp = ap->private_data;
562 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
563 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900564 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900565 int rc;
566
567 ahci_stop_engine(ap);
568
569 /* clear D2H reception area to properly wait for D2H FIS */
570 ata_tf_init(link->device, &tf);
571 tf.command = 0x80;
572 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
573
574 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900575 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900576
577 ahci_start_engine(ap);
578
Tejun Heoedc93052007-10-25 14:59:16 +0900579 /* The pseudo configuration device on SIMG4726 attached to
580 * ASUS P5W-DH Deluxe doesn't send signature FIS after
581 * hardreset if no device is attached to the first downstream
582 * port && the pseudo device locks up on SRST w/ PMP==0. To
583 * work around this, wait for !BSY only briefly. If BSY isn't
584 * cleared, perform CLO and proceed to IDENTIFY (achieved by
585 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
586 *
587 * Wait for two seconds. Devices attached to downstream port
588 * which can't process the following IDENTIFY after this will
589 * have to be reset again. For most cases, this should
590 * suffice while making probing snappish enough.
591 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900592 if (online) {
593 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
594 ahci_check_ready);
595 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800596 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900597 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900598 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900599}
600
Tejun Heo438ac6d2007-03-02 17:31:26 +0900601#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900602static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
603{
Jeff Garzikcca39742006-08-24 03:19:22 -0400604 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900605 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300606 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900607 u32 ctl;
608
Tejun Heo9b10ae82009-05-30 20:50:12 +0900609 if (mesg.event & PM_EVENT_SUSPEND &&
610 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700611 dev_err(&pdev->dev,
612 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900613 return -EIO;
614 }
615
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100616 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900617 /* AHCI spec rev1.1 section 8.3.3:
618 * Software must disable interrupts prior to requesting a
619 * transition of the HBA to D3 state.
620 */
621 ctl = readl(mmio + HOST_CTL);
622 ctl &= ~HOST_IRQ_EN;
623 writel(ctl, mmio + HOST_CTL);
624 readl(mmio + HOST_CTL); /* flush */
625 }
626
627 return ata_pci_device_suspend(pdev, mesg);
628}
629
630static int ahci_pci_device_resume(struct pci_dev *pdev)
631{
Jeff Garzikcca39742006-08-24 03:19:22 -0400632 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900633 int rc;
634
Tejun Heo553c4aa2006-12-26 19:39:50 +0900635 rc = ata_pci_device_do_resume(pdev);
636 if (rc)
637 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900638
639 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300640 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900641 if (rc)
642 return rc;
643
Anton Vorontsov781d6552010-03-03 20:17:42 +0300644 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900645 }
646
Jeff Garzikcca39742006-08-24 03:19:22 -0400647 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900648
649 return 0;
650}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900651#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900652
Tejun Heo4447d352007-04-17 23:44:08 +0900653static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Alessandro Rubini318893e2012-01-06 13:33:39 +0100657 /*
658 * If the device fixup already set the dma_mask to some non-standard
659 * value, don't extend it here. This happens on STA2X11, for example.
660 */
661 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
662 return 0;
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700665 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
666 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700668 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700670 dev_err(&pdev->dev,
671 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 return rc;
673 }
674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700676 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700678 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return rc;
680 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700681 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700683 dev_err(&pdev->dev,
684 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return rc;
686 }
687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 return 0;
689}
690
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300691static void ahci_pci_print_info(struct ata_host *host)
692{
693 struct pci_dev *pdev = to_pci_dev(host->dev);
694 u16 cc;
695 const char *scc_s;
696
697 pci_read_config_word(pdev, 0x0a, &cc);
698 if (cc == PCI_CLASS_STORAGE_IDE)
699 scc_s = "IDE";
700 else if (cc == PCI_CLASS_STORAGE_SATA)
701 scc_s = "SATA";
702 else if (cc == PCI_CLASS_STORAGE_RAID)
703 scc_s = "RAID";
704 else
705 scc_s = "unknown";
706
707 ahci_print_info(host, scc_s);
708}
709
Tejun Heoedc93052007-10-25 14:59:16 +0900710/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
711 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
712 * support PMP and the 4726 either directly exports the device
713 * attached to the first downstream port or acts as a hardware storage
714 * controller and emulate a single ATA device (can be RAID 0/1 or some
715 * other configuration).
716 *
717 * When there's no device attached to the first downstream port of the
718 * 4726, "Config Disk" appears, which is a pseudo ATA device to
719 * configure the 4726. However, ATA emulation of the device is very
720 * lame. It doesn't send signature D2H Reg FIS after the initial
721 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
722 *
723 * The following function works around the problem by always using
724 * hardreset on the port and not depending on receiving signature FIS
725 * afterward. If signature FIS isn't received soon, ATA class is
726 * assumed without follow-up softreset.
727 */
728static void ahci_p5wdh_workaround(struct ata_host *host)
729{
730 static struct dmi_system_id sysids[] = {
731 {
732 .ident = "P5W DH Deluxe",
733 .matches = {
734 DMI_MATCH(DMI_SYS_VENDOR,
735 "ASUSTEK COMPUTER INC"),
736 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
737 },
738 },
739 { }
740 };
741 struct pci_dev *pdev = to_pci_dev(host->dev);
742
743 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
744 dmi_check_system(sysids)) {
745 struct ata_port *ap = host->ports[1];
746
Joe Perchesa44fec12011-04-15 15:51:58 -0700747 dev_info(&pdev->dev,
748 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900749
750 ap->ops = &ahci_p5wdh_ops;
751 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
752 }
753}
754
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900755/* only some SB600 ahci controllers can do 64bit DMA */
756static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800757{
758 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900759 /*
760 * The oldest version known to be broken is 0901 and
761 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900762 * Enable 64bit DMA on 1501 and anything newer.
763 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900764 * Please read bko#9412 for more info.
765 */
Shane Huang58a09b32009-05-27 15:04:43 +0800766 {
767 .ident = "ASUS M2A-VM",
768 .matches = {
769 DMI_MATCH(DMI_BOARD_VENDOR,
770 "ASUSTeK Computer INC."),
771 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
772 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900773 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800774 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100775 /*
776 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
777 * support 64bit DMA.
778 *
779 * BIOS versions earlier than 1.5 had the Manufacturer DMI
780 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
781 * This spelling mistake was fixed in BIOS version 1.5, so
782 * 1.5 and later have the Manufacturer as
783 * "MICRO-STAR INTERNATIONAL CO.,LTD".
784 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
785 *
786 * BIOS versions earlier than 1.9 had a Board Product Name
787 * DMI field of "MS-7376". This was changed to be
788 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
789 * match on DMI_BOARD_NAME of "MS-7376".
790 */
791 {
792 .ident = "MSI K9A2 Platinum",
793 .matches = {
794 DMI_MATCH(DMI_BOARD_VENDOR,
795 "MICRO-STAR INTER"),
796 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
797 },
798 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000799 /*
800 * All BIOS versions for the Asus M3A support 64bit DMA.
801 * (all release versions from 0301 to 1206 were tested)
802 */
803 {
804 .ident = "ASUS M3A",
805 .matches = {
806 DMI_MATCH(DMI_BOARD_VENDOR,
807 "ASUSTeK Computer INC."),
808 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
809 },
810 },
Shane Huang58a09b32009-05-27 15:04:43 +0800811 { }
812 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900813 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900814 int year, month, date;
815 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800816
Tejun Heo03d783b2009-08-16 21:04:02 +0900817 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800818 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900819 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800820 return false;
821
Mark Nelsone65cc192009-11-03 20:06:48 +1100822 if (!match->driver_data)
823 goto enable_64bit;
824
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900825 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
826 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800827
Mark Nelsone65cc192009-11-03 20:06:48 +1100828 if (strcmp(buf, match->driver_data) >= 0)
829 goto enable_64bit;
830 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700831 dev_warn(&pdev->dev,
832 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
833 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900834 return false;
835 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100836
837enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700838 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100839 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800840}
841
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100842static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
843{
844 static const struct dmi_system_id broken_systems[] = {
845 {
846 .ident = "HP Compaq nx6310",
847 .matches = {
848 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
849 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
850 },
851 /* PCI slot number of the controller */
852 .driver_data = (void *)0x1FUL,
853 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100854 {
855 .ident = "HP Compaq 6720s",
856 .matches = {
857 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
858 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
859 },
860 /* PCI slot number of the controller */
861 .driver_data = (void *)0x1FUL,
862 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100863
864 { } /* terminate list */
865 };
866 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
867
868 if (dmi) {
869 unsigned long slot = (unsigned long)dmi->driver_data;
870 /* apply the quirk only to on-board controllers */
871 return slot == PCI_SLOT(pdev->devfn);
872 }
873
874 return false;
875}
876
Tejun Heo9b10ae82009-05-30 20:50:12 +0900877static bool ahci_broken_suspend(struct pci_dev *pdev)
878{
879 static const struct dmi_system_id sysids[] = {
880 /*
881 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
882 * to the harddisk doesn't become online after
883 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900884 *
885 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
886 *
887 * Use dates instead of versions to match as HP is
888 * apparently recycling both product and version
889 * strings.
890 *
891 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900892 */
893 {
894 .ident = "dv4",
895 .matches = {
896 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
897 DMI_MATCH(DMI_PRODUCT_NAME,
898 "HP Pavilion dv4 Notebook PC"),
899 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900900 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900901 },
902 {
903 .ident = "dv5",
904 .matches = {
905 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
906 DMI_MATCH(DMI_PRODUCT_NAME,
907 "HP Pavilion dv5 Notebook PC"),
908 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900909 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900910 },
911 {
912 .ident = "dv6",
913 .matches = {
914 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
915 DMI_MATCH(DMI_PRODUCT_NAME,
916 "HP Pavilion dv6 Notebook PC"),
917 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900918 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900919 },
920 {
921 .ident = "HDX18",
922 .matches = {
923 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
924 DMI_MATCH(DMI_PRODUCT_NAME,
925 "HP HDX18 Notebook PC"),
926 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900927 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900928 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900929 /*
930 * Acer eMachines G725 has the same problem. BIOS
931 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300932 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900933 * that we don't have much idea about. For now,
934 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900935 *
936 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900937 */
938 {
939 .ident = "G725",
940 .matches = {
941 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
942 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
943 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900944 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900945 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900946 { } /* terminate list */
947 };
948 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900949 int year, month, date;
950 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900951
952 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
953 return false;
954
Tejun Heo9deb3432010-03-16 09:50:26 +0900955 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
956 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900957
Tejun Heo9deb3432010-03-16 09:50:26 +0900958 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900959}
960
Tejun Heo55946392009-08-04 14:30:08 +0900961static bool ahci_broken_online(struct pci_dev *pdev)
962{
963#define ENCODE_BUSDEVFN(bus, slot, func) \
964 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
965 static const struct dmi_system_id sysids[] = {
966 /*
967 * There are several gigabyte boards which use
968 * SIMG5723s configured as hardware RAID. Certain
969 * 5723 firmware revisions shipped there keep the link
970 * online but fail to answer properly to SRST or
971 * IDENTIFY when no device is attached downstream
972 * causing libata to retry quite a few times leading
973 * to excessive detection delay.
974 *
975 * As these firmwares respond to the second reset try
976 * with invalid device signature, considering unknown
977 * sig as offline works around the problem acceptably.
978 */
979 {
980 .ident = "EP45-DQ6",
981 .matches = {
982 DMI_MATCH(DMI_BOARD_VENDOR,
983 "Gigabyte Technology Co., Ltd."),
984 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
985 },
986 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
987 },
988 {
989 .ident = "EP45-DS5",
990 .matches = {
991 DMI_MATCH(DMI_BOARD_VENDOR,
992 "Gigabyte Technology Co., Ltd."),
993 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
994 },
995 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
996 },
997 { } /* terminate list */
998 };
999#undef ENCODE_BUSDEVFN
1000 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1001 unsigned int val;
1002
1003 if (!dmi)
1004 return false;
1005
1006 val = (unsigned long)dmi->driver_data;
1007
1008 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1009}
1010
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001011#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001012static void ahci_gtf_filter_workaround(struct ata_host *host)
1013{
1014 static const struct dmi_system_id sysids[] = {
1015 /*
1016 * Aspire 3810T issues a bunch of SATA enable commands
1017 * via _GTF including an invalid one and one which is
1018 * rejected by the device. Among the successful ones
1019 * is FPDMA non-zero offset enable which when enabled
1020 * only on the drive side leads to NCQ command
1021 * failures. Filter it out.
1022 */
1023 {
1024 .ident = "Aspire 3810T",
1025 .matches = {
1026 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1027 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1028 },
1029 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1030 },
1031 { }
1032 };
1033 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1034 unsigned int filter;
1035 int i;
1036
1037 if (!dmi)
1038 return;
1039
1040 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001041 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1042 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001043
1044 for (i = 0; i < host->n_ports; i++) {
1045 struct ata_port *ap = host->ports[i];
1046 struct ata_link *link;
1047 struct ata_device *dev;
1048
1049 ata_for_each_link(link, ap, EDGE)
1050 ata_for_each_dev(dev, link, ALL)
1051 dev->gtf_filter |= filter;
1052 }
1053}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001054#else
1055static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1056{}
1057#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001058
Tejun Heo24dc5f32007-01-20 16:00:28 +09001059static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
Tejun Heoe297d992008-06-10 00:13:04 +09001061 unsigned int board_id = ent->driver_data;
1062 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001063 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001064 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001066 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001067 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001068 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 VPRINTK("ENTER\n");
1071
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001072 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001073
Joe Perches06296a12011-04-15 15:52:00 -07001074 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Alan Cox5b66c822008-09-03 14:48:34 +01001076 /* The AHCI driver can only drive the SATA ports, the PATA driver
1077 can drive them all so if both drivers are selected make sure
1078 AHCI stays out of the way */
1079 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1080 return -ENODEV;
1081
Tejun Heoc6353b42010-06-17 11:42:22 +02001082 /*
1083 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1084 * ahci, use ata_generic instead.
1085 */
1086 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1087 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1088 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1089 pdev->subsystem_device == 0xcb89)
1090 return -ENODEV;
1091
Mark Nelson7a022672009-11-22 12:07:41 +11001092 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1093 * At the moment, we can only use the AHCI mode. Let the users know
1094 * that for SAS drives they're out of luck.
1095 */
1096 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001097 dev_info(&pdev->dev,
1098 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001099
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001100 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001101 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1102 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001103 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1104 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001105
Tejun Heo4447d352007-04-17 23:44:08 +09001106 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001107 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 if (rc)
1109 return rc;
1110
Tejun Heodea55132008-03-11 19:52:31 +09001111 /* AHCI controllers often implement SFF compatible interface.
1112 * Grab all PCI BARs just in case.
1113 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001114 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001115 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001116 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001117 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001118 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Tejun Heoc4f77922007-12-06 15:09:43 +09001120 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1121 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1122 u8 map;
1123
1124 /* ICH6s share the same PCI ID for both piix and ahci
1125 * modes. Enabling ahci mode while MAP indicates
1126 * combined mode is a bad idea. Yield to ata_piix.
1127 */
1128 pci_read_config_byte(pdev, ICH_MAP, &map);
1129 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001130 dev_info(&pdev->dev,
1131 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001132 return -ENODEV;
1133 }
1134 }
1135
Tejun Heo24dc5f32007-01-20 16:00:28 +09001136 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1137 if (!hpriv)
1138 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001139 hpriv->flags |= (unsigned long)pi.private_data;
1140
Tejun Heoe297d992008-06-10 00:13:04 +09001141 /* MCP65 revision A1 and A2 can't do MSI */
1142 if (board_id == board_ahci_mcp65 &&
1143 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1144 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1145
Shane Huange427fe02008-12-30 10:53:41 +08001146 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1147 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1148 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1149
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001150 /* only some SB600s can do 64bit DMA */
1151 if (ahci_sb600_enable_64bit(pdev))
1152 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001153
Tejun Heo31b239a2009-09-17 00:34:39 +09001154 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1155 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
Alessandro Rubini318893e2012-01-06 13:33:39 +01001157 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001158
Tejun Heo4447d352007-04-17 23:44:08 +09001159 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001160 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Tejun Heo4447d352007-04-17 23:44:08 +09001162 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001163 if (hpriv->cap & HOST_CAP_NCQ) {
1164 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001165 /*
1166 * Auto-activate optimization is supposed to be
1167 * supported on all AHCI controllers indicating NCQ
1168 * capability, but it seems to be broken on some
1169 * chipsets including NVIDIAs.
1170 */
1171 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001172 pi.flags |= ATA_FLAG_FPDMA_AA;
1173 }
Tejun Heo4447d352007-04-17 23:44:08 +09001174
Tejun Heo7d50b602007-09-23 13:19:54 +09001175 if (hpriv->cap & HOST_CAP_PMP)
1176 pi.flags |= ATA_FLAG_PMP;
1177
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001178 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001179
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001180 if (ahci_broken_system_poweroff(pdev)) {
1181 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1182 dev_info(&pdev->dev,
1183 "quirky BIOS, skipping spindown on poweroff\n");
1184 }
1185
Tejun Heo9b10ae82009-05-30 20:50:12 +09001186 if (ahci_broken_suspend(pdev)) {
1187 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001188 dev_warn(&pdev->dev,
1189 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001190 }
1191
Tejun Heo55946392009-08-04 14:30:08 +09001192 if (ahci_broken_online(pdev)) {
1193 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1194 dev_info(&pdev->dev,
1195 "online status unreliable, applying workaround\n");
1196 }
1197
Tejun Heo837f5f82008-02-06 15:13:51 +09001198 /* CAP.NP sometimes indicate the index of the last enabled
1199 * port, at other times, that of the last possible port, so
1200 * determining the maximum port number requires looking at
1201 * both CAP.NP and port_map.
1202 */
1203 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1204
1205 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001206 if (!host)
1207 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001208 host->private_data = hpriv;
1209
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001210 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001211 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001212 else
1213 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001214
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001215 if (pi.flags & ATA_FLAG_EM)
1216 ahci_reset_em(host);
1217
Tejun Heo4447d352007-04-17 23:44:08 +09001218 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001219 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001220
Alessandro Rubini318893e2012-01-06 13:33:39 +01001221 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1222 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001223 0x100 + ap->port_no * 0x80, "port");
1224
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001225 /* set enclosure management message type */
1226 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001227 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001228
1229
Jeff Garzikdab632e2007-05-28 08:33:01 -04001230 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001231 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001232 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Tejun Heoedc93052007-10-25 14:59:16 +09001235 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1236 ahci_p5wdh_workaround(host);
1237
Tejun Heof80ae7e2009-09-16 04:18:03 +09001238 /* apply gtf filter quirk */
1239 ahci_gtf_filter_workaround(host);
1240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001242 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001244 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Anton Vorontsov33030402010-03-03 20:17:39 +03001246 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001247 if (rc)
1248 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001249
Anton Vorontsov781d6552010-03-03 20:17:42 +03001250 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001251 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Tejun Heo4447d352007-04-17 23:44:08 +09001253 pci_set_master(pdev);
1254 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1255 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001256}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258static int __init ahci_init(void)
1259{
Pavel Roskinb7887192006-08-10 18:13:18 +09001260 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261}
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263static void __exit ahci_exit(void)
1264{
1265 pci_unregister_driver(&ahci_pci_driver);
1266}
1267
1268
1269MODULE_AUTHOR("Jeff Garzik");
1270MODULE_DESCRIPTION("AHCI SATA low-level driver");
1271MODULE_LICENSE("GPL");
1272MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001273MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
1275module_init(ahci_init);
1276module_exit(ahci_exit);