blob: 06e01c8f4e3a56a96d415758af245f4622a1770d [file] [log] [blame]
Ralf Baechle832348f2007-10-18 01:10:12 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
4 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
6 *
7 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
8 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
9 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
10 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
11 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
12 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
13 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
14 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
15 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
16 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
17 *
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, write to the Free Software Foundation, Inc.,
20 * 675 Mass Ave, Cambridge, MA 02139, USA.
21 *
Ralf Baechle832348f2007-10-18 01:10:12 +010022 * Copyright 2001 MontaVista Software Inc.
23 * Author: MontaVista Software, Inc.
24 * ahennessy@mvista.com
25 *
26 * Copyright (C) 2000-2001 Toshiba Corporation
27 * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/kdev_t.h>
33#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/pci.h>
35#include <linux/ide.h>
36#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
Ralf Baechlefcdb27a2006-01-18 17:37:07 +000038#include <linux/pm.h>
Atsushi Nemotoa0574e02007-03-01 00:40:21 +090039#include <linux/platform_device.h>
Ralf Baechle5eaf7a22005-03-04 17:24:32 +000040#ifdef CONFIG_SERIAL_TXX9
41#include <linux/tty.h>
42#include <linux/serial.h>
43#include <linux/serial_core.h>
44#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46#include <asm/addrspace.h>
Atsushi Nemoto229f7732007-10-25 01:34:09 +090047#include <asm/txx9tmr.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/jmr3927/jmr3927.h>
50#include <asm/mipsregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Atsushi Nemoto21274352007-03-15 00:58:28 +090052extern void puts(const char *cp);
Ralf Baechle380b9252005-11-19 21:51:56 +000053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* don't enable - see errata */
Atsushi Nemoto21274352007-03-15 00:58:28 +090055static int jmr3927_ccfg_toeon;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57static inline void do_reset(void)
58{
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#if 1 /* Resetting PCI bus */
60 jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
61 jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
62 (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
63 mdelay(1);
64 jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
65#endif
66 jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
67}
68
69static void jmr3927_machine_restart(char *command)
70{
71 local_irq_disable();
72 puts("Rebooting...");
73 do_reset();
74}
75
76static void jmr3927_machine_halt(void)
77{
78 puts("JMR-TX3927 halted.\n");
79 while (1);
80}
81
82static void jmr3927_machine_power_off(void)
83{
84 puts("JMR-TX3927 halted. Please turn off the power.\n");
85 while (1);
86}
87
Ralf Baechle4b550482007-10-11 23:46:08 +010088void __init plat_time_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Atsushi Nemoto229f7732007-10-25 01:34:09 +090090 txx9_clockevent_init(TX3927_TMR_REG(0),
91 TXX9_IRQ_BASE + JMR3927_IRQ_IRC_TMR(0),
92 JMR3927_IMCLK);
93 txx9_clocksource_init(TX3927_TMR_REG(1), JMR3927_IMCLK);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094}
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define DO_WRITE_THROUGH
97#define DO_ENABLE_CACHE
98
99extern char * __init prom_getcmdline(void);
100static void jmr3927_board_init(void);
101extern struct resource pci_io_resource;
102extern struct resource pci_mem_resource;
103
Ralf Baechle2925aba2006-06-18 01:32:22 +0100104void __init plat_mem_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105{
106 char *argptr;
107
108 set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 _machine_restart = jmr3927_machine_restart;
111 _machine_halt = jmr3927_machine_halt;
Ralf Baechlefcdb27a2006-01-18 17:37:07 +0000112 pm_power_off = jmr3927_machine_power_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114 /*
115 * IO/MEM resources.
116 */
117 ioport_resource.start = pci_io_resource.start;
118 ioport_resource.end = pci_io_resource.end;
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000119 iomem_resource.start = 0;
120 iomem_resource.end = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* Reboot on panic */
123 panic_timeout = 180;
124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 /* cache setup */
126 {
127 unsigned int conf;
128#ifdef DO_ENABLE_CACHE
129 int mips_ic_disable = 0, mips_dc_disable = 0;
130#else
131 int mips_ic_disable = 1, mips_dc_disable = 1;
132#endif
133#ifdef DO_WRITE_THROUGH
134 int mips_config_cwfon = 0;
135 int mips_config_wbon = 0;
136#else
137 int mips_config_cwfon = 1;
138 int mips_config_wbon = 1;
139#endif
140
141 conf = read_c0_conf();
142 conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
143 conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
144 conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
145 conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
146 conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
147
148 write_c0_conf(conf);
149 write_c0_cache(0);
150 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 /* initialize board */
153 jmr3927_board_init();
154
155 argptr = prom_getcmdline();
156
Atsushi Nemoto21274352007-03-15 00:58:28 +0900157 if ((argptr = strstr(argptr, "toeon")) != NULL)
158 jmr3927_ccfg_toeon = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 argptr = prom_getcmdline();
160 if ((argptr = strstr(argptr, "ip=")) == NULL) {
161 argptr = prom_getcmdline();
162 strcat(argptr, " ip=bootp");
163 }
164
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000165#ifdef CONFIG_SERIAL_TXX9
166 {
167 extern int early_serial_txx9_setup(struct uart_port *port);
168 int i;
169 struct uart_port req;
170 for(i = 0; i < 2; i++) {
171 memset(&req, 0, sizeof(req));
172 req.line = i;
173 req.iotype = UPIO_MEM;
Atsushi Nemoto21274352007-03-15 00:58:28 +0900174 req.membase = (unsigned char __iomem *)TX3927_SIO_REG(i);
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000175 req.mapbase = TX3927_SIO_REG(i);
176 req.irq = i == 0 ?
177 JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
178 if (i == 0)
179 req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
180 req.uartclk = JMR3927_IMCLK;
181 early_serial_txx9_setup(&req);
182 }
183 }
184#ifdef CONFIG_SERIAL_TXX9_CONSOLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 argptr = prom_getcmdline();
186 if ((argptr = strstr(argptr, "console=")) == NULL) {
187 argptr = prom_getcmdline();
188 strcat(argptr, " console=ttyS1,115200");
189 }
190#endif
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000191#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192}
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194static void tx3927_setup(void);
195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196static void __init jmr3927_board_init(void)
197{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 tx3927_setup();
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 /* SIO0 DTR on */
201 jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
202
203 jmr3927_led_set(0);
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
206 jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
207 jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
208 jmr3927_dipsw1(), jmr3927_dipsw2(),
209 jmr3927_dipsw3(), jmr3927_dipsw4());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
Atsushi Nemoto21274352007-03-15 00:58:28 +0900212static void __init tx3927_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
214 int i;
Atsushi Nemoto21274352007-03-15 00:58:28 +0900215#ifdef CONFIG_PCI
216 unsigned long mips_pci_io_base = JMR3927_PCIIO;
217 unsigned long mips_pci_io_size = JMR3927_PCIIO_SIZE;
218 unsigned long mips_pci_mem_base = JMR3927_PCIMEM;
219 unsigned long mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
220 /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
221 unsigned long mips_pci_io_pciaddr = 0;
222#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 /* SDRAMC are configured by PROM */
225
226 /* ROMC */
227 tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
228 tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
229 tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
230 tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
231
232 /* CCFG */
233 /* enable Timeout BusError */
234 if (jmr3927_ccfg_toeon)
235 tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
236
237 /* clear BusErrorOnWrite flag */
238 tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
239 /* Disable PCI snoop */
240 tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
241
242#ifdef DO_WRITE_THROUGH
243 /* Enable PCI SNOOP - with write through only */
244 tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
245#endif
246
247 /* Pin selection */
248 tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
249 tx3927_ccfgptr->pcfg |=
250 TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
251 (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
252
253 printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
254 tx3927_ccfgptr->crir,
255 tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 /* TMR */
Atsushi Nemoto229f7732007-10-25 01:34:09 +0900258 for (i = 0; i < TX3927_NR_TMR; i++)
259 txx9_tmr_init(TX3927_TMR_REG(i));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 /* DMA */
262 tx3927_dmaptr->mcr = 0;
Ahmed S. Darwish25b8ac32007-02-05 04:42:11 +0200263 for (i = 0; i < ARRAY_SIZE(tx3927_dmaptr->ch); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 /* reset channel */
265 tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
266 tx3927_dmaptr->ch[i].ccr = 0;
267 }
268 /* enable DMA */
269#ifdef __BIG_ENDIAN
270 tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
271#else
272 tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
273#endif
274
275#ifdef CONFIG_PCI
276 /* PCIC */
277 printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
278 tx3927_pcicptr->did, tx3927_pcicptr->vid,
279 tx3927_pcicptr->rid);
280 if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
281 printk("External\n");
282 /* XXX */
283 } else {
284 printk("Internal\n");
285
286 /* Reset PCI Bus */
287 jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
288 udelay(100);
289 jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
290 JMR3927_IOC_RESET_ADDR);
291 udelay(100);
292 jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
293
294
295 /* Disable External PCI Config. Access */
296 tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
297#ifdef __BIG_ENDIAN
298 tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
299 TX3927_PCIC_LBC_TIBSE |
300 TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
301#endif
302 /* LB->PCI mappings */
303 tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
304 tx3927_pcicptr->ilbioma = mips_pci_io_base;
305 tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
306 tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
307 tx3927_pcicptr->ilbmma = mips_pci_mem_base;
308 tx3927_pcicptr->ipbmma = mips_pci_mem_base;
309 /* PCI->LB mappings */
310 tx3927_pcicptr->iobas = 0xffffffff;
311 tx3927_pcicptr->ioba = 0;
312 tx3927_pcicptr->tlbioma = 0;
313 tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
314 tx3927_pcicptr->mba = 0;
315 tx3927_pcicptr->tlbmma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 /* Enable Direct mapping Address Space Decoder */
317 tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319 /* Clear All Local Bus Status */
320 tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
321 /* Enable All Local Bus Interrupts */
322 tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
323 /* Clear All PCI Status Error */
324 tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
325 /* Enable All PCI Status Error Interrupts */
326 tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
327
328 /* PCIC Int => IRC IRQ10 */
329 tx3927_pcicptr->il = TX3927_IR_PCI;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 /* Target Control (per errata) */
331 tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 /* Enable Bus Arbiter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
335
336 tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
337 PCI_COMMAND_MEMORY |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 PCI_COMMAND_IO |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
340 }
341#endif /* CONFIG_PCI */
342
343 /* PIO */
344 /* PIO[15:12] connected to LEDs */
345 tx3927_pioptr->dir = 0x0000f000;
346 tx3927_pioptr->maskcpu = 0;
347 tx3927_pioptr->maskext = 0;
348 {
349 unsigned int conf;
350
351 conf = read_c0_conf();
352 if (!(conf & TX39_CONF_ICE))
353 printk("TX3927 I-Cache disabled.\n");
354 if (!(conf & TX39_CONF_DCE))
355 printk("TX3927 D-Cache disabled.\n");
356 else if (!(conf & TX39_CONF_WBON))
357 printk("TX3927 D-Cache WriteThrough.\n");
358 else if (!(conf & TX39_CONF_CWFON))
359 printk("TX3927 D-Cache WriteBack.\n");
360 else
361 printk("TX3927 D-Cache WriteBack (CWF) .\n");
362 }
363}
Atsushi Nemotoa0574e02007-03-01 00:40:21 +0900364
365/* This trick makes rtc-ds1742 driver usable as is. */
366unsigned long __swizzle_addr_b(unsigned long port)
367{
368 if ((port & 0xffff0000) != JMR3927_IOC_NVRAMB_ADDR)
369 return port;
370 port = (port & 0xffff0000) | (port & 0x7fff << 1);
371#ifdef __BIG_ENDIAN
372 return port;
373#else
374 return port | 1;
375#endif
376}
377EXPORT_SYMBOL(__swizzle_addr_b);
378
379static int __init jmr3927_rtc_init(void)
380{
Atsushi Nemoto4614c322007-05-01 01:49:20 +0900381 static struct resource __initdata res = {
Atsushi Nemotoa0574e02007-03-01 00:40:21 +0900382 .start = JMR3927_IOC_NVRAMB_ADDR - IO_BASE,
383 .end = JMR3927_IOC_NVRAMB_ADDR - IO_BASE + 0x800 - 1,
384 .flags = IORESOURCE_MEM,
385 };
386 struct platform_device *dev;
Atsushi Nemotoa95e23a2007-10-16 01:28:18 -0700387 dev = platform_device_register_simple("rtc-ds1742", -1, &res, 1);
Atsushi Nemotoa0574e02007-03-01 00:40:21 +0900388 return IS_ERR(dev) ? PTR_ERR(dev) : 0;
389}
390device_initcall(jmr3927_rtc_init);