| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 1 | /* | 
|  | 2 | * Freescale LBC and UPM routines. | 
|  | 3 | * | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 4 | * Copyright © 2007-2008  MontaVista Software, Inc. | 
|  | 5 | * Copyright © 2010 Freescale Semiconductor | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 6 | * | 
|  | 7 | * Author: Anton Vorontsov <avorontsov@ru.mvista.com> | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 8 | * Author: Jack Lan <Jack.Lan@freescale.com> | 
|  | 9 | * Author: Roy Zang <tie-fei.zang@freescale.com> | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 10 | * | 
|  | 11 | * This program is free software; you can redistribute it and/or modify | 
|  | 12 | * it under the terms of the GNU General Public License as published by | 
|  | 13 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 14 | * (at your option) any later version. | 
|  | 15 | */ | 
|  | 16 |  | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 17 | #include <linux/init.h> | 
|  | 18 | #include <linux/module.h> | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 19 | #include <linux/kernel.h> | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 20 | #include <linux/compiler.h> | 
|  | 21 | #include <linux/spinlock.h> | 
|  | 22 | #include <linux/types.h> | 
|  | 23 | #include <linux/io.h> | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 24 | #include <linux/of.h> | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 25 | #include <linux/slab.h> | 
|  | 26 | #include <linux/platform_device.h> | 
|  | 27 | #include <linux/interrupt.h> | 
|  | 28 | #include <linux/mod_devicetable.h> | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 29 | #include <asm/prom.h> | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 30 | #include <asm/fsl_lbc.h> | 
|  | 31 |  | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 32 | static spinlock_t fsl_lbc_lock = __SPIN_LOCK_UNLOCKED(fsl_lbc_lock); | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 33 | struct fsl_lbc_ctrl *fsl_lbc_ctrl_dev; | 
|  | 34 | EXPORT_SYMBOL(fsl_lbc_ctrl_dev); | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 35 |  | 
|  | 36 | /** | 
| Lan Chunhe-B25806 | 0b824d2 | 2010-10-18 15:22:32 +0800 | [diff] [blame] | 37 | * fsl_lbc_addr - convert the base address | 
|  | 38 | * @addr_base:	base address of the memory bank | 
|  | 39 | * | 
|  | 40 | * This function converts a base address of lbc into the right format for the | 
|  | 41 | * BR register. If the SOC has eLBC then it returns 32bit physical address | 
|  | 42 | * else it convers a 34bit local bus physical address to correct format of | 
|  | 43 | * 32bit address for BR register (Example: MPC8641). | 
|  | 44 | */ | 
|  | 45 | u32 fsl_lbc_addr(phys_addr_t addr_base) | 
|  | 46 | { | 
|  | 47 | struct device_node *np = fsl_lbc_ctrl_dev->dev->of_node; | 
|  | 48 | u32 addr = addr_base & 0xffff8000; | 
|  | 49 |  | 
|  | 50 | if (of_device_is_compatible(np, "fsl,elbc")) | 
|  | 51 | return addr; | 
|  | 52 |  | 
|  | 53 | return addr | ((addr_base & 0x300000000ull) >> 19); | 
|  | 54 | } | 
|  | 55 | EXPORT_SYMBOL(fsl_lbc_addr); | 
|  | 56 |  | 
|  | 57 | /** | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 58 | * fsl_lbc_find - find Localbus bank | 
|  | 59 | * @addr_base:	base address of the memory bank | 
|  | 60 | * | 
|  | 61 | * This function walks LBC banks comparing "Base address" field of the BR | 
|  | 62 | * registers with the supplied addr_base argument. When bases match this | 
|  | 63 | * function returns bank number (starting with 0), otherwise it returns | 
|  | 64 | * appropriate errno value. | 
|  | 65 | */ | 
|  | 66 | int fsl_lbc_find(phys_addr_t addr_base) | 
|  | 67 | { | 
|  | 68 | int i; | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 69 | struct fsl_lbc_regs __iomem *lbc; | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 70 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 71 | if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs) | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 72 | return -ENODEV; | 
|  | 73 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 74 | lbc = fsl_lbc_ctrl_dev->regs; | 
|  | 75 | for (i = 0; i < ARRAY_SIZE(lbc->bank); i++) { | 
|  | 76 | __be32 br = in_be32(&lbc->bank[i].br); | 
|  | 77 | __be32 or = in_be32(&lbc->bank[i].or); | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 78 |  | 
| Lan Chunhe-B25806 | 0b824d2 | 2010-10-18 15:22:32 +0800 | [diff] [blame] | 79 | if (br & BR_V && (br & or & BR_BA) == fsl_lbc_addr(addr_base)) | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 80 | return i; | 
|  | 81 | } | 
|  | 82 |  | 
|  | 83 | return -ENOENT; | 
|  | 84 | } | 
|  | 85 | EXPORT_SYMBOL(fsl_lbc_find); | 
|  | 86 |  | 
|  | 87 | /** | 
|  | 88 | * fsl_upm_find - find pre-programmed UPM via base address | 
|  | 89 | * @addr_base:	base address of the memory bank controlled by the UPM | 
|  | 90 | * @upm:	pointer to the allocated fsl_upm structure | 
|  | 91 | * | 
|  | 92 | * This function fills fsl_upm structure so you can use it with the rest of | 
|  | 93 | * UPM API. On success this function returns 0, otherwise it returns | 
|  | 94 | * appropriate errno value. | 
|  | 95 | */ | 
|  | 96 | int fsl_upm_find(phys_addr_t addr_base, struct fsl_upm *upm) | 
|  | 97 | { | 
|  | 98 | int bank; | 
|  | 99 | __be32 br; | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 100 | struct fsl_lbc_regs __iomem *lbc; | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 101 |  | 
|  | 102 | bank = fsl_lbc_find(addr_base); | 
|  | 103 | if (bank < 0) | 
|  | 104 | return bank; | 
|  | 105 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 106 | if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs) | 
|  | 107 | return -ENODEV; | 
|  | 108 |  | 
|  | 109 | lbc = fsl_lbc_ctrl_dev->regs; | 
|  | 110 | br = in_be32(&lbc->bank[bank].br); | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 111 |  | 
|  | 112 | switch (br & BR_MSEL) { | 
|  | 113 | case BR_MS_UPMA: | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 114 | upm->mxmr = &lbc->mamr; | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 115 | break; | 
|  | 116 | case BR_MS_UPMB: | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 117 | upm->mxmr = &lbc->mbmr; | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 118 | break; | 
|  | 119 | case BR_MS_UPMC: | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 120 | upm->mxmr = &lbc->mcmr; | 
| Anton Vorontsov | acaa7aa | 2008-04-11 21:03:40 +0400 | [diff] [blame] | 121 | break; | 
|  | 122 | default: | 
|  | 123 | return -EINVAL; | 
|  | 124 | } | 
|  | 125 |  | 
|  | 126 | switch (br & BR_PS) { | 
|  | 127 | case BR_PS_8: | 
|  | 128 | upm->width = 8; | 
|  | 129 | break; | 
|  | 130 | case BR_PS_16: | 
|  | 131 | upm->width = 16; | 
|  | 132 | break; | 
|  | 133 | case BR_PS_32: | 
|  | 134 | upm->width = 32; | 
|  | 135 | break; | 
|  | 136 | default: | 
|  | 137 | return -EINVAL; | 
|  | 138 | } | 
|  | 139 |  | 
|  | 140 | return 0; | 
|  | 141 | } | 
|  | 142 | EXPORT_SYMBOL(fsl_upm_find); | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 143 |  | 
|  | 144 | /** | 
|  | 145 | * fsl_upm_run_pattern - actually run an UPM pattern | 
|  | 146 | * @upm:	pointer to the fsl_upm structure obtained via fsl_upm_find | 
|  | 147 | * @io_base:	remapped pointer to where memory access should happen | 
|  | 148 | * @mar:	MAR register content during pattern execution | 
|  | 149 | * | 
|  | 150 | * This function triggers dummy write to the memory specified by the io_base, | 
|  | 151 | * thus UPM pattern actually executed. Note that mar usage depends on the | 
|  | 152 | * pre-programmed AMX bits in the UPM RAM. | 
|  | 153 | */ | 
|  | 154 | int fsl_upm_run_pattern(struct fsl_upm *upm, void __iomem *io_base, u32 mar) | 
|  | 155 | { | 
|  | 156 | int ret = 0; | 
|  | 157 | unsigned long flags; | 
|  | 158 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 159 | if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs) | 
|  | 160 | return -ENODEV; | 
|  | 161 |  | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 162 | spin_lock_irqsave(&fsl_lbc_lock, flags); | 
|  | 163 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 164 | out_be32(&fsl_lbc_ctrl_dev->regs->mar, mar); | 
| Anton Vorontsov | c0da99d | 2008-10-09 04:32:59 +0400 | [diff] [blame] | 165 |  | 
|  | 166 | switch (upm->width) { | 
|  | 167 | case 8: | 
|  | 168 | out_8(io_base, 0x0); | 
|  | 169 | break; | 
|  | 170 | case 16: | 
|  | 171 | out_be16(io_base, 0x0); | 
|  | 172 | break; | 
|  | 173 | case 32: | 
|  | 174 | out_be32(io_base, 0x0); | 
|  | 175 | break; | 
|  | 176 | default: | 
|  | 177 | ret = -EINVAL; | 
|  | 178 | break; | 
|  | 179 | } | 
|  | 180 |  | 
|  | 181 | spin_unlock_irqrestore(&fsl_lbc_lock, flags); | 
|  | 182 |  | 
|  | 183 | return ret; | 
|  | 184 | } | 
|  | 185 | EXPORT_SYMBOL(fsl_upm_run_pattern); | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 186 |  | 
| Shengzhou Liu | d08e445 | 2011-05-19 18:48:01 +0800 | [diff] [blame] | 187 | static int __devinit fsl_lbc_ctrl_init(struct fsl_lbc_ctrl *ctrl, | 
|  | 188 | struct device_node *node) | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 189 | { | 
|  | 190 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; | 
|  | 191 |  | 
|  | 192 | /* clear event registers */ | 
|  | 193 | setbits32(&lbc->ltesr, LTESR_CLEAR); | 
|  | 194 | out_be32(&lbc->lteatr, 0); | 
|  | 195 | out_be32(&lbc->ltear, 0); | 
|  | 196 | out_be32(&lbc->lteccr, LTECCR_CLEAR); | 
|  | 197 | out_be32(&lbc->ltedr, LTEDR_ENABLE); | 
|  | 198 |  | 
| Shengzhou Liu | d08e445 | 2011-05-19 18:48:01 +0800 | [diff] [blame] | 199 | /* Set the monitor timeout value to the maximum for erratum A001 */ | 
|  | 200 | if (of_device_is_compatible(node, "fsl,elbc")) | 
|  | 201 | clrsetbits_be32(&lbc->lbcr, LBCR_BMT, LBCR_BMTPS); | 
|  | 202 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 203 | return 0; | 
|  | 204 | } | 
|  | 205 |  | 
|  | 206 | /* | 
|  | 207 | * NOTE: This interrupt is used to report localbus events of various kinds, | 
|  | 208 | * such as transaction errors on the chipselects. | 
|  | 209 | */ | 
|  | 210 |  | 
|  | 211 | static irqreturn_t fsl_lbc_ctrl_irq(int irqno, void *data) | 
|  | 212 | { | 
|  | 213 | struct fsl_lbc_ctrl *ctrl = data; | 
|  | 214 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; | 
|  | 215 | u32 status; | 
|  | 216 |  | 
|  | 217 | status = in_be32(&lbc->ltesr); | 
|  | 218 | if (!status) | 
|  | 219 | return IRQ_NONE; | 
|  | 220 |  | 
|  | 221 | out_be32(&lbc->ltesr, LTESR_CLEAR); | 
|  | 222 | out_be32(&lbc->lteatr, 0); | 
|  | 223 | out_be32(&lbc->ltear, 0); | 
|  | 224 | ctrl->irq_status = status; | 
|  | 225 |  | 
|  | 226 | if (status & LTESR_BM) | 
|  | 227 | dev_err(ctrl->dev, "Local bus monitor time-out: " | 
|  | 228 | "LTESR 0x%08X\n", status); | 
|  | 229 | if (status & LTESR_WP) | 
|  | 230 | dev_err(ctrl->dev, "Write protect error: " | 
|  | 231 | "LTESR 0x%08X\n", status); | 
|  | 232 | if (status & LTESR_ATMW) | 
|  | 233 | dev_err(ctrl->dev, "Atomic write error: " | 
|  | 234 | "LTESR 0x%08X\n", status); | 
|  | 235 | if (status & LTESR_ATMR) | 
|  | 236 | dev_err(ctrl->dev, "Atomic read error: " | 
|  | 237 | "LTESR 0x%08X\n", status); | 
|  | 238 | if (status & LTESR_CS) | 
|  | 239 | dev_err(ctrl->dev, "Chip select error: " | 
|  | 240 | "LTESR 0x%08X\n", status); | 
|  | 241 | if (status & LTESR_UPM) | 
|  | 242 | ; | 
|  | 243 | if (status & LTESR_FCT) { | 
|  | 244 | dev_err(ctrl->dev, "FCM command time-out: " | 
|  | 245 | "LTESR 0x%08X\n", status); | 
|  | 246 | smp_wmb(); | 
|  | 247 | wake_up(&ctrl->irq_wait); | 
|  | 248 | } | 
|  | 249 | if (status & LTESR_PAR) { | 
|  | 250 | dev_err(ctrl->dev, "Parity or Uncorrectable ECC error: " | 
|  | 251 | "LTESR 0x%08X\n", status); | 
|  | 252 | smp_wmb(); | 
|  | 253 | wake_up(&ctrl->irq_wait); | 
|  | 254 | } | 
|  | 255 | if (status & LTESR_CC) { | 
|  | 256 | smp_wmb(); | 
|  | 257 | wake_up(&ctrl->irq_wait); | 
|  | 258 | } | 
|  | 259 | if (status & ~LTESR_MASK) | 
|  | 260 | dev_err(ctrl->dev, "Unknown error: " | 
|  | 261 | "LTESR 0x%08X\n", status); | 
|  | 262 | return IRQ_HANDLED; | 
|  | 263 | } | 
|  | 264 |  | 
|  | 265 | /* | 
|  | 266 | * fsl_lbc_ctrl_probe | 
|  | 267 | * | 
|  | 268 | * called by device layer when it finds a device matching | 
|  | 269 | * one our driver can handled. This code allocates all of | 
|  | 270 | * the resources needed for the controller only.  The | 
|  | 271 | * resources for the NAND banks themselves are allocated | 
|  | 272 | * in the chip probe function. | 
|  | 273 | */ | 
|  | 274 |  | 
|  | 275 | static int __devinit fsl_lbc_ctrl_probe(struct platform_device *dev) | 
|  | 276 | { | 
|  | 277 | int ret; | 
|  | 278 |  | 
|  | 279 | if (!dev->dev.of_node) { | 
|  | 280 | dev_err(&dev->dev, "Device OF-Node is NULL"); | 
|  | 281 | return -EFAULT; | 
|  | 282 | } | 
|  | 283 |  | 
|  | 284 | fsl_lbc_ctrl_dev = kzalloc(sizeof(*fsl_lbc_ctrl_dev), GFP_KERNEL); | 
|  | 285 | if (!fsl_lbc_ctrl_dev) | 
|  | 286 | return -ENOMEM; | 
|  | 287 |  | 
|  | 288 | dev_set_drvdata(&dev->dev, fsl_lbc_ctrl_dev); | 
|  | 289 |  | 
|  | 290 | spin_lock_init(&fsl_lbc_ctrl_dev->lock); | 
|  | 291 | init_waitqueue_head(&fsl_lbc_ctrl_dev->irq_wait); | 
|  | 292 |  | 
|  | 293 | fsl_lbc_ctrl_dev->regs = of_iomap(dev->dev.of_node, 0); | 
|  | 294 | if (!fsl_lbc_ctrl_dev->regs) { | 
|  | 295 | dev_err(&dev->dev, "failed to get memory region\n"); | 
|  | 296 | ret = -ENODEV; | 
|  | 297 | goto err; | 
|  | 298 | } | 
|  | 299 |  | 
|  | 300 | fsl_lbc_ctrl_dev->irq = irq_of_parse_and_map(dev->dev.of_node, 0); | 
|  | 301 | if (fsl_lbc_ctrl_dev->irq == NO_IRQ) { | 
|  | 302 | dev_err(&dev->dev, "failed to get irq resource\n"); | 
|  | 303 | ret = -ENODEV; | 
|  | 304 | goto err; | 
|  | 305 | } | 
|  | 306 |  | 
|  | 307 | fsl_lbc_ctrl_dev->dev = &dev->dev; | 
|  | 308 |  | 
| Shengzhou Liu | d08e445 | 2011-05-19 18:48:01 +0800 | [diff] [blame] | 309 | ret = fsl_lbc_ctrl_init(fsl_lbc_ctrl_dev, dev->dev.of_node); | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 310 | if (ret < 0) | 
|  | 311 | goto err; | 
|  | 312 |  | 
|  | 313 | ret = request_irq(fsl_lbc_ctrl_dev->irq, fsl_lbc_ctrl_irq, 0, | 
|  | 314 | "fsl-lbc", fsl_lbc_ctrl_dev); | 
|  | 315 | if (ret != 0) { | 
|  | 316 | dev_err(&dev->dev, "failed to install irq (%d)\n", | 
|  | 317 | fsl_lbc_ctrl_dev->irq); | 
|  | 318 | ret = fsl_lbc_ctrl_dev->irq; | 
|  | 319 | goto err; | 
|  | 320 | } | 
|  | 321 |  | 
| Shaohui Xie | 704102a6 | 2011-06-03 10:45:11 +0800 | [diff] [blame] | 322 | /* Enable interrupts for any detected events */ | 
|  | 323 | out_be32(&fsl_lbc_ctrl_dev->regs->lteir, LTEIR_ENABLE); | 
|  | 324 |  | 
| Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 325 | return 0; | 
|  | 326 |  | 
|  | 327 | err: | 
|  | 328 | iounmap(fsl_lbc_ctrl_dev->regs); | 
|  | 329 | kfree(fsl_lbc_ctrl_dev); | 
|  | 330 | return ret; | 
|  | 331 | } | 
|  | 332 |  | 
|  | 333 | static const struct of_device_id fsl_lbc_match[] = { | 
|  | 334 | { .compatible = "fsl,elbc", }, | 
|  | 335 | { .compatible = "fsl,pq3-localbus", }, | 
|  | 336 | { .compatible = "fsl,pq2-localbus", }, | 
|  | 337 | { .compatible = "fsl,pq2pro-localbus", }, | 
|  | 338 | {}, | 
|  | 339 | }; | 
|  | 340 |  | 
|  | 341 | static struct platform_driver fsl_lbc_ctrl_driver = { | 
|  | 342 | .driver = { | 
|  | 343 | .name = "fsl-lbc", | 
|  | 344 | .of_match_table = fsl_lbc_match, | 
|  | 345 | }, | 
|  | 346 | .probe = fsl_lbc_ctrl_probe, | 
|  | 347 | }; | 
|  | 348 |  | 
|  | 349 | static int __init fsl_lbc_init(void) | 
|  | 350 | { | 
|  | 351 | return platform_driver_register(&fsl_lbc_ctrl_driver); | 
|  | 352 | } | 
|  | 353 | module_init(fsl_lbc_init); |