| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1 | /* | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 2 | * Freescale MPC85xx/MPC86xx RapidIO support | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 3 | * | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 4 | * Copyright 2009 Sysgo AG | 
|  | 5 | * Thomas Moll <thomas.moll@sysgo.com> | 
|  | 6 | * - fixed maintenance access routines, check for aligned access | 
|  | 7 | * | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 8 | * Copyright 2009 Integrated Device Technology, Inc. | 
|  | 9 | * Alex Bounine <alexandre.bounine@idt.com> | 
|  | 10 | * - Added Port-Write message handling | 
|  | 11 | * - Added Machine Check exception handling | 
|  | 12 | * | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 13 | * Copyright (C) 2007, 2008, 2010 Freescale Semiconductor, Inc. | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 14 | * Zhang Wei <wei.zhang@freescale.com> | 
|  | 15 | * | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 16 | * Copyright 2005 MontaVista Software, Inc. | 
|  | 17 | * Matt Porter <mporter@kernel.crashing.org> | 
|  | 18 | * | 
|  | 19 | * This program is free software; you can redistribute  it and/or modify it | 
|  | 20 | * under  the terms of  the GNU General  Public License as published by the | 
|  | 21 | * Free Software Foundation;  either version 2 of the  License, or (at your | 
|  | 22 | * option) any later version. | 
|  | 23 | */ | 
|  | 24 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 25 | #include <linux/init.h> | 
|  | 26 | #include <linux/module.h> | 
|  | 27 | #include <linux/types.h> | 
|  | 28 | #include <linux/dma-mapping.h> | 
|  | 29 | #include <linux/interrupt.h> | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 30 | #include <linux/device.h> | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 31 | #include <linux/rio.h> | 
|  | 32 | #include <linux/rio_drv.h> | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 33 | #include <linux/of_platform.h> | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 34 | #include <linux/delay.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 35 | #include <linux/slab.h> | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 36 | #include <linux/kfifo.h> | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 37 |  | 
|  | 38 | #include <asm/io.h> | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 39 | #include <asm/machdep.h> | 
|  | 40 | #include <asm/uaccess.h> | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 41 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 42 | #undef DEBUG_PW	/* Port-Write debugging */ | 
|  | 43 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 44 | /* RapidIO definition irq, which read from OF-tree */ | 
|  | 45 | #define IRQ_RIO_BELL(m)		(((struct rio_priv *)(m->priv))->bellirq) | 
|  | 46 | #define IRQ_RIO_TX(m)		(((struct rio_priv *)(m->priv))->txirq) | 
|  | 47 | #define IRQ_RIO_RX(m)		(((struct rio_priv *)(m->priv))->rxirq) | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 48 | #define IRQ_RIO_PW(m)		(((struct rio_priv *)(m->priv))->pwirq) | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 49 |  | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 50 | #define IPWSR_CLEAR		0x98 | 
|  | 51 | #define OMSR_CLEAR		0x1cb3 | 
|  | 52 | #define IMSR_CLEAR		0x491 | 
|  | 53 | #define IDSR_CLEAR		0x91 | 
|  | 54 | #define ODSR_CLEAR		0x1c00 | 
|  | 55 | #define LTLEECSR_ENABLE_ALL	0xFFC000FC | 
|  | 56 | #define ESCSR_CLEAR		0x07120204 | 
|  | 57 |  | 
|  | 58 | #define RIO_PORT1_EDCSR		0x0640 | 
|  | 59 | #define RIO_PORT2_EDCSR		0x0680 | 
|  | 60 | #define RIO_PORT1_IECSR		0x10130 | 
|  | 61 | #define RIO_PORT2_IECSR		0x101B0 | 
|  | 62 | #define RIO_IM0SR		0x13064 | 
|  | 63 | #define RIO_IM1SR		0x13164 | 
|  | 64 | #define RIO_OM0SR		0x13004 | 
|  | 65 | #define RIO_OM1SR		0x13104 | 
|  | 66 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 67 | #define RIO_ATMU_REGS_OFFSET	0x10c00 | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 68 | #define RIO_P_MSG_REGS_OFFSET	0x11000 | 
|  | 69 | #define RIO_S_MSG_REGS_OFFSET	0x13000 | 
| Alexandre Bounine | af84ca3 | 2010-10-27 15:34:34 -0700 | [diff] [blame] | 70 | #define RIO_GCCSR		0x13c | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 71 | #define RIO_ESCSR		0x158 | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 72 | #define RIO_PORT2_ESCSR		0x178 | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 73 | #define RIO_CCSR		0x15c | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 74 | #define RIO_LTLEDCSR		0x0608 | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 75 | #define RIO_LTLEDCSR_IER	0x80000000 | 
|  | 76 | #define RIO_LTLEDCSR_PRT	0x01000000 | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 77 | #define RIO_LTLEECSR		0x060c | 
|  | 78 | #define RIO_EPWISR		0x10010 | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 79 | #define RIO_ISR_AACR		0x10120 | 
|  | 80 | #define RIO_ISR_AACR_AA		0x1	/* Accept All ID */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 81 | #define RIO_MAINT_WIN_SIZE	0x400000 | 
|  | 82 | #define RIO_DBELL_WIN_SIZE	0x1000 | 
|  | 83 |  | 
|  | 84 | #define RIO_MSG_OMR_MUI		0x00000002 | 
|  | 85 | #define RIO_MSG_OSR_TE		0x00000080 | 
|  | 86 | #define RIO_MSG_OSR_QOI		0x00000020 | 
|  | 87 | #define RIO_MSG_OSR_QFI		0x00000010 | 
|  | 88 | #define RIO_MSG_OSR_MUB		0x00000004 | 
|  | 89 | #define RIO_MSG_OSR_EOMI	0x00000002 | 
|  | 90 | #define RIO_MSG_OSR_QEI		0x00000001 | 
|  | 91 |  | 
|  | 92 | #define RIO_MSG_IMR_MI		0x00000002 | 
|  | 93 | #define RIO_MSG_ISR_TE		0x00000080 | 
|  | 94 | #define RIO_MSG_ISR_QFI		0x00000010 | 
|  | 95 | #define RIO_MSG_ISR_DIQI	0x00000001 | 
|  | 96 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 97 | #define RIO_IPWMR_SEN		0x00100000 | 
|  | 98 | #define RIO_IPWMR_QFIE		0x00000100 | 
|  | 99 | #define RIO_IPWMR_EIE		0x00000020 | 
|  | 100 | #define RIO_IPWMR_CQ		0x00000002 | 
|  | 101 | #define RIO_IPWMR_PWE		0x00000001 | 
|  | 102 |  | 
|  | 103 | #define RIO_IPWSR_QF		0x00100000 | 
|  | 104 | #define RIO_IPWSR_TE		0x00000080 | 
|  | 105 | #define RIO_IPWSR_QFI		0x00000010 | 
|  | 106 | #define RIO_IPWSR_PWD		0x00000008 | 
|  | 107 | #define RIO_IPWSR_PWB		0x00000004 | 
|  | 108 |  | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 109 | /* EPWISR Error match value */ | 
|  | 110 | #define RIO_EPWISR_PINT1	0x80000000 | 
|  | 111 | #define RIO_EPWISR_PINT2	0x40000000 | 
|  | 112 | #define RIO_EPWISR_MU		0x00000002 | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 113 | #define RIO_EPWISR_PW		0x00000001 | 
|  | 114 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 115 | #define RIO_MSG_DESC_SIZE	32 | 
|  | 116 | #define RIO_MSG_BUFFER_SIZE	4096 | 
|  | 117 | #define RIO_MIN_TX_RING_SIZE	2 | 
|  | 118 | #define RIO_MAX_TX_RING_SIZE	2048 | 
|  | 119 | #define RIO_MIN_RX_RING_SIZE	2 | 
|  | 120 | #define RIO_MAX_RX_RING_SIZE	2048 | 
|  | 121 |  | 
|  | 122 | #define DOORBELL_DMR_DI		0x00000002 | 
|  | 123 | #define DOORBELL_DSR_TE		0x00000080 | 
|  | 124 | #define DOORBELL_DSR_QFI	0x00000010 | 
|  | 125 | #define DOORBELL_DSR_DIQI	0x00000001 | 
| Zhang Wei | 6c39103 | 2008-04-18 13:33:48 -0700 | [diff] [blame] | 126 | #define DOORBELL_TID_OFFSET	0x02 | 
|  | 127 | #define DOORBELL_SID_OFFSET	0x04 | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 128 | #define DOORBELL_INFO_OFFSET	0x06 | 
|  | 129 |  | 
|  | 130 | #define DOORBELL_MESSAGE_SIZE	0x08 | 
| Zhang Wei | 6c39103 | 2008-04-18 13:33:48 -0700 | [diff] [blame] | 131 | #define DBELL_SID(x)		(*(u16 *)(x + DOORBELL_SID_OFFSET)) | 
|  | 132 | #define DBELL_TID(x)		(*(u16 *)(x + DOORBELL_TID_OFFSET)) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 133 | #define DBELL_INF(x)		(*(u16 *)(x + DOORBELL_INFO_OFFSET)) | 
|  | 134 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 135 | struct rio_atmu_regs { | 
|  | 136 | u32 rowtar; | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 137 | u32 rowtear; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 138 | u32 rowbar; | 
|  | 139 | u32 pad2; | 
|  | 140 | u32 rowar; | 
|  | 141 | u32 pad3[3]; | 
|  | 142 | }; | 
|  | 143 |  | 
|  | 144 | struct rio_msg_regs { | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 145 | u32 omr;	/* 0xD_3000 - Outbound message 0 mode register */ | 
|  | 146 | u32 osr;	/* 0xD_3004 - Outbound message 0 status register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 147 | u32 pad1; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 148 | u32 odqdpar;	/* 0xD_300C - Outbound message 0 descriptor queue | 
|  | 149 | dequeue pointer address register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 150 | u32 pad2; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 151 | u32 osar;	/* 0xD_3014 - Outbound message 0 source address | 
|  | 152 | register */ | 
|  | 153 | u32 odpr;	/* 0xD_3018 - Outbound message 0 destination port | 
|  | 154 | register */ | 
|  | 155 | u32 odatr;	/* 0xD_301C - Outbound message 0 destination attributes | 
|  | 156 | Register*/ | 
|  | 157 | u32 odcr;	/* 0xD_3020 - Outbound message 0 double-word count | 
|  | 158 | register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 159 | u32 pad3; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 160 | u32 odqepar;	/* 0xD_3028 - Outbound message 0 descriptor queue | 
|  | 161 | enqueue pointer address register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 162 | u32 pad4[13]; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 163 | u32 imr;	/* 0xD_3060 - Inbound message 0 mode register */ | 
|  | 164 | u32 isr;	/* 0xD_3064 - Inbound message 0 status register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 165 | u32 pad5; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 166 | u32 ifqdpar;	/* 0xD_306C - Inbound message 0 frame queue dequeue | 
|  | 167 | pointer address register*/ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 168 | u32 pad6; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 169 | u32 ifqepar;	/* 0xD_3074 - Inbound message 0 frame queue enqueue | 
|  | 170 | pointer address register */ | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 171 | u32 pad7[226]; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 172 | u32 odmr;	/* 0xD_3400 - Outbound doorbell mode register */ | 
|  | 173 | u32 odsr;	/* 0xD_3404 - Outbound doorbell status register */ | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 174 | u32 res0[4]; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 175 | u32 oddpr;	/* 0xD_3418 - Outbound doorbell destination port | 
|  | 176 | register */ | 
|  | 177 | u32 oddatr;	/* 0xD_341c - Outbound doorbell destination attributes | 
|  | 178 | register */ | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 179 | u32 res1[3]; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 180 | u32 odretcr;	/* 0xD_342C - Outbound doorbell retry error threshold | 
|  | 181 | configuration register */ | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 182 | u32 res2[12]; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 183 | u32 dmr;	/* 0xD_3460 - Inbound doorbell mode register */ | 
|  | 184 | u32 dsr;	/* 0xD_3464 - Inbound doorbell status register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 185 | u32 pad8; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 186 | u32 dqdpar;	/* 0xD_346C - Inbound doorbell queue dequeue Pointer | 
|  | 187 | address register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 188 | u32 pad9; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 189 | u32 dqepar;	/* 0xD_3474 - Inbound doorbell Queue enqueue pointer | 
|  | 190 | address register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 191 | u32 pad10[26]; | 
| Shaohui Xie | abd12fe | 2010-10-14 10:04:02 +0800 | [diff] [blame] | 192 | u32 pwmr;	/* 0xD_34E0 - Inbound port-write mode register */ | 
|  | 193 | u32 pwsr;	/* 0xD_34E4 - Inbound port-write status register */ | 
|  | 194 | u32 epwqbar;	/* 0xD_34E8 - Extended Port-Write Queue Base Address | 
|  | 195 | register */ | 
|  | 196 | u32 pwqbar;	/* 0xD_34EC - Inbound port-write queue base address | 
|  | 197 | register */ | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 198 | }; | 
|  | 199 |  | 
|  | 200 | struct rio_tx_desc { | 
|  | 201 | u32 res1; | 
|  | 202 | u32 saddr; | 
|  | 203 | u32 dport; | 
|  | 204 | u32 dattr; | 
|  | 205 | u32 res2; | 
|  | 206 | u32 res3; | 
|  | 207 | u32 dwcnt; | 
|  | 208 | u32 res4; | 
|  | 209 | }; | 
|  | 210 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 211 | struct rio_dbell_ring { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 212 | void *virt; | 
|  | 213 | dma_addr_t phys; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 214 | }; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 215 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 216 | struct rio_msg_tx_ring { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 217 | void *virt; | 
|  | 218 | dma_addr_t phys; | 
|  | 219 | void *virt_buffer[RIO_MAX_TX_RING_SIZE]; | 
|  | 220 | dma_addr_t phys_buffer[RIO_MAX_TX_RING_SIZE]; | 
|  | 221 | int tx_slot; | 
|  | 222 | int size; | 
| Matt Porter | 6978bbc | 2005-11-07 01:00:20 -0800 | [diff] [blame] | 223 | void *dev_id; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 224 | }; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 225 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 226 | struct rio_msg_rx_ring { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 227 | void *virt; | 
|  | 228 | dma_addr_t phys; | 
|  | 229 | void *virt_buffer[RIO_MAX_RX_RING_SIZE]; | 
|  | 230 | int rx_slot; | 
|  | 231 | int size; | 
| Matt Porter | 6978bbc | 2005-11-07 01:00:20 -0800 | [diff] [blame] | 232 | void *dev_id; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 233 | }; | 
|  | 234 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 235 | struct rio_port_write_msg { | 
|  | 236 | void *virt; | 
|  | 237 | dma_addr_t phys; | 
|  | 238 | u32 msg_count; | 
|  | 239 | u32 err_count; | 
|  | 240 | u32 discard_count; | 
|  | 241 | }; | 
|  | 242 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 243 | struct rio_priv { | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 244 | struct device *dev; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 245 | void __iomem *regs_win; | 
|  | 246 | struct rio_atmu_regs __iomem *atmu_regs; | 
|  | 247 | struct rio_atmu_regs __iomem *maint_atmu_regs; | 
|  | 248 | struct rio_atmu_regs __iomem *dbell_atmu_regs; | 
|  | 249 | void __iomem *dbell_win; | 
|  | 250 | void __iomem *maint_win; | 
|  | 251 | struct rio_msg_regs __iomem *msg_regs; | 
|  | 252 | struct rio_dbell_ring dbell_ring; | 
|  | 253 | struct rio_msg_tx_ring msg_tx_ring; | 
|  | 254 | struct rio_msg_rx_ring msg_rx_ring; | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 255 | struct rio_port_write_msg port_write_msg; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 256 | int bellirq; | 
|  | 257 | int txirq; | 
|  | 258 | int rxirq; | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 259 | int pwirq; | 
|  | 260 | struct work_struct pw_work; | 
|  | 261 | struct kfifo pw_fifo; | 
|  | 262 | spinlock_t pw_fifo_lock; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 263 | }; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 264 |  | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 265 | #define __fsl_read_rio_config(x, addr, err, op)		\ | 
|  | 266 | __asm__ __volatile__(				\ | 
|  | 267 | "1:	"op" %1,0(%2)\n"		\ | 
|  | 268 | "	eieio\n"			\ | 
|  | 269 | "2:\n"					\ | 
|  | 270 | ".section .fixup,\"ax\"\n"		\ | 
|  | 271 | "3:	li %1,-1\n"			\ | 
|  | 272 | "	li %0,%3\n"			\ | 
|  | 273 | "	b 2b\n"				\ | 
|  | 274 | ".section __ex_table,\"a\"\n"		\ | 
|  | 275 | "	.align 2\n"			\ | 
|  | 276 | "	.long 1b,3b\n"			\ | 
|  | 277 | ".text"					\ | 
|  | 278 | : "=r" (err), "=r" (x)			\ | 
|  | 279 | : "b" (addr), "i" (-EFAULT), "0" (err)) | 
|  | 280 |  | 
|  | 281 | static void __iomem *rio_regs_win; | 
|  | 282 |  | 
| Li Yang | ff33f18 | 2010-06-18 14:24:20 +0800 | [diff] [blame] | 283 | #ifdef CONFIG_E500 | 
| Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 284 | int fsl_rio_mcheck_exception(struct pt_regs *regs) | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 285 | { | 
|  | 286 | const struct exception_table_entry *entry = NULL; | 
| Li Yang | ff33f18 | 2010-06-18 14:24:20 +0800 | [diff] [blame] | 287 | unsigned long reason = mfspr(SPRN_MCSR); | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 288 |  | 
|  | 289 | if (reason & MCSR_BUS_RBERR) { | 
|  | 290 | reason = in_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR)); | 
|  | 291 | if (reason & (RIO_LTLEDCSR_IER | RIO_LTLEDCSR_PRT)) { | 
|  | 292 | /* Check if we are prepared to handle this fault */ | 
|  | 293 | entry = search_exception_tables(regs->nip); | 
|  | 294 | if (entry) { | 
|  | 295 | pr_debug("RIO: %s - MC Exception handled\n", | 
|  | 296 | __func__); | 
|  | 297 | out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), | 
|  | 298 | 0); | 
|  | 299 | regs->msr |= MSR_RI; | 
|  | 300 | regs->nip = entry->fixup; | 
|  | 301 | return 1; | 
|  | 302 | } | 
|  | 303 | } | 
|  | 304 | } | 
|  | 305 |  | 
| Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 306 | return 0; | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 307 | } | 
| Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 308 | EXPORT_SYMBOL_GPL(fsl_rio_mcheck_exception); | 
| Li Yang | ff33f18 | 2010-06-18 14:24:20 +0800 | [diff] [blame] | 309 | #endif | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 310 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 311 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 312 | * fsl_rio_doorbell_send - Send a MPC85xx doorbell message | 
| Randy Dunlap | 9941d94 | 2008-04-30 16:45:58 -0700 | [diff] [blame] | 313 | * @mport: RapidIO master port info | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 314 | * @index: ID of RapidIO interface | 
|  | 315 | * @destid: Destination ID of target device | 
|  | 316 | * @data: 16-bit info field of RapidIO doorbell message | 
|  | 317 | * | 
|  | 318 | * Sends a MPC85xx doorbell message. Returns %0 on success or | 
|  | 319 | * %-EINVAL on failure. | 
|  | 320 | */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 321 | static int fsl_rio_doorbell_send(struct rio_mport *mport, | 
|  | 322 | int index, u16 destid, u16 data) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 323 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 324 | struct rio_priv *priv = mport->priv; | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 325 | pr_debug("fsl_doorbell_send: index %d destid %4.4x data %4.4x\n", | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 326 | index, destid, data); | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 327 | switch (mport->phy_type) { | 
|  | 328 | case RIO_PHY_PARALLEL: | 
|  | 329 | out_be32(&priv->dbell_atmu_regs->rowtar, destid << 22); | 
|  | 330 | out_be16(priv->dbell_win, data); | 
|  | 331 | break; | 
|  | 332 | case RIO_PHY_SERIAL: | 
|  | 333 | /* In the serial version silicons, such as MPC8548, MPC8641, | 
|  | 334 | * below operations is must be. | 
|  | 335 | */ | 
|  | 336 | out_be32(&priv->msg_regs->odmr, 0x00000000); | 
|  | 337 | out_be32(&priv->msg_regs->odretcr, 0x00000004); | 
|  | 338 | out_be32(&priv->msg_regs->oddpr, destid << 16); | 
|  | 339 | out_be32(&priv->msg_regs->oddatr, data); | 
|  | 340 | out_be32(&priv->msg_regs->odmr, 0x00000001); | 
|  | 341 | break; | 
|  | 342 | } | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 343 |  | 
|  | 344 | return 0; | 
|  | 345 | } | 
|  | 346 |  | 
|  | 347 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 348 | * fsl_local_config_read - Generate a MPC85xx local config space read | 
| Randy Dunlap | 9941d94 | 2008-04-30 16:45:58 -0700 | [diff] [blame] | 349 | * @mport: RapidIO master port info | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 350 | * @index: ID of RapdiIO interface | 
|  | 351 | * @offset: Offset into configuration space | 
|  | 352 | * @len: Length (in bytes) of the maintenance transaction | 
|  | 353 | * @data: Value to be read into | 
|  | 354 | * | 
|  | 355 | * Generates a MPC85xx local configuration space read. Returns %0 on | 
|  | 356 | * success or %-EINVAL on failure. | 
|  | 357 | */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 358 | static int fsl_local_config_read(struct rio_mport *mport, | 
|  | 359 | int index, u32 offset, int len, u32 *data) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 360 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 361 | struct rio_priv *priv = mport->priv; | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 362 | pr_debug("fsl_local_config_read: index %d offset %8.8x\n", index, | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 363 | offset); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 364 | *data = in_be32(priv->regs_win + offset); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 365 |  | 
|  | 366 | return 0; | 
|  | 367 | } | 
|  | 368 |  | 
|  | 369 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 370 | * fsl_local_config_write - Generate a MPC85xx local config space write | 
| Randy Dunlap | 9941d94 | 2008-04-30 16:45:58 -0700 | [diff] [blame] | 371 | * @mport: RapidIO master port info | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 372 | * @index: ID of RapdiIO interface | 
|  | 373 | * @offset: Offset into configuration space | 
|  | 374 | * @len: Length (in bytes) of the maintenance transaction | 
|  | 375 | * @data: Value to be written | 
|  | 376 | * | 
|  | 377 | * Generates a MPC85xx local configuration space write. Returns %0 on | 
|  | 378 | * success or %-EINVAL on failure. | 
|  | 379 | */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 380 | static int fsl_local_config_write(struct rio_mport *mport, | 
|  | 381 | int index, u32 offset, int len, u32 data) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 382 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 383 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 384 | pr_debug | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 385 | ("fsl_local_config_write: index %d offset %8.8x data %8.8x\n", | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 386 | index, offset, data); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 387 | out_be32(priv->regs_win + offset, data); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 388 |  | 
|  | 389 | return 0; | 
|  | 390 | } | 
|  | 391 |  | 
|  | 392 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 393 | * fsl_rio_config_read - Generate a MPC85xx read maintenance transaction | 
| Randy Dunlap | 9941d94 | 2008-04-30 16:45:58 -0700 | [diff] [blame] | 394 | * @mport: RapidIO master port info | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 395 | * @index: ID of RapdiIO interface | 
|  | 396 | * @destid: Destination ID of transaction | 
|  | 397 | * @hopcount: Number of hops to target device | 
|  | 398 | * @offset: Offset into configuration space | 
|  | 399 | * @len: Length (in bytes) of the maintenance transaction | 
|  | 400 | * @val: Location to be read into | 
|  | 401 | * | 
|  | 402 | * Generates a MPC85xx read maintenance transaction. Returns %0 on | 
|  | 403 | * success or %-EINVAL on failure. | 
|  | 404 | */ | 
|  | 405 | static int | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 406 | fsl_rio_config_read(struct rio_mport *mport, int index, u16 destid, | 
|  | 407 | u8 hopcount, u32 offset, int len, u32 *val) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 408 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 409 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 410 | u8 *data; | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 411 | u32 rval, err = 0; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 412 |  | 
|  | 413 | pr_debug | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 414 | ("fsl_rio_config_read: index %d destid %d hopcount %d offset %8.8x len %d\n", | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 415 | index, destid, hopcount, offset, len); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 416 |  | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 417 | /* 16MB maintenance window possible */ | 
|  | 418 | /* allow only aligned access to maintenance registers */ | 
|  | 419 | if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len)) | 
|  | 420 | return -EINVAL; | 
|  | 421 |  | 
|  | 422 | out_be32(&priv->maint_atmu_regs->rowtar, | 
|  | 423 | (destid << 22) | (hopcount << 12) | (offset >> 12)); | 
|  | 424 | out_be32(&priv->maint_atmu_regs->rowtear,  (destid >> 10)); | 
|  | 425 |  | 
|  | 426 | data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1)); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 427 | switch (len) { | 
|  | 428 | case 1: | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 429 | __fsl_read_rio_config(rval, data, err, "lbz"); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 430 | break; | 
|  | 431 | case 2: | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 432 | __fsl_read_rio_config(rval, data, err, "lhz"); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 433 | break; | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 434 | case 4: | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 435 | __fsl_read_rio_config(rval, data, err, "lwz"); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 436 | break; | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 437 | default: | 
|  | 438 | return -EINVAL; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 439 | } | 
|  | 440 |  | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 441 | if (err) { | 
|  | 442 | pr_debug("RIO: cfg_read error %d for %x:%x:%x\n", | 
|  | 443 | err, destid, hopcount, offset); | 
|  | 444 | } | 
|  | 445 |  | 
|  | 446 | *val = rval; | 
|  | 447 |  | 
|  | 448 | return err; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 449 | } | 
|  | 450 |  | 
|  | 451 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 452 | * fsl_rio_config_write - Generate a MPC85xx write maintenance transaction | 
| Randy Dunlap | 9941d94 | 2008-04-30 16:45:58 -0700 | [diff] [blame] | 453 | * @mport: RapidIO master port info | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 454 | * @index: ID of RapdiIO interface | 
|  | 455 | * @destid: Destination ID of transaction | 
|  | 456 | * @hopcount: Number of hops to target device | 
|  | 457 | * @offset: Offset into configuration space | 
|  | 458 | * @len: Length (in bytes) of the maintenance transaction | 
|  | 459 | * @val: Value to be written | 
|  | 460 | * | 
|  | 461 | * Generates an MPC85xx write maintenance transaction. Returns %0 on | 
|  | 462 | * success or %-EINVAL on failure. | 
|  | 463 | */ | 
|  | 464 | static int | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 465 | fsl_rio_config_write(struct rio_mport *mport, int index, u16 destid, | 
|  | 466 | u8 hopcount, u32 offset, int len, u32 val) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 467 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 468 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 469 | u8 *data; | 
|  | 470 | pr_debug | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 471 | ("fsl_rio_config_write: index %d destid %d hopcount %d offset %8.8x len %d val %8.8x\n", | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 472 | index, destid, hopcount, offset, len, val); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 473 |  | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 474 | /* 16MB maintenance windows possible */ | 
|  | 475 | /* allow only aligned access to maintenance registers */ | 
|  | 476 | if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len)) | 
|  | 477 | return -EINVAL; | 
|  | 478 |  | 
|  | 479 | out_be32(&priv->maint_atmu_regs->rowtar, | 
|  | 480 | (destid << 22) | (hopcount << 12) | (offset >> 12)); | 
|  | 481 | out_be32(&priv->maint_atmu_regs->rowtear,  (destid >> 10)); | 
|  | 482 |  | 
|  | 483 | data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1)); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 484 | switch (len) { | 
|  | 485 | case 1: | 
|  | 486 | out_8((u8 *) data, val); | 
|  | 487 | break; | 
|  | 488 | case 2: | 
|  | 489 | out_be16((u16 *) data, val); | 
|  | 490 | break; | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 491 | case 4: | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 492 | out_be32((u32 *) data, val); | 
|  | 493 | break; | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 494 | default: | 
|  | 495 | return -EINVAL; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 496 | } | 
|  | 497 |  | 
|  | 498 | return 0; | 
|  | 499 | } | 
|  | 500 |  | 
|  | 501 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 502 | * fsl_add_outb_message - Add message to the MPC85xx outbound message queue | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 503 | * @mport: Master port with outbound message queue | 
|  | 504 | * @rdev: Target of outbound message | 
|  | 505 | * @mbox: Outbound mailbox | 
|  | 506 | * @buffer: Message to add to outbound queue | 
|  | 507 | * @len: Length of message | 
|  | 508 | * | 
|  | 509 | * Adds the @buffer message to the MPC85xx outbound message queue. Returns | 
|  | 510 | * %0 on success or %-EINVAL on failure. | 
|  | 511 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 512 | static int | 
|  | 513 | fsl_add_outb_message(struct rio_mport *mport, struct rio_dev *rdev, int mbox, | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 514 | void *buffer, size_t len) | 
|  | 515 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 516 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 517 | u32 omr; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 518 | struct rio_tx_desc *desc = (struct rio_tx_desc *)priv->msg_tx_ring.virt | 
|  | 519 | + priv->msg_tx_ring.tx_slot; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 520 | int ret = 0; | 
|  | 521 |  | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 522 | pr_debug("RIO: fsl_add_outb_message(): destid %4.4x mbox %d buffer " \ | 
|  | 523 | "%8.8x len %8.8x\n", rdev->destid, mbox, (int)buffer, len); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 524 |  | 
|  | 525 | if ((len < 8) || (len > RIO_MAX_MSG_SIZE)) { | 
|  | 526 | ret = -EINVAL; | 
|  | 527 | goto out; | 
|  | 528 | } | 
|  | 529 |  | 
|  | 530 | /* Copy and clear rest of buffer */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 531 | memcpy(priv->msg_tx_ring.virt_buffer[priv->msg_tx_ring.tx_slot], buffer, | 
|  | 532 | len); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 533 | if (len < (RIO_MAX_MSG_SIZE - 4)) | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 534 | memset(priv->msg_tx_ring.virt_buffer[priv->msg_tx_ring.tx_slot] | 
|  | 535 | + len, 0, RIO_MAX_MSG_SIZE - len); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 536 |  | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 537 | switch (mport->phy_type) { | 
|  | 538 | case RIO_PHY_PARALLEL: | 
|  | 539 | /* Set mbox field for message */ | 
|  | 540 | desc->dport = mbox & 0x3; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 541 |  | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 542 | /* Enable EOMI interrupt, set priority, and set destid */ | 
|  | 543 | desc->dattr = 0x28000000 | (rdev->destid << 2); | 
|  | 544 | break; | 
|  | 545 | case RIO_PHY_SERIAL: | 
|  | 546 | /* Set mbox field for message, and set destid */ | 
|  | 547 | desc->dport = (rdev->destid << 16) | (mbox & 0x3); | 
|  | 548 |  | 
|  | 549 | /* Enable EOMI interrupt and priority */ | 
|  | 550 | desc->dattr = 0x28000000; | 
|  | 551 | break; | 
|  | 552 | } | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 553 |  | 
|  | 554 | /* Set transfer size aligned to next power of 2 (in double words) */ | 
|  | 555 | desc->dwcnt = is_power_of_2(len) ? len : 1 << get_bitmask_order(len); | 
|  | 556 |  | 
|  | 557 | /* Set snooping and source buffer address */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 558 | desc->saddr = 0x00000004 | 
|  | 559 | | priv->msg_tx_ring.phys_buffer[priv->msg_tx_ring.tx_slot]; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 560 |  | 
|  | 561 | /* Increment enqueue pointer */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 562 | omr = in_be32(&priv->msg_regs->omr); | 
|  | 563 | out_be32(&priv->msg_regs->omr, omr | RIO_MSG_OMR_MUI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 564 |  | 
|  | 565 | /* Go to next descriptor */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 566 | if (++priv->msg_tx_ring.tx_slot == priv->msg_tx_ring.size) | 
|  | 567 | priv->msg_tx_ring.tx_slot = 0; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 568 |  | 
|  | 569 | out: | 
|  | 570 | return ret; | 
|  | 571 | } | 
|  | 572 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 573 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 574 | * fsl_rio_tx_handler - MPC85xx outbound message interrupt handler | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 575 | * @irq: Linux interrupt number | 
|  | 576 | * @dev_instance: Pointer to interrupt-specific data | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 577 | * | 
|  | 578 | * Handles outbound message interrupts. Executes a register outbound | 
| Simon Arlott | a8de5ce | 2007-05-12 05:42:54 +1000 | [diff] [blame] | 579 | * mailbox event handler and acks the interrupt occurrence. | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 580 | */ | 
|  | 581 | static irqreturn_t | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 582 | fsl_rio_tx_handler(int irq, void *dev_instance) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 583 | { | 
|  | 584 | int osr; | 
|  | 585 | struct rio_mport *port = (struct rio_mport *)dev_instance; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 586 | struct rio_priv *priv = port->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 587 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 588 | osr = in_be32(&priv->msg_regs->osr); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 589 |  | 
|  | 590 | if (osr & RIO_MSG_OSR_TE) { | 
|  | 591 | pr_info("RIO: outbound message transmission error\n"); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 592 | out_be32(&priv->msg_regs->osr, RIO_MSG_OSR_TE); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 593 | goto out; | 
|  | 594 | } | 
|  | 595 |  | 
|  | 596 | if (osr & RIO_MSG_OSR_QOI) { | 
|  | 597 | pr_info("RIO: outbound message queue overflow\n"); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 598 | out_be32(&priv->msg_regs->osr, RIO_MSG_OSR_QOI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 599 | goto out; | 
|  | 600 | } | 
|  | 601 |  | 
|  | 602 | if (osr & RIO_MSG_OSR_EOMI) { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 603 | u32 dqp = in_be32(&priv->msg_regs->odqdpar); | 
|  | 604 | int slot = (dqp - priv->msg_tx_ring.phys) >> 5; | 
|  | 605 | port->outb_msg[0].mcback(port, priv->msg_tx_ring.dev_id, -1, | 
|  | 606 | slot); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 607 |  | 
|  | 608 | /* Ack the end-of-message interrupt */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 609 | out_be32(&priv->msg_regs->osr, RIO_MSG_OSR_EOMI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 610 | } | 
|  | 611 |  | 
|  | 612 | out: | 
|  | 613 | return IRQ_HANDLED; | 
|  | 614 | } | 
|  | 615 |  | 
|  | 616 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 617 | * fsl_open_outb_mbox - Initialize MPC85xx outbound mailbox | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 618 | * @mport: Master port implementing the outbound message unit | 
| Matt Porter | 6978bbc | 2005-11-07 01:00:20 -0800 | [diff] [blame] | 619 | * @dev_id: Device specific pointer to pass on event | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 620 | * @mbox: Mailbox to open | 
|  | 621 | * @entries: Number of entries in the outbound mailbox ring | 
|  | 622 | * | 
|  | 623 | * Initializes buffer ring, request the outbound message interrupt, | 
|  | 624 | * and enables the outbound message unit. Returns %0 on success and | 
|  | 625 | * %-EINVAL or %-ENOMEM on failure. | 
|  | 626 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 627 | static int | 
|  | 628 | fsl_open_outb_mbox(struct rio_mport *mport, void *dev_id, int mbox, int entries) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 629 | { | 
|  | 630 | int i, j, rc = 0; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 631 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 632 |  | 
|  | 633 | if ((entries < RIO_MIN_TX_RING_SIZE) || | 
|  | 634 | (entries > RIO_MAX_TX_RING_SIZE) || (!is_power_of_2(entries))) { | 
|  | 635 | rc = -EINVAL; | 
|  | 636 | goto out; | 
|  | 637 | } | 
|  | 638 |  | 
|  | 639 | /* Initialize shadow copy ring */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 640 | priv->msg_tx_ring.dev_id = dev_id; | 
|  | 641 | priv->msg_tx_ring.size = entries; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 642 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 643 | for (i = 0; i < priv->msg_tx_ring.size; i++) { | 
|  | 644 | priv->msg_tx_ring.virt_buffer[i] = | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 645 | dma_alloc_coherent(priv->dev, RIO_MSG_BUFFER_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 646 | &priv->msg_tx_ring.phys_buffer[i], GFP_KERNEL); | 
|  | 647 | if (!priv->msg_tx_ring.virt_buffer[i]) { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 648 | rc = -ENOMEM; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 649 | for (j = 0; j < priv->msg_tx_ring.size; j++) | 
|  | 650 | if (priv->msg_tx_ring.virt_buffer[j]) | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 651 | dma_free_coherent(priv->dev, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 652 | RIO_MSG_BUFFER_SIZE, | 
|  | 653 | priv->msg_tx_ring. | 
|  | 654 | virt_buffer[j], | 
|  | 655 | priv->msg_tx_ring. | 
|  | 656 | phys_buffer[j]); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 657 | goto out; | 
|  | 658 | } | 
|  | 659 | } | 
|  | 660 |  | 
|  | 661 | /* Initialize outbound message descriptor ring */ | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 662 | priv->msg_tx_ring.virt = dma_alloc_coherent(priv->dev, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 663 | priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE, | 
|  | 664 | &priv->msg_tx_ring.phys, GFP_KERNEL); | 
|  | 665 | if (!priv->msg_tx_ring.virt) { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 666 | rc = -ENOMEM; | 
|  | 667 | goto out_dma; | 
|  | 668 | } | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 669 | memset(priv->msg_tx_ring.virt, 0, | 
|  | 670 | priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE); | 
|  | 671 | priv->msg_tx_ring.tx_slot = 0; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 672 |  | 
|  | 673 | /* Point dequeue/enqueue pointers at first entry in ring */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 674 | out_be32(&priv->msg_regs->odqdpar, priv->msg_tx_ring.phys); | 
|  | 675 | out_be32(&priv->msg_regs->odqepar, priv->msg_tx_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 676 |  | 
|  | 677 | /* Configure for snooping */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 678 | out_be32(&priv->msg_regs->osar, 0x00000004); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 679 |  | 
|  | 680 | /* Clear interrupt status */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 681 | out_be32(&priv->msg_regs->osr, 0x000000b3); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 682 |  | 
|  | 683 | /* Hook up outbound message handler */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 684 | rc = request_irq(IRQ_RIO_TX(mport), fsl_rio_tx_handler, 0, | 
|  | 685 | "msg_tx", (void *)mport); | 
|  | 686 | if (rc < 0) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 687 | goto out_irq; | 
|  | 688 |  | 
|  | 689 | /* | 
|  | 690 | * Configure outbound message unit | 
|  | 691 | *      Snooping | 
|  | 692 | *      Interrupts (all enabled, except QEIE) | 
|  | 693 | *      Chaining mode | 
|  | 694 | *      Disable | 
|  | 695 | */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 696 | out_be32(&priv->msg_regs->omr, 0x00100220); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 697 |  | 
|  | 698 | /* Set number of entries */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 699 | out_be32(&priv->msg_regs->omr, | 
|  | 700 | in_be32(&priv->msg_regs->omr) | | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 701 | ((get_bitmask_order(entries) - 2) << 12)); | 
|  | 702 |  | 
|  | 703 | /* Now enable the unit */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 704 | out_be32(&priv->msg_regs->omr, in_be32(&priv->msg_regs->omr) | 0x1); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 705 |  | 
|  | 706 | out: | 
|  | 707 | return rc; | 
|  | 708 |  | 
|  | 709 | out_irq: | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 710 | dma_free_coherent(priv->dev, | 
|  | 711 | priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 712 | priv->msg_tx_ring.virt, priv->msg_tx_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 713 |  | 
|  | 714 | out_dma: | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 715 | for (i = 0; i < priv->msg_tx_ring.size; i++) | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 716 | dma_free_coherent(priv->dev, RIO_MSG_BUFFER_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 717 | priv->msg_tx_ring.virt_buffer[i], | 
|  | 718 | priv->msg_tx_ring.phys_buffer[i]); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 719 |  | 
|  | 720 | return rc; | 
|  | 721 | } | 
|  | 722 |  | 
|  | 723 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 724 | * fsl_close_outb_mbox - Shut down MPC85xx outbound mailbox | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 725 | * @mport: Master port implementing the outbound message unit | 
|  | 726 | * @mbox: Mailbox to close | 
|  | 727 | * | 
|  | 728 | * Disables the outbound message unit, free all buffers, and | 
|  | 729 | * frees the outbound message interrupt. | 
|  | 730 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 731 | static void fsl_close_outb_mbox(struct rio_mport *mport, int mbox) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 732 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 733 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 734 | /* Disable inbound message unit */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 735 | out_be32(&priv->msg_regs->omr, 0); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 736 |  | 
|  | 737 | /* Free ring */ | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 738 | dma_free_coherent(priv->dev, | 
|  | 739 | priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 740 | priv->msg_tx_ring.virt, priv->msg_tx_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 741 |  | 
|  | 742 | /* Free interrupt */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 743 | free_irq(IRQ_RIO_TX(mport), (void *)mport); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 744 | } | 
|  | 745 |  | 
|  | 746 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 747 | * fsl_rio_rx_handler - MPC85xx inbound message interrupt handler | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 748 | * @irq: Linux interrupt number | 
|  | 749 | * @dev_instance: Pointer to interrupt-specific data | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 750 | * | 
|  | 751 | * Handles inbound message interrupts. Executes a registered inbound | 
| Simon Arlott | a8de5ce | 2007-05-12 05:42:54 +1000 | [diff] [blame] | 752 | * mailbox event handler and acks the interrupt occurrence. | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 753 | */ | 
|  | 754 | static irqreturn_t | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 755 | fsl_rio_rx_handler(int irq, void *dev_instance) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 756 | { | 
|  | 757 | int isr; | 
|  | 758 | struct rio_mport *port = (struct rio_mport *)dev_instance; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 759 | struct rio_priv *priv = port->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 760 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 761 | isr = in_be32(&priv->msg_regs->isr); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 762 |  | 
|  | 763 | if (isr & RIO_MSG_ISR_TE) { | 
|  | 764 | pr_info("RIO: inbound message reception error\n"); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 765 | out_be32((void *)&priv->msg_regs->isr, RIO_MSG_ISR_TE); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 766 | goto out; | 
|  | 767 | } | 
|  | 768 |  | 
|  | 769 | /* XXX Need to check/dispatch until queue empty */ | 
|  | 770 | if (isr & RIO_MSG_ISR_DIQI) { | 
|  | 771 | /* | 
|  | 772 | * We implement *only* mailbox 0, but can receive messages | 
|  | 773 | * for any mailbox/letter to that mailbox destination. So, | 
|  | 774 | * make the callback with an unknown/invalid mailbox number | 
|  | 775 | * argument. | 
|  | 776 | */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 777 | port->inb_msg[0].mcback(port, priv->msg_rx_ring.dev_id, -1, -1); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 778 |  | 
|  | 779 | /* Ack the queueing interrupt */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 780 | out_be32(&priv->msg_regs->isr, RIO_MSG_ISR_DIQI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 781 | } | 
|  | 782 |  | 
|  | 783 | out: | 
|  | 784 | return IRQ_HANDLED; | 
|  | 785 | } | 
|  | 786 |  | 
|  | 787 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 788 | * fsl_open_inb_mbox - Initialize MPC85xx inbound mailbox | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 789 | * @mport: Master port implementing the inbound message unit | 
| Matt Porter | 6978bbc | 2005-11-07 01:00:20 -0800 | [diff] [blame] | 790 | * @dev_id: Device specific pointer to pass on event | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 791 | * @mbox: Mailbox to open | 
|  | 792 | * @entries: Number of entries in the inbound mailbox ring | 
|  | 793 | * | 
|  | 794 | * Initializes buffer ring, request the inbound message interrupt, | 
|  | 795 | * and enables the inbound message unit. Returns %0 on success | 
|  | 796 | * and %-EINVAL or %-ENOMEM on failure. | 
|  | 797 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 798 | static int | 
|  | 799 | fsl_open_inb_mbox(struct rio_mport *mport, void *dev_id, int mbox, int entries) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 800 | { | 
|  | 801 | int i, rc = 0; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 802 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 803 |  | 
|  | 804 | if ((entries < RIO_MIN_RX_RING_SIZE) || | 
|  | 805 | (entries > RIO_MAX_RX_RING_SIZE) || (!is_power_of_2(entries))) { | 
|  | 806 | rc = -EINVAL; | 
|  | 807 | goto out; | 
|  | 808 | } | 
|  | 809 |  | 
|  | 810 | /* Initialize client buffer ring */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 811 | priv->msg_rx_ring.dev_id = dev_id; | 
|  | 812 | priv->msg_rx_ring.size = entries; | 
|  | 813 | priv->msg_rx_ring.rx_slot = 0; | 
|  | 814 | for (i = 0; i < priv->msg_rx_ring.size; i++) | 
|  | 815 | priv->msg_rx_ring.virt_buffer[i] = NULL; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 816 |  | 
|  | 817 | /* Initialize inbound message ring */ | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 818 | priv->msg_rx_ring.virt = dma_alloc_coherent(priv->dev, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 819 | priv->msg_rx_ring.size * RIO_MAX_MSG_SIZE, | 
|  | 820 | &priv->msg_rx_ring.phys, GFP_KERNEL); | 
|  | 821 | if (!priv->msg_rx_ring.virt) { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 822 | rc = -ENOMEM; | 
|  | 823 | goto out; | 
|  | 824 | } | 
|  | 825 |  | 
|  | 826 | /* Point dequeue/enqueue pointers at first entry in ring */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 827 | out_be32(&priv->msg_regs->ifqdpar, (u32) priv->msg_rx_ring.phys); | 
|  | 828 | out_be32(&priv->msg_regs->ifqepar, (u32) priv->msg_rx_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 829 |  | 
|  | 830 | /* Clear interrupt status */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 831 | out_be32(&priv->msg_regs->isr, 0x00000091); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 832 |  | 
|  | 833 | /* Hook up inbound message handler */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 834 | rc = request_irq(IRQ_RIO_RX(mport), fsl_rio_rx_handler, 0, | 
|  | 835 | "msg_rx", (void *)mport); | 
|  | 836 | if (rc < 0) { | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 837 | dma_free_coherent(priv->dev, RIO_MSG_BUFFER_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 838 | priv->msg_tx_ring.virt_buffer[i], | 
|  | 839 | priv->msg_tx_ring.phys_buffer[i]); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 840 | goto out; | 
|  | 841 | } | 
|  | 842 |  | 
|  | 843 | /* | 
|  | 844 | * Configure inbound message unit: | 
|  | 845 | *      Snooping | 
|  | 846 | *      4KB max message size | 
|  | 847 | *      Unmask all interrupt sources | 
|  | 848 | *      Disable | 
|  | 849 | */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 850 | out_be32(&priv->msg_regs->imr, 0x001b0060); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 851 |  | 
|  | 852 | /* Set number of queue entries */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 853 | setbits32(&priv->msg_regs->imr, (get_bitmask_order(entries) - 2) << 12); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 854 |  | 
|  | 855 | /* Now enable the unit */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 856 | setbits32(&priv->msg_regs->imr, 0x1); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 857 |  | 
|  | 858 | out: | 
|  | 859 | return rc; | 
|  | 860 | } | 
|  | 861 |  | 
|  | 862 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 863 | * fsl_close_inb_mbox - Shut down MPC85xx inbound mailbox | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 864 | * @mport: Master port implementing the inbound message unit | 
|  | 865 | * @mbox: Mailbox to close | 
|  | 866 | * | 
|  | 867 | * Disables the inbound message unit, free all buffers, and | 
|  | 868 | * frees the inbound message interrupt. | 
|  | 869 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 870 | static void fsl_close_inb_mbox(struct rio_mport *mport, int mbox) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 871 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 872 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 873 | /* Disable inbound message unit */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 874 | out_be32(&priv->msg_regs->imr, 0); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 875 |  | 
|  | 876 | /* Free ring */ | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 877 | dma_free_coherent(priv->dev, priv->msg_rx_ring.size * RIO_MAX_MSG_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 878 | priv->msg_rx_ring.virt, priv->msg_rx_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 879 |  | 
|  | 880 | /* Free interrupt */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 881 | free_irq(IRQ_RIO_RX(mport), (void *)mport); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 882 | } | 
|  | 883 |  | 
|  | 884 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 885 | * fsl_add_inb_buffer - Add buffer to the MPC85xx inbound message queue | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 886 | * @mport: Master port implementing the inbound message unit | 
|  | 887 | * @mbox: Inbound mailbox number | 
|  | 888 | * @buf: Buffer to add to inbound queue | 
|  | 889 | * | 
|  | 890 | * Adds the @buf buffer to the MPC85xx inbound message queue. Returns | 
|  | 891 | * %0 on success or %-EINVAL on failure. | 
|  | 892 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 893 | static int fsl_add_inb_buffer(struct rio_mport *mport, int mbox, void *buf) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 894 | { | 
|  | 895 | int rc = 0; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 896 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 897 |  | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 898 | pr_debug("RIO: fsl_add_inb_buffer(), msg_rx_ring.rx_slot %d\n", | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 899 | priv->msg_rx_ring.rx_slot); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 900 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 901 | if (priv->msg_rx_ring.virt_buffer[priv->msg_rx_ring.rx_slot]) { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 902 | printk(KERN_ERR | 
|  | 903 | "RIO: error adding inbound buffer %d, buffer exists\n", | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 904 | priv->msg_rx_ring.rx_slot); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 905 | rc = -EINVAL; | 
|  | 906 | goto out; | 
|  | 907 | } | 
|  | 908 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 909 | priv->msg_rx_ring.virt_buffer[priv->msg_rx_ring.rx_slot] = buf; | 
|  | 910 | if (++priv->msg_rx_ring.rx_slot == priv->msg_rx_ring.size) | 
|  | 911 | priv->msg_rx_ring.rx_slot = 0; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 912 |  | 
|  | 913 | out: | 
|  | 914 | return rc; | 
|  | 915 | } | 
|  | 916 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 917 | /** | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 918 | * fsl_get_inb_message - Fetch inbound message from the MPC85xx message unit | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 919 | * @mport: Master port implementing the inbound message unit | 
|  | 920 | * @mbox: Inbound mailbox number | 
|  | 921 | * | 
|  | 922 | * Gets the next available inbound message from the inbound message queue. | 
|  | 923 | * A pointer to the message is returned on success or NULL on failure. | 
|  | 924 | */ | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 925 | static void *fsl_get_inb_message(struct rio_mport *mport, int mbox) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 926 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 927 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 928 | u32 phys_buf, virt_buf; | 
|  | 929 | void *buf = NULL; | 
|  | 930 | int buf_idx; | 
|  | 931 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 932 | phys_buf = in_be32(&priv->msg_regs->ifqdpar); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 933 |  | 
|  | 934 | /* If no more messages, then bail out */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 935 | if (phys_buf == in_be32(&priv->msg_regs->ifqepar)) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 936 | goto out2; | 
|  | 937 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 938 | virt_buf = (u32) priv->msg_rx_ring.virt + (phys_buf | 
|  | 939 | - priv->msg_rx_ring.phys); | 
|  | 940 | buf_idx = (phys_buf - priv->msg_rx_ring.phys) / RIO_MAX_MSG_SIZE; | 
|  | 941 | buf = priv->msg_rx_ring.virt_buffer[buf_idx]; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 942 |  | 
|  | 943 | if (!buf) { | 
|  | 944 | printk(KERN_ERR | 
|  | 945 | "RIO: inbound message copy failed, no buffers\n"); | 
|  | 946 | goto out1; | 
|  | 947 | } | 
|  | 948 |  | 
|  | 949 | /* Copy max message size, caller is expected to allocate that big */ | 
|  | 950 | memcpy(buf, (void *)virt_buf, RIO_MAX_MSG_SIZE); | 
|  | 951 |  | 
|  | 952 | /* Clear the available buffer */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 953 | priv->msg_rx_ring.virt_buffer[buf_idx] = NULL; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 954 |  | 
|  | 955 | out1: | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 956 | setbits32(&priv->msg_regs->imr, RIO_MSG_IMR_MI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 957 |  | 
|  | 958 | out2: | 
|  | 959 | return buf; | 
|  | 960 | } | 
|  | 961 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 962 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 963 | * fsl_rio_dbell_handler - MPC85xx doorbell interrupt handler | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 964 | * @irq: Linux interrupt number | 
|  | 965 | * @dev_instance: Pointer to interrupt-specific data | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 966 | * | 
|  | 967 | * Handles doorbell interrupts. Parses a list of registered | 
|  | 968 | * doorbell event handlers and executes a matching event handler. | 
|  | 969 | */ | 
|  | 970 | static irqreturn_t | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 971 | fsl_rio_dbell_handler(int irq, void *dev_instance) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 972 | { | 
|  | 973 | int dsr; | 
|  | 974 | struct rio_mport *port = (struct rio_mport *)dev_instance; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 975 | struct rio_priv *priv = port->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 976 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 977 | dsr = in_be32(&priv->msg_regs->dsr); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 978 |  | 
|  | 979 | if (dsr & DOORBELL_DSR_TE) { | 
|  | 980 | pr_info("RIO: doorbell reception error\n"); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 981 | out_be32(&priv->msg_regs->dsr, DOORBELL_DSR_TE); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 982 | goto out; | 
|  | 983 | } | 
|  | 984 |  | 
|  | 985 | if (dsr & DOORBELL_DSR_QFI) { | 
|  | 986 | pr_info("RIO: doorbell queue full\n"); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 987 | out_be32(&priv->msg_regs->dsr, DOORBELL_DSR_QFI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 988 | } | 
|  | 989 |  | 
|  | 990 | /* XXX Need to check/dispatch until queue empty */ | 
|  | 991 | if (dsr & DOORBELL_DSR_DIQI) { | 
|  | 992 | u32 dmsg = | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 993 | (u32) priv->dbell_ring.virt + | 
|  | 994 | (in_be32(&priv->msg_regs->dqdpar) & 0xfff); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 995 | struct rio_dbell *dbell; | 
|  | 996 | int found = 0; | 
|  | 997 |  | 
|  | 998 | pr_debug | 
|  | 999 | ("RIO: processing doorbell, sid %2.2x tid %2.2x info %4.4x\n", | 
|  | 1000 | DBELL_SID(dmsg), DBELL_TID(dmsg), DBELL_INF(dmsg)); | 
|  | 1001 |  | 
|  | 1002 | list_for_each_entry(dbell, &port->dbells, node) { | 
|  | 1003 | if ((dbell->res->start <= DBELL_INF(dmsg)) && | 
|  | 1004 | (dbell->res->end >= DBELL_INF(dmsg))) { | 
|  | 1005 | found = 1; | 
|  | 1006 | break; | 
|  | 1007 | } | 
|  | 1008 | } | 
|  | 1009 | if (found) { | 
| Matt Porter | 6978bbc | 2005-11-07 01:00:20 -0800 | [diff] [blame] | 1010 | dbell->dinb(port, dbell->dev_id, DBELL_SID(dmsg), DBELL_TID(dmsg), | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1011 | DBELL_INF(dmsg)); | 
|  | 1012 | } else { | 
|  | 1013 | pr_debug | 
|  | 1014 | ("RIO: spurious doorbell, sid %2.2x tid %2.2x info %4.4x\n", | 
|  | 1015 | DBELL_SID(dmsg), DBELL_TID(dmsg), DBELL_INF(dmsg)); | 
|  | 1016 | } | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1017 | setbits32(&priv->msg_regs->dmr, DOORBELL_DMR_DI); | 
|  | 1018 | out_be32(&priv->msg_regs->dsr, DOORBELL_DSR_DIQI); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1019 | } | 
|  | 1020 |  | 
|  | 1021 | out: | 
|  | 1022 | return IRQ_HANDLED; | 
|  | 1023 | } | 
|  | 1024 |  | 
|  | 1025 | /** | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 1026 | * fsl_rio_doorbell_init - MPC85xx doorbell interface init | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1027 | * @mport: Master port implementing the inbound doorbell unit | 
|  | 1028 | * | 
|  | 1029 | * Initializes doorbell unit hardware and inbound DMA buffer | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 1030 | * ring. Called from fsl_rio_setup(). Returns %0 on success | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1031 | * or %-ENOMEM on failure. | 
|  | 1032 | */ | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 1033 | static int fsl_rio_doorbell_init(struct rio_mport *mport) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1034 | { | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1035 | struct rio_priv *priv = mport->priv; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1036 | int rc = 0; | 
|  | 1037 |  | 
|  | 1038 | /* Map outbound doorbell window immediately after maintenance window */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1039 | priv->dbell_win = ioremap(mport->iores.start + RIO_MAINT_WIN_SIZE, | 
|  | 1040 | RIO_DBELL_WIN_SIZE); | 
|  | 1041 | if (!priv->dbell_win) { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1042 | printk(KERN_ERR | 
|  | 1043 | "RIO: unable to map outbound doorbell window\n"); | 
|  | 1044 | rc = -ENOMEM; | 
|  | 1045 | goto out; | 
|  | 1046 | } | 
|  | 1047 |  | 
|  | 1048 | /* Initialize inbound doorbells */ | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 1049 | priv->dbell_ring.virt = dma_alloc_coherent(priv->dev, 512 * | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1050 | DOORBELL_MESSAGE_SIZE, &priv->dbell_ring.phys, GFP_KERNEL); | 
|  | 1051 | if (!priv->dbell_ring.virt) { | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1052 | printk(KERN_ERR "RIO: unable allocate inbound doorbell ring\n"); | 
|  | 1053 | rc = -ENOMEM; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1054 | iounmap(priv->dbell_win); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1055 | goto out; | 
|  | 1056 | } | 
|  | 1057 |  | 
|  | 1058 | /* Point dequeue/enqueue pointers at first entry in ring */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1059 | out_be32(&priv->msg_regs->dqdpar, (u32) priv->dbell_ring.phys); | 
|  | 1060 | out_be32(&priv->msg_regs->dqepar, (u32) priv->dbell_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1061 |  | 
|  | 1062 | /* Clear interrupt status */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1063 | out_be32(&priv->msg_regs->dsr, 0x00000091); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1064 |  | 
|  | 1065 | /* Hook up doorbell handler */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1066 | rc = request_irq(IRQ_RIO_BELL(mport), fsl_rio_dbell_handler, 0, | 
|  | 1067 | "dbell_rx", (void *)mport); | 
|  | 1068 | if (rc < 0) { | 
|  | 1069 | iounmap(priv->dbell_win); | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 1070 | dma_free_coherent(priv->dev, 512 * DOORBELL_MESSAGE_SIZE, | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1071 | priv->dbell_ring.virt, priv->dbell_ring.phys); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1072 | printk(KERN_ERR | 
|  | 1073 | "MPC85xx RIO: unable to request inbound doorbell irq"); | 
|  | 1074 | goto out; | 
|  | 1075 | } | 
|  | 1076 |  | 
|  | 1077 | /* Configure doorbells for snooping, 512 entries, and enable */ | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1078 | out_be32(&priv->msg_regs->dmr, 0x00108161); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1079 |  | 
|  | 1080 | out: | 
|  | 1081 | return rc; | 
|  | 1082 | } | 
|  | 1083 |  | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 1084 | static void port_error_handler(struct rio_mport *port, int offset) | 
|  | 1085 | { | 
|  | 1086 | /*XXX: Error recovery is not implemented, we just clear errors */ | 
|  | 1087 | out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), 0); | 
|  | 1088 |  | 
|  | 1089 | if (offset == 0) { | 
|  | 1090 | out_be32((u32 *)(rio_regs_win + RIO_PORT1_EDCSR), 0); | 
|  | 1091 | out_be32((u32 *)(rio_regs_win + RIO_PORT1_IECSR), 0); | 
|  | 1092 | out_be32((u32 *)(rio_regs_win + RIO_ESCSR), ESCSR_CLEAR); | 
|  | 1093 | } else { | 
|  | 1094 | out_be32((u32 *)(rio_regs_win + RIO_PORT2_EDCSR), 0); | 
|  | 1095 | out_be32((u32 *)(rio_regs_win + RIO_PORT2_IECSR), 0); | 
|  | 1096 | out_be32((u32 *)(rio_regs_win + RIO_PORT2_ESCSR), ESCSR_CLEAR); | 
|  | 1097 | } | 
|  | 1098 | } | 
|  | 1099 |  | 
|  | 1100 | static void msg_unit_error_handler(struct rio_mport *port) | 
|  | 1101 | { | 
|  | 1102 | struct rio_priv *priv = port->priv; | 
|  | 1103 |  | 
|  | 1104 | /*XXX: Error recovery is not implemented, we just clear errors */ | 
|  | 1105 | out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), 0); | 
|  | 1106 |  | 
|  | 1107 | out_be32((u32 *)(rio_regs_win + RIO_IM0SR), IMSR_CLEAR); | 
|  | 1108 | out_be32((u32 *)(rio_regs_win + RIO_IM1SR), IMSR_CLEAR); | 
|  | 1109 | out_be32((u32 *)(rio_regs_win + RIO_OM0SR), OMSR_CLEAR); | 
|  | 1110 | out_be32((u32 *)(rio_regs_win + RIO_OM1SR), OMSR_CLEAR); | 
|  | 1111 |  | 
|  | 1112 | out_be32(&priv->msg_regs->odsr, ODSR_CLEAR); | 
|  | 1113 | out_be32(&priv->msg_regs->dsr, IDSR_CLEAR); | 
|  | 1114 |  | 
|  | 1115 | out_be32(&priv->msg_regs->pwsr, IPWSR_CLEAR); | 
|  | 1116 | } | 
|  | 1117 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1118 | /** | 
|  | 1119 | * fsl_rio_port_write_handler - MPC85xx port write interrupt handler | 
|  | 1120 | * @irq: Linux interrupt number | 
|  | 1121 | * @dev_instance: Pointer to interrupt-specific data | 
|  | 1122 | * | 
|  | 1123 | * Handles port write interrupts. Parses a list of registered | 
|  | 1124 | * port write event handlers and executes a matching event handler. | 
|  | 1125 | */ | 
|  | 1126 | static irqreturn_t | 
|  | 1127 | fsl_rio_port_write_handler(int irq, void *dev_instance) | 
|  | 1128 | { | 
|  | 1129 | u32 ipwmr, ipwsr; | 
|  | 1130 | struct rio_mport *port = (struct rio_mport *)dev_instance; | 
|  | 1131 | struct rio_priv *priv = port->priv; | 
|  | 1132 | u32 epwisr, tmp; | 
|  | 1133 |  | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 1134 | epwisr = in_be32(priv->regs_win + RIO_EPWISR); | 
|  | 1135 | if (!(epwisr & RIO_EPWISR_PW)) | 
|  | 1136 | goto pw_done; | 
|  | 1137 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1138 | ipwmr = in_be32(&priv->msg_regs->pwmr); | 
|  | 1139 | ipwsr = in_be32(&priv->msg_regs->pwsr); | 
|  | 1140 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1141 | #ifdef DEBUG_PW | 
|  | 1142 | pr_debug("PW Int->IPWMR: 0x%08x IPWSR: 0x%08x (", ipwmr, ipwsr); | 
|  | 1143 | if (ipwsr & RIO_IPWSR_QF) | 
|  | 1144 | pr_debug(" QF"); | 
|  | 1145 | if (ipwsr & RIO_IPWSR_TE) | 
|  | 1146 | pr_debug(" TE"); | 
|  | 1147 | if (ipwsr & RIO_IPWSR_QFI) | 
|  | 1148 | pr_debug(" QFI"); | 
|  | 1149 | if (ipwsr & RIO_IPWSR_PWD) | 
|  | 1150 | pr_debug(" PWD"); | 
|  | 1151 | if (ipwsr & RIO_IPWSR_PWB) | 
|  | 1152 | pr_debug(" PWB"); | 
|  | 1153 | pr_debug(" )\n"); | 
|  | 1154 | #endif | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1155 | /* Schedule deferred processing if PW was received */ | 
|  | 1156 | if (ipwsr & RIO_IPWSR_QFI) { | 
|  | 1157 | /* Save PW message (if there is room in FIFO), | 
|  | 1158 | * otherwise discard it. | 
|  | 1159 | */ | 
|  | 1160 | if (kfifo_avail(&priv->pw_fifo) >= RIO_PW_MSG_SIZE) { | 
|  | 1161 | priv->port_write_msg.msg_count++; | 
|  | 1162 | kfifo_in(&priv->pw_fifo, priv->port_write_msg.virt, | 
|  | 1163 | RIO_PW_MSG_SIZE); | 
|  | 1164 | } else { | 
|  | 1165 | priv->port_write_msg.discard_count++; | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 1166 | pr_debug("RIO: ISR Discarded Port-Write Msg(s) (%d)\n", | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1167 | priv->port_write_msg.discard_count); | 
|  | 1168 | } | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 1169 | /* Clear interrupt and issue Clear Queue command. This allows | 
|  | 1170 | * another port-write to be received. | 
|  | 1171 | */ | 
|  | 1172 | out_be32(&priv->msg_regs->pwsr,	RIO_IPWSR_QFI); | 
|  | 1173 | out_be32(&priv->msg_regs->pwmr, ipwmr | RIO_IPWMR_CQ); | 
|  | 1174 |  | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1175 | schedule_work(&priv->pw_work); | 
|  | 1176 | } | 
|  | 1177 |  | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 1178 | if ((ipwmr & RIO_IPWMR_EIE) && (ipwsr & RIO_IPWSR_TE)) { | 
|  | 1179 | priv->port_write_msg.err_count++; | 
|  | 1180 | pr_debug("RIO: Port-Write Transaction Err (%d)\n", | 
|  | 1181 | priv->port_write_msg.err_count); | 
|  | 1182 | /* Clear Transaction Error: port-write controller should be | 
|  | 1183 | * disabled when clearing this error | 
|  | 1184 | */ | 
|  | 1185 | out_be32(&priv->msg_regs->pwmr, ipwmr & ~RIO_IPWMR_PWE); | 
|  | 1186 | out_be32(&priv->msg_regs->pwsr,	RIO_IPWSR_TE); | 
|  | 1187 | out_be32(&priv->msg_regs->pwmr, ipwmr); | 
|  | 1188 | } | 
|  | 1189 |  | 
|  | 1190 | if (ipwsr & RIO_IPWSR_PWD) { | 
|  | 1191 | priv->port_write_msg.discard_count++; | 
|  | 1192 | pr_debug("RIO: Port Discarded Port-Write Msg(s) (%d)\n", | 
|  | 1193 | priv->port_write_msg.discard_count); | 
|  | 1194 | out_be32(&priv->msg_regs->pwsr, RIO_IPWSR_PWD); | 
|  | 1195 | } | 
|  | 1196 |  | 
|  | 1197 | pw_done: | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 1198 | if (epwisr & RIO_EPWISR_PINT1) { | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 1199 | tmp = in_be32(priv->regs_win + RIO_LTLEDCSR); | 
|  | 1200 | pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp); | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 1201 | port_error_handler(port, 0); | 
|  | 1202 | } | 
|  | 1203 |  | 
|  | 1204 | if (epwisr & RIO_EPWISR_PINT2) { | 
|  | 1205 | tmp = in_be32(priv->regs_win + RIO_LTLEDCSR); | 
|  | 1206 | pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp); | 
|  | 1207 | port_error_handler(port, 1); | 
|  | 1208 | } | 
|  | 1209 |  | 
|  | 1210 | if (epwisr & RIO_EPWISR_MU) { | 
|  | 1211 | tmp = in_be32(priv->regs_win + RIO_LTLEDCSR); | 
|  | 1212 | pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp); | 
|  | 1213 | msg_unit_error_handler(port); | 
| Alexandre Bounine | 93e2cbd | 2010-10-27 15:34:28 -0700 | [diff] [blame] | 1214 | } | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1215 |  | 
|  | 1216 | return IRQ_HANDLED; | 
|  | 1217 | } | 
|  | 1218 |  | 
|  | 1219 | static void fsl_pw_dpc(struct work_struct *work) | 
|  | 1220 | { | 
|  | 1221 | struct rio_priv *priv = container_of(work, struct rio_priv, pw_work); | 
|  | 1222 | unsigned long flags; | 
|  | 1223 | u32 msg_buffer[RIO_PW_MSG_SIZE/sizeof(u32)]; | 
|  | 1224 |  | 
|  | 1225 | /* | 
|  | 1226 | * Process port-write messages | 
|  | 1227 | */ | 
|  | 1228 | spin_lock_irqsave(&priv->pw_fifo_lock, flags); | 
|  | 1229 | while (kfifo_out(&priv->pw_fifo, (unsigned char *)msg_buffer, | 
|  | 1230 | RIO_PW_MSG_SIZE)) { | 
|  | 1231 | /* Process one message */ | 
|  | 1232 | spin_unlock_irqrestore(&priv->pw_fifo_lock, flags); | 
|  | 1233 | #ifdef DEBUG_PW | 
|  | 1234 | { | 
|  | 1235 | u32 i; | 
|  | 1236 | pr_debug("%s : Port-Write Message:", __func__); | 
|  | 1237 | for (i = 0; i < RIO_PW_MSG_SIZE/sizeof(u32); i++) { | 
|  | 1238 | if ((i%4) == 0) | 
|  | 1239 | pr_debug("\n0x%02x: 0x%08x", i*4, | 
|  | 1240 | msg_buffer[i]); | 
|  | 1241 | else | 
|  | 1242 | pr_debug(" 0x%08x", msg_buffer[i]); | 
|  | 1243 | } | 
|  | 1244 | pr_debug("\n"); | 
|  | 1245 | } | 
|  | 1246 | #endif | 
|  | 1247 | /* Pass the port-write message to RIO core for processing */ | 
|  | 1248 | rio_inb_pwrite_handler((union rio_pw_msg *)msg_buffer); | 
|  | 1249 | spin_lock_irqsave(&priv->pw_fifo_lock, flags); | 
|  | 1250 | } | 
|  | 1251 | spin_unlock_irqrestore(&priv->pw_fifo_lock, flags); | 
|  | 1252 | } | 
|  | 1253 |  | 
|  | 1254 | /** | 
|  | 1255 | * fsl_rio_pw_enable - enable/disable port-write interface init | 
|  | 1256 | * @mport: Master port implementing the port write unit | 
|  | 1257 | * @enable:    1=enable; 0=disable port-write message handling | 
|  | 1258 | */ | 
|  | 1259 | static int fsl_rio_pw_enable(struct rio_mport *mport, int enable) | 
|  | 1260 | { | 
|  | 1261 | struct rio_priv *priv = mport->priv; | 
|  | 1262 | u32 rval; | 
|  | 1263 |  | 
|  | 1264 | rval = in_be32(&priv->msg_regs->pwmr); | 
|  | 1265 |  | 
|  | 1266 | if (enable) | 
|  | 1267 | rval |= RIO_IPWMR_PWE; | 
|  | 1268 | else | 
|  | 1269 | rval &= ~RIO_IPWMR_PWE; | 
|  | 1270 |  | 
|  | 1271 | out_be32(&priv->msg_regs->pwmr, rval); | 
|  | 1272 |  | 
|  | 1273 | return 0; | 
|  | 1274 | } | 
|  | 1275 |  | 
|  | 1276 | /** | 
|  | 1277 | * fsl_rio_port_write_init - MPC85xx port write interface init | 
|  | 1278 | * @mport: Master port implementing the port write unit | 
|  | 1279 | * | 
|  | 1280 | * Initializes port write unit hardware and DMA buffer | 
|  | 1281 | * ring. Called from fsl_rio_setup(). Returns %0 on success | 
|  | 1282 | * or %-ENOMEM on failure. | 
|  | 1283 | */ | 
|  | 1284 | static int fsl_rio_port_write_init(struct rio_mport *mport) | 
|  | 1285 | { | 
|  | 1286 | struct rio_priv *priv = mport->priv; | 
|  | 1287 | int rc = 0; | 
|  | 1288 |  | 
|  | 1289 | /* Following configurations require a disabled port write controller */ | 
|  | 1290 | out_be32(&priv->msg_regs->pwmr, | 
|  | 1291 | in_be32(&priv->msg_regs->pwmr) & ~RIO_IPWMR_PWE); | 
|  | 1292 |  | 
|  | 1293 | /* Initialize port write */ | 
|  | 1294 | priv->port_write_msg.virt = dma_alloc_coherent(priv->dev, | 
|  | 1295 | RIO_PW_MSG_SIZE, | 
|  | 1296 | &priv->port_write_msg.phys, GFP_KERNEL); | 
|  | 1297 | if (!priv->port_write_msg.virt) { | 
|  | 1298 | pr_err("RIO: unable allocate port write queue\n"); | 
|  | 1299 | return -ENOMEM; | 
|  | 1300 | } | 
|  | 1301 |  | 
|  | 1302 | priv->port_write_msg.err_count = 0; | 
|  | 1303 | priv->port_write_msg.discard_count = 0; | 
|  | 1304 |  | 
|  | 1305 | /* Point dequeue/enqueue pointers at first entry */ | 
|  | 1306 | out_be32(&priv->msg_regs->epwqbar, 0); | 
|  | 1307 | out_be32(&priv->msg_regs->pwqbar, (u32) priv->port_write_msg.phys); | 
|  | 1308 |  | 
|  | 1309 | pr_debug("EIPWQBAR: 0x%08x IPWQBAR: 0x%08x\n", | 
|  | 1310 | in_be32(&priv->msg_regs->epwqbar), | 
|  | 1311 | in_be32(&priv->msg_regs->pwqbar)); | 
|  | 1312 |  | 
|  | 1313 | /* Clear interrupt status IPWSR */ | 
|  | 1314 | out_be32(&priv->msg_regs->pwsr, | 
|  | 1315 | (RIO_IPWSR_TE | RIO_IPWSR_QFI | RIO_IPWSR_PWD)); | 
|  | 1316 |  | 
|  | 1317 | /* Configure port write contoller for snooping enable all reporting, | 
|  | 1318 | clear queue full */ | 
|  | 1319 | out_be32(&priv->msg_regs->pwmr, | 
|  | 1320 | RIO_IPWMR_SEN | RIO_IPWMR_QFIE | RIO_IPWMR_EIE | RIO_IPWMR_CQ); | 
|  | 1321 |  | 
|  | 1322 |  | 
|  | 1323 | /* Hook up port-write handler */ | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 1324 | rc = request_irq(IRQ_RIO_PW(mport), fsl_rio_port_write_handler, | 
|  | 1325 | IRQF_SHARED, "port-write", (void *)mport); | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1326 | if (rc < 0) { | 
|  | 1327 | pr_err("MPC85xx RIO: unable to request inbound doorbell irq"); | 
|  | 1328 | goto err_out; | 
|  | 1329 | } | 
| Shaohui Xie | 6ff3145 | 2010-11-18 14:57:53 +0800 | [diff] [blame] | 1330 | /* Enable Error Interrupt */ | 
|  | 1331 | out_be32((u32 *)(rio_regs_win + RIO_LTLEECSR), LTLEECSR_ENABLE_ALL); | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1332 |  | 
|  | 1333 | INIT_WORK(&priv->pw_work, fsl_pw_dpc); | 
|  | 1334 | spin_lock_init(&priv->pw_fifo_lock); | 
|  | 1335 | if (kfifo_alloc(&priv->pw_fifo, RIO_PW_MSG_SIZE * 32, GFP_KERNEL)) { | 
|  | 1336 | pr_err("FIFO allocation failed\n"); | 
|  | 1337 | rc = -ENOMEM; | 
|  | 1338 | goto err_out_irq; | 
|  | 1339 | } | 
|  | 1340 |  | 
|  | 1341 | pr_debug("IPWMR: 0x%08x IPWSR: 0x%08x\n", | 
|  | 1342 | in_be32(&priv->msg_regs->pwmr), | 
|  | 1343 | in_be32(&priv->msg_regs->pwsr)); | 
|  | 1344 |  | 
|  | 1345 | return rc; | 
|  | 1346 |  | 
|  | 1347 | err_out_irq: | 
|  | 1348 | free_irq(IRQ_RIO_PW(mport), (void *)mport); | 
|  | 1349 | err_out: | 
|  | 1350 | dma_free_coherent(priv->dev, RIO_PW_MSG_SIZE, | 
|  | 1351 | priv->port_write_msg.virt, | 
|  | 1352 | priv->port_write_msg.phys); | 
|  | 1353 | return rc; | 
|  | 1354 | } | 
|  | 1355 |  | 
| Zhang Wei | 7f620df | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1356 | static inline void fsl_rio_info(struct device *dev, u32 ccsr) | 
|  | 1357 | { | 
|  | 1358 | const char *str; | 
|  | 1359 | if (ccsr & 1) { | 
|  | 1360 | /* Serial phy */ | 
|  | 1361 | switch (ccsr >> 30) { | 
|  | 1362 | case 0: | 
|  | 1363 | str = "1"; | 
|  | 1364 | break; | 
|  | 1365 | case 1: | 
|  | 1366 | str = "4"; | 
|  | 1367 | break; | 
|  | 1368 | default: | 
|  | 1369 | str = "Unknown"; | 
| Joe Perches | d258e64 | 2009-06-28 06:26:10 +0000 | [diff] [blame] | 1370 | break; | 
| Zhang Wei | 7f620df | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1371 | } | 
|  | 1372 | dev_info(dev, "Hardware port width: %s\n", str); | 
|  | 1373 |  | 
|  | 1374 | switch ((ccsr >> 27) & 7) { | 
|  | 1375 | case 0: | 
|  | 1376 | str = "Single-lane 0"; | 
|  | 1377 | break; | 
|  | 1378 | case 1: | 
|  | 1379 | str = "Single-lane 2"; | 
|  | 1380 | break; | 
|  | 1381 | case 2: | 
|  | 1382 | str = "Four-lane"; | 
|  | 1383 | break; | 
|  | 1384 | default: | 
|  | 1385 | str = "Unknown"; | 
|  | 1386 | break; | 
|  | 1387 | } | 
|  | 1388 | dev_info(dev, "Training connection status: %s\n", str); | 
|  | 1389 | } else { | 
|  | 1390 | /* Parallel phy */ | 
|  | 1391 | if (!(ccsr & 0x80000000)) | 
|  | 1392 | dev_info(dev, "Output port operating in 8-bit mode\n"); | 
|  | 1393 | if (!(ccsr & 0x08000000)) | 
|  | 1394 | dev_info(dev, "Input port operating in 8-bit mode\n"); | 
|  | 1395 | } | 
|  | 1396 | } | 
|  | 1397 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1398 | /** | 
| Randy Dunlap | 9941d94 | 2008-04-30 16:45:58 -0700 | [diff] [blame] | 1399 | * fsl_rio_setup - Setup Freescale PowerPC RapidIO interface | 
| Grant Likely | 2dc1158 | 2010-08-06 09:25:50 -0600 | [diff] [blame] | 1400 | * @dev: platform_device pointer | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1401 | * | 
|  | 1402 | * Initializes MPC85xx RapidIO hardware interface, configures | 
|  | 1403 | * master port with system-specific info, and registers the | 
|  | 1404 | * master port with the RapidIO subsystem. | 
|  | 1405 | */ | 
| Grant Likely | a454dc5 | 2010-07-22 15:52:34 -0600 | [diff] [blame] | 1406 | int fsl_rio_setup(struct platform_device *dev) | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1407 | { | 
|  | 1408 | struct rio_ops *ops; | 
|  | 1409 | struct rio_mport *port; | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1410 | struct rio_priv *priv; | 
|  | 1411 | int rc = 0; | 
|  | 1412 | const u32 *dt_range, *cell; | 
|  | 1413 | struct resource regs; | 
|  | 1414 | int rlen; | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1415 | u32 ccsr; | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1416 | u64 law_start, law_size; | 
|  | 1417 | int paw, aw, sw; | 
|  | 1418 |  | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1419 | if (!dev->dev.of_node) { | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1420 | dev_err(&dev->dev, "Device OF-Node is NULL"); | 
|  | 1421 | return -EFAULT; | 
|  | 1422 | } | 
|  | 1423 |  | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1424 | rc = of_address_to_resource(dev->dev.of_node, 0, ®s); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1425 | if (rc) { | 
|  | 1426 | dev_err(&dev->dev, "Can't get %s property 'reg'\n", | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1427 | dev->dev.of_node->full_name); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1428 | return -EFAULT; | 
|  | 1429 | } | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1430 | dev_info(&dev->dev, "Of-device full name %s\n", dev->dev.of_node->full_name); | 
| Kumar Gala | fc274a1 | 2009-05-13 17:02:24 -0500 | [diff] [blame] | 1431 | dev_info(&dev->dev, "Regs: %pR\n", ®s); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1432 |  | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1433 | dt_range = of_get_property(dev->dev.of_node, "ranges", &rlen); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1434 | if (!dt_range) { | 
|  | 1435 | dev_err(&dev->dev, "Can't get %s property 'ranges'\n", | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1436 | dev->dev.of_node->full_name); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1437 | return -EFAULT; | 
|  | 1438 | } | 
|  | 1439 |  | 
|  | 1440 | /* Get node address wide */ | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1441 | cell = of_get_property(dev->dev.of_node, "#address-cells", NULL); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1442 | if (cell) | 
|  | 1443 | aw = *cell; | 
|  | 1444 | else | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1445 | aw = of_n_addr_cells(dev->dev.of_node); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1446 | /* Get node size wide */ | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1447 | cell = of_get_property(dev->dev.of_node, "#size-cells", NULL); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1448 | if (cell) | 
|  | 1449 | sw = *cell; | 
|  | 1450 | else | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1451 | sw = of_n_size_cells(dev->dev.of_node); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1452 | /* Get parent address wide wide */ | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1453 | paw = of_n_addr_cells(dev->dev.of_node); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1454 |  | 
|  | 1455 | law_start = of_read_number(dt_range + aw, paw); | 
|  | 1456 | law_size = of_read_number(dt_range + aw + paw, sw); | 
|  | 1457 |  | 
|  | 1458 | dev_info(&dev->dev, "LAW start 0x%016llx, size 0x%016llx.\n", | 
|  | 1459 | law_start, law_size); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1460 |  | 
| Alexandre Bounine | e5cabeb | 2010-05-26 14:43:59 -0700 | [diff] [blame] | 1461 | ops = kzalloc(sizeof(struct rio_ops), GFP_KERNEL); | 
| Julia Lawall | 6c75933 | 2009-08-07 09:00:34 +0200 | [diff] [blame] | 1462 | if (!ops) { | 
|  | 1463 | rc = -ENOMEM; | 
|  | 1464 | goto err_ops; | 
|  | 1465 | } | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 1466 | ops->lcread = fsl_local_config_read; | 
|  | 1467 | ops->lcwrite = fsl_local_config_write; | 
|  | 1468 | ops->cread = fsl_rio_config_read; | 
|  | 1469 | ops->cwrite = fsl_rio_config_write; | 
|  | 1470 | ops->dsend = fsl_rio_doorbell_send; | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1471 | ops->pwenable = fsl_rio_pw_enable; | 
| Alexandre Bounine | f8f0626 | 2011-03-23 16:43:02 -0700 | [diff] [blame] | 1472 | ops->open_outb_mbox = fsl_open_outb_mbox; | 
|  | 1473 | ops->open_inb_mbox = fsl_open_inb_mbox; | 
|  | 1474 | ops->close_outb_mbox = fsl_close_outb_mbox; | 
|  | 1475 | ops->close_inb_mbox = fsl_close_inb_mbox; | 
|  | 1476 | ops->add_outb_message = fsl_add_outb_message; | 
|  | 1477 | ops->add_inb_buffer = fsl_add_inb_buffer; | 
|  | 1478 | ops->get_inb_message = fsl_get_inb_message; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1479 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1480 | port = kzalloc(sizeof(struct rio_mport), GFP_KERNEL); | 
| Julia Lawall | 6c75933 | 2009-08-07 09:00:34 +0200 | [diff] [blame] | 1481 | if (!port) { | 
|  | 1482 | rc = -ENOMEM; | 
|  | 1483 | goto err_port; | 
|  | 1484 | } | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1485 | port->index = 0; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1486 |  | 
|  | 1487 | priv = kzalloc(sizeof(struct rio_priv), GFP_KERNEL); | 
|  | 1488 | if (!priv) { | 
|  | 1489 | printk(KERN_ERR "Can't alloc memory for 'priv'\n"); | 
|  | 1490 | rc = -ENOMEM; | 
| Julia Lawall | 6c75933 | 2009-08-07 09:00:34 +0200 | [diff] [blame] | 1491 | goto err_priv; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1492 | } | 
|  | 1493 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1494 | INIT_LIST_HEAD(&port->dbells); | 
|  | 1495 | port->iores.start = law_start; | 
| Li Yang | 186e74b | 2009-05-12 16:35:59 +0800 | [diff] [blame] | 1496 | port->iores.end = law_start + law_size - 1; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1497 | port->iores.flags = IORESOURCE_MEM; | 
| Li Yang | 186e74b | 2009-05-12 16:35:59 +0800 | [diff] [blame] | 1498 | port->iores.name = "rio_io_win"; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1499 |  | 
| Alexandre Bounine | c1256eb | 2011-03-23 16:43:06 -0700 | [diff] [blame] | 1500 | if (request_resource(&iomem_resource, &port->iores) < 0) { | 
|  | 1501 | dev_err(&dev->dev, "RIO: Error requesting master port region" | 
|  | 1502 | " 0x%016llx-0x%016llx\n", | 
|  | 1503 | (u64)port->iores.start, (u64)port->iores.end); | 
|  | 1504 | rc = -ENOMEM; | 
|  | 1505 | goto err_res; | 
|  | 1506 | } | 
|  | 1507 |  | 
| Alexandre Bounine | 45fdf00 | 2010-05-28 13:56:17 -0400 | [diff] [blame] | 1508 | priv->pwirq   = irq_of_parse_and_map(dev->dev.of_node, 0); | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1509 | priv->bellirq = irq_of_parse_and_map(dev->dev.of_node, 2); | 
|  | 1510 | priv->txirq = irq_of_parse_and_map(dev->dev.of_node, 3); | 
|  | 1511 | priv->rxirq = irq_of_parse_and_map(dev->dev.of_node, 4); | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1512 | dev_info(&dev->dev, "pwirq: %d, bellirq: %d, txirq: %d, rxirq %d\n", | 
|  | 1513 | priv->pwirq, priv->bellirq, priv->txirq, priv->rxirq); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1514 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1515 | rio_init_dbell_res(&port->riores[RIO_DOORBELL_RESOURCE], 0, 0xffff); | 
|  | 1516 | rio_init_mbox_res(&port->riores[RIO_INB_MBOX_RESOURCE], 0, 0); | 
|  | 1517 | rio_init_mbox_res(&port->riores[RIO_OUTB_MBOX_RESOURCE], 0, 0); | 
|  | 1518 | strcpy(port->name, "RIO0 mport"); | 
|  | 1519 |  | 
| Anton Vorontsov | 0dbbbf1 | 2009-04-18 21:48:52 +0400 | [diff] [blame] | 1520 | priv->dev = &dev->dev; | 
|  | 1521 |  | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1522 | port->ops = ops; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1523 | port->priv = priv; | 
| Alexandre Bounine | af84ca3 | 2010-10-27 15:34:34 -0700 | [diff] [blame] | 1524 | port->phys_efptr = 0x100; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1525 |  | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1526 | priv->regs_win = ioremap(regs.start, regs.end - regs.start + 1); | 
| Alexandre Bounine | a52c8f5 | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1527 | rio_regs_win = priv->regs_win; | 
| Zhang Wei | e042323 | 2008-04-18 13:33:42 -0700 | [diff] [blame] | 1528 |  | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1529 | /* Probe the master port phy type */ | 
|  | 1530 | ccsr = in_be32(priv->regs_win + RIO_CCSR); | 
|  | 1531 | port->phy_type = (ccsr & 1) ? RIO_PHY_SERIAL : RIO_PHY_PARALLEL; | 
|  | 1532 | dev_info(&dev->dev, "RapidIO PHY type: %s\n", | 
|  | 1533 | (port->phy_type == RIO_PHY_PARALLEL) ? "parallel" : | 
|  | 1534 | ((port->phy_type == RIO_PHY_SERIAL) ? "serial" : | 
|  | 1535 | "unknown")); | 
| Zhang Wei | 7f620df | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1536 | /* Checking the port training status */ | 
|  | 1537 | if (in_be32((priv->regs_win + RIO_ESCSR)) & 1) { | 
|  | 1538 | dev_err(&dev->dev, "Port is not ready. " | 
|  | 1539 | "Try to restart connection...\n"); | 
|  | 1540 | switch (port->phy_type) { | 
|  | 1541 | case RIO_PHY_SERIAL: | 
|  | 1542 | /* Disable ports */ | 
|  | 1543 | out_be32(priv->regs_win + RIO_CCSR, 0); | 
|  | 1544 | /* Set 1x lane */ | 
|  | 1545 | setbits32(priv->regs_win + RIO_CCSR, 0x02000000); | 
|  | 1546 | /* Enable ports */ | 
|  | 1547 | setbits32(priv->regs_win + RIO_CCSR, 0x00600000); | 
|  | 1548 | break; | 
|  | 1549 | case RIO_PHY_PARALLEL: | 
|  | 1550 | /* Disable ports */ | 
|  | 1551 | out_be32(priv->regs_win + RIO_CCSR, 0x22000000); | 
|  | 1552 | /* Enable ports */ | 
|  | 1553 | out_be32(priv->regs_win + RIO_CCSR, 0x44000000); | 
|  | 1554 | break; | 
|  | 1555 | } | 
|  | 1556 | msleep(100); | 
|  | 1557 | if (in_be32((priv->regs_win + RIO_ESCSR)) & 1) { | 
|  | 1558 | dev_err(&dev->dev, "Port restart failed.\n"); | 
|  | 1559 | rc = -ENOLINK; | 
|  | 1560 | goto err; | 
|  | 1561 | } | 
|  | 1562 | dev_info(&dev->dev, "Port restart success!\n"); | 
|  | 1563 | } | 
|  | 1564 | fsl_rio_info(&dev->dev, ccsr); | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1565 |  | 
| Zhang Wei | e042323 | 2008-04-18 13:33:42 -0700 | [diff] [blame] | 1566 | port->sys_size = (in_be32((priv->regs_win + RIO_PEF_CAR)) | 
|  | 1567 | & RIO_PEF_CTLS) >> 4; | 
|  | 1568 | dev_info(&dev->dev, "RapidIO Common Transport System size: %d\n", | 
|  | 1569 | port->sys_size ? 65536 : 256); | 
|  | 1570 |  | 
| Alexandre Bounine | 59f9996 | 2011-04-14 15:22:14 -0700 | [diff] [blame] | 1571 | if (rio_register_mport(port)) | 
|  | 1572 | goto err; | 
|  | 1573 |  | 
| Alexandre Bounine | af84ca3 | 2010-10-27 15:34:34 -0700 | [diff] [blame] | 1574 | if (port->host_deviceid >= 0) | 
|  | 1575 | out_be32(priv->regs_win + RIO_GCCSR, RIO_PORT_GEN_HOST | | 
|  | 1576 | RIO_PORT_GEN_MASTER | RIO_PORT_GEN_DISCOVERED); | 
|  | 1577 | else | 
|  | 1578 | out_be32(priv->regs_win + RIO_GCCSR, 0x00000000); | 
|  | 1579 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1580 | priv->atmu_regs = (struct rio_atmu_regs *)(priv->regs_win | 
|  | 1581 | + RIO_ATMU_REGS_OFFSET); | 
|  | 1582 | priv->maint_atmu_regs = priv->atmu_regs + 1; | 
|  | 1583 | priv->dbell_atmu_regs = priv->atmu_regs + 2; | 
| Zhang Wei | 61b2691 | 2008-04-18 13:33:44 -0700 | [diff] [blame] | 1584 | priv->msg_regs = (struct rio_msg_regs *)(priv->regs_win + | 
|  | 1585 | ((port->phy_type == RIO_PHY_SERIAL) ? | 
|  | 1586 | RIO_S_MSG_REGS_OFFSET : RIO_P_MSG_REGS_OFFSET)); | 
|  | 1587 |  | 
|  | 1588 | /* Set to receive any dist ID for serial RapidIO controller. */ | 
|  | 1589 | if (port->phy_type == RIO_PHY_SERIAL) | 
|  | 1590 | out_be32((priv->regs_win + RIO_ISR_AACR), RIO_ISR_AACR_AA); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1591 |  | 
|  | 1592 | /* Configure maintenance transaction window */ | 
| Li Yang | 186e74b | 2009-05-12 16:35:59 +0800 | [diff] [blame] | 1593 | out_be32(&priv->maint_atmu_regs->rowbar, law_start >> 12); | 
| Thomas Moll | bd4fb65 | 2010-05-26 14:44:05 -0700 | [diff] [blame] | 1594 | out_be32(&priv->maint_atmu_regs->rowar, | 
|  | 1595 | 0x80077000 | (ilog2(RIO_MAINT_WIN_SIZE) - 1)); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1596 |  | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1597 | priv->maint_win = ioremap(law_start, RIO_MAINT_WIN_SIZE); | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1598 |  | 
|  | 1599 | /* Configure outbound doorbell window */ | 
| Li Yang | 186e74b | 2009-05-12 16:35:59 +0800 | [diff] [blame] | 1600 | out_be32(&priv->dbell_atmu_regs->rowbar, | 
|  | 1601 | (law_start + RIO_MAINT_WIN_SIZE) >> 12); | 
|  | 1602 | out_be32(&priv->dbell_atmu_regs->rowar, 0x8004200b);	/* 4k */ | 
| Zhang Wei | d02443a | 2008-04-18 13:33:38 -0700 | [diff] [blame] | 1603 | fsl_rio_doorbell_init(port); | 
| Alexandre Bounine | 5b2074a | 2010-05-26 14:44:00 -0700 | [diff] [blame] | 1604 | fsl_rio_port_write_init(port); | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1605 |  | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1606 | return 0; | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1607 | err: | 
| Julia Lawall | 6c75933 | 2009-08-07 09:00:34 +0200 | [diff] [blame] | 1608 | iounmap(priv->regs_win); | 
| Alexandre Bounine | c1256eb | 2011-03-23 16:43:06 -0700 | [diff] [blame] | 1609 | err_res: | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1610 | kfree(priv); | 
| Julia Lawall | 6c75933 | 2009-08-07 09:00:34 +0200 | [diff] [blame] | 1611 | err_priv: | 
| Zhang Wei | ad1e938 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1612 | kfree(port); | 
| Julia Lawall | 6c75933 | 2009-08-07 09:00:34 +0200 | [diff] [blame] | 1613 | err_port: | 
|  | 1614 | kfree(ops); | 
|  | 1615 | err_ops: | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1616 | return rc; | 
| Matt Porter | 2b0c28d | 2005-11-07 01:00:19 -0800 | [diff] [blame] | 1617 | } | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1618 |  | 
|  | 1619 | /* The probe function for RapidIO peer-to-peer network. | 
|  | 1620 | */ | 
| Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1621 | static int __devinit fsl_of_rio_rpn_probe(struct platform_device *dev) | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1622 | { | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1623 | printk(KERN_INFO "Setting up RapidIO peer-to-peer network %s\n", | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1624 | dev->dev.of_node->full_name); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1625 |  | 
| Alexandre Bounine | 2f80998 | 2011-03-23 16:43:04 -0700 | [diff] [blame] | 1626 | return fsl_rio_setup(dev); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1627 | }; | 
|  | 1628 |  | 
|  | 1629 | static const struct of_device_id fsl_of_rio_rpn_ids[] = { | 
|  | 1630 | { | 
|  | 1631 | .compatible = "fsl,rapidio-delta", | 
|  | 1632 | }, | 
|  | 1633 | {}, | 
|  | 1634 | }; | 
|  | 1635 |  | 
| Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1636 | static struct platform_driver fsl_of_rio_rpn_driver = { | 
| Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 1637 | .driver = { | 
|  | 1638 | .name = "fsl-of-rio", | 
|  | 1639 | .owner = THIS_MODULE, | 
|  | 1640 | .of_match_table = fsl_of_rio_rpn_ids, | 
|  | 1641 | }, | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1642 | .probe = fsl_of_rio_rpn_probe, | 
|  | 1643 | }; | 
|  | 1644 |  | 
|  | 1645 | static __init int fsl_of_rio_rpn_init(void) | 
|  | 1646 | { | 
| Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1647 | return platform_driver_register(&fsl_of_rio_rpn_driver); | 
| Zhang Wei | cc2bb69 | 2008-04-18 13:33:41 -0700 | [diff] [blame] | 1648 | } | 
|  | 1649 |  | 
|  | 1650 | subsys_initcall(fsl_of_rio_rpn_init); |