| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 1 | /* iommu.c: Generic sparc64 IOMMU support. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 3 | * Copyright (C) 1999, 2007, 2008 David S. Miller (davem@davemloft.net) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright (C) 1999, 2000 Jakub Jelinek (jakub@redhat.com) | 
|  | 5 | */ | 
|  | 6 |  | 
|  | 7 | #include <linux/kernel.h> | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 8 | #include <linux/module.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 9 | #include <linux/slab.h> | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 10 | #include <linux/delay.h> | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 11 | #include <linux/device.h> | 
|  | 12 | #include <linux/dma-mapping.h> | 
|  | 13 | #include <linux/errno.h> | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 14 | #include <linux/iommu-helper.h> | 
| Akinobu Mita | a66022c | 2009-12-15 16:48:28 -0800 | [diff] [blame] | 15 | #include <linux/bitmap.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 17 | #ifdef CONFIG_PCI | 
|  | 18 | #include <linux/pci.h> | 
|  | 19 | #endif | 
|  | 20 |  | 
|  | 21 | #include <asm/iommu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 |  | 
|  | 23 | #include "iommu_common.h" | 
|  | 24 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 25 | #define STC_CTXMATCH_ADDR(STC, CTX)	\ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | ((STC)->strbuf_ctxmatch_base + ((CTX) << 3)) | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 27 | #define STC_FLUSHFLAG_INIT(STC) \ | 
|  | 28 | (*((STC)->strbuf_flushflag) = 0UL) | 
|  | 29 | #define STC_FLUSHFLAG_SET(STC) \ | 
|  | 30 | (*((STC)->strbuf_flushflag) != 0UL) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 32 | #define iommu_read(__reg) \ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | ({	u64 __ret; \ | 
|  | 34 | __asm__ __volatile__("ldxa [%1] %2, %0" \ | 
|  | 35 | : "=r" (__ret) \ | 
|  | 36 | : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \ | 
|  | 37 | : "memory"); \ | 
|  | 38 | __ret; \ | 
|  | 39 | }) | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 40 | #define iommu_write(__reg, __val) \ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | __asm__ __volatile__("stxa %0, [%1] %2" \ | 
|  | 42 | : /* no outputs */ \ | 
|  | 43 | : "r" (__val), "r" (__reg), \ | 
|  | 44 | "i" (ASI_PHYS_BYPASS_EC_E)) | 
|  | 45 |  | 
|  | 46 | /* Must be invoked under the IOMMU lock. */ | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 47 | static void iommu_flushall(struct iommu *iommu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | { | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 49 | if (iommu->iommu_flushinv) { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 50 | iommu_write(iommu->iommu_flushinv, ~(u64)0); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 51 | } else { | 
|  | 52 | unsigned long tag; | 
|  | 53 | int entry; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 55 | tag = iommu->iommu_tags; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 56 | for (entry = 0; entry < 16; entry++) { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 57 | iommu_write(tag, 0); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 58 | tag += 8; | 
|  | 59 | } | 
|  | 60 |  | 
|  | 61 | /* Ensure completion of previous PIO writes. */ | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 62 | (void) iommu_read(iommu->write_complete_reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | } | 
|  | 65 |  | 
|  | 66 | #define IOPTE_CONSISTENT(CTX) \ | 
|  | 67 | (IOPTE_VALID | IOPTE_CACHE | \ | 
|  | 68 | (((CTX) << 47) & IOPTE_CONTEXT)) | 
|  | 69 |  | 
|  | 70 | #define IOPTE_STREAMING(CTX) \ | 
|  | 71 | (IOPTE_CONSISTENT(CTX) | IOPTE_STBUF) | 
|  | 72 |  | 
|  | 73 | /* Existing mappings are never marked invalid, instead they | 
|  | 74 | * are pointed to a dummy page. | 
|  | 75 | */ | 
|  | 76 | #define IOPTE_IS_DUMMY(iommu, iopte)	\ | 
|  | 77 | ((iopte_val(*iopte) & IOPTE_PAGE) == (iommu)->dummy_page_pa) | 
|  | 78 |  | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 79 | static inline void iopte_make_dummy(struct iommu *iommu, iopte_t *iopte) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | { | 
|  | 81 | unsigned long val = iopte_val(*iopte); | 
|  | 82 |  | 
|  | 83 | val &= ~IOPTE_PAGE; | 
|  | 84 | val |= iommu->dummy_page_pa; | 
|  | 85 |  | 
|  | 86 | iopte_val(*iopte) = val; | 
|  | 87 | } | 
|  | 88 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 89 | /* Based almost entirely upon the ppc64 iommu allocator.  If you use the 'handle' | 
|  | 90 | * facility it must all be done in one pass while under the iommu lock. | 
|  | 91 | * | 
|  | 92 | * On sun4u platforms, we only flush the IOMMU once every time we've passed | 
|  | 93 | * over the entire page table doing allocations.  Therefore we only ever advance | 
|  | 94 | * the hint and cannot backtrack it. | 
|  | 95 | */ | 
|  | 96 | unsigned long iommu_range_alloc(struct device *dev, | 
|  | 97 | struct iommu *iommu, | 
|  | 98 | unsigned long npages, | 
|  | 99 | unsigned long *handle) | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 100 | { | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 101 | unsigned long n, end, start, limit, boundary_size; | 
| David S. Miller | 9b3627f | 2007-04-24 23:51:18 -0700 | [diff] [blame] | 102 | struct iommu_arena *arena = &iommu->arena; | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 103 | int pass = 0; | 
|  | 104 |  | 
|  | 105 | /* This allocator was derived from x86_64's bit string search */ | 
|  | 106 |  | 
|  | 107 | /* Sanity check */ | 
|  | 108 | if (unlikely(npages == 0)) { | 
|  | 109 | if (printk_ratelimit()) | 
|  | 110 | WARN_ON(1); | 
|  | 111 | return DMA_ERROR_CODE; | 
|  | 112 | } | 
|  | 113 |  | 
|  | 114 | if (handle && *handle) | 
|  | 115 | start = *handle; | 
|  | 116 | else | 
|  | 117 | start = arena->hint; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 118 |  | 
|  | 119 | limit = arena->limit; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 120 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 121 | /* The case below can happen if we have a small segment appended | 
|  | 122 | * to a large, or when the previous alloc was at the very end of | 
|  | 123 | * the available space. If so, go back to the beginning and flush. | 
|  | 124 | */ | 
|  | 125 | if (start >= limit) { | 
|  | 126 | start = 0; | 
|  | 127 | if (iommu->flush_all) | 
|  | 128 | iommu->flush_all(iommu); | 
|  | 129 | } | 
|  | 130 |  | 
|  | 131 | again: | 
|  | 132 |  | 
|  | 133 | if (dev) | 
|  | 134 | boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1, | 
|  | 135 | 1 << IO_PAGE_SHIFT); | 
|  | 136 | else | 
|  | 137 | boundary_size = ALIGN(1UL << 32, 1 << IO_PAGE_SHIFT); | 
|  | 138 |  | 
| FUJITA Tomonori | 89c94f2 | 2008-02-20 22:56:42 -0800 | [diff] [blame] | 139 | n = iommu_area_alloc(arena->map, limit, start, npages, | 
|  | 140 | iommu->page_table_map_base >> IO_PAGE_SHIFT, | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 141 | boundary_size >> IO_PAGE_SHIFT, 0); | 
|  | 142 | if (n == -1) { | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 143 | if (likely(pass < 1)) { | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 144 | /* First failure, rescan from the beginning.  */ | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 145 | start = 0; | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 146 | if (iommu->flush_all) | 
|  | 147 | iommu->flush_all(iommu); | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 148 | pass++; | 
|  | 149 | goto again; | 
|  | 150 | } else { | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 151 | /* Second failure, give up */ | 
|  | 152 | return DMA_ERROR_CODE; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 153 | } | 
|  | 154 | } | 
|  | 155 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 156 | end = n + npages; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 157 |  | 
|  | 158 | arena->hint = end; | 
|  | 159 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 160 | /* Update handle for SG allocations */ | 
|  | 161 | if (handle) | 
|  | 162 | *handle = end; | 
|  | 163 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 164 | return n; | 
|  | 165 | } | 
|  | 166 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 167 | void iommu_range_free(struct iommu *iommu, dma_addr_t dma_addr, unsigned long npages) | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 168 | { | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 169 | struct iommu_arena *arena = &iommu->arena; | 
|  | 170 | unsigned long entry; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 171 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 172 | entry = (dma_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT; | 
|  | 173 |  | 
| Akinobu Mita | a66022c | 2009-12-15 16:48:28 -0800 | [diff] [blame] | 174 | bitmap_clear(arena->map, entry, npages); | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 175 | } | 
|  | 176 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 177 | int iommu_table_init(struct iommu *iommu, int tsbsize, | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 178 | u32 dma_offset, u32 dma_addr_mask, | 
|  | 179 | int numa_node) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | { | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 181 | unsigned long i, order, sz, num_tsb_entries; | 
|  | 182 | struct page *page; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 183 |  | 
|  | 184 | num_tsb_entries = tsbsize / sizeof(iopte_t); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 |  | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 186 | /* Setup initial software IOMMU state. */ | 
|  | 187 | spin_lock_init(&iommu->lock); | 
|  | 188 | iommu->ctx_lowest_free = 1; | 
|  | 189 | iommu->page_table_map_base = dma_offset; | 
|  | 190 | iommu->dma_addr_mask = dma_addr_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 192 | /* Allocate and initialize the free area map.  */ | 
|  | 193 | sz = num_tsb_entries / 8; | 
|  | 194 | sz = (sz + 7UL) & ~7UL; | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 195 | iommu->arena.map = kmalloc_node(sz, GFP_KERNEL, numa_node); | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 196 | if (!iommu->arena.map) { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 197 | printk(KERN_ERR "IOMMU: Error, kmalloc(arena.map) failed.\n"); | 
|  | 198 | return -ENOMEM; | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 199 | } | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 200 | memset(iommu->arena.map, 0, sz); | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 201 | iommu->arena.limit = num_tsb_entries; | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 202 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 203 | if (tlb_type != hypervisor) | 
|  | 204 | iommu->flush_all = iommu_flushall; | 
|  | 205 |  | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 206 | /* Allocate and initialize the dummy page which we | 
|  | 207 | * set inactive IO PTEs to point to. | 
|  | 208 | */ | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 209 | page = alloc_pages_node(numa_node, GFP_KERNEL, 0); | 
|  | 210 | if (!page) { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 211 | printk(KERN_ERR "IOMMU: Error, gfp(dummy_page) failed.\n"); | 
|  | 212 | goto out_free_map; | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 213 | } | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 214 | iommu->dummy_page = (unsigned long) page_address(page); | 
|  | 215 | memset((void *)iommu->dummy_page, 0, PAGE_SIZE); | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 216 | iommu->dummy_page_pa = (unsigned long) __pa(iommu->dummy_page); | 
|  | 217 |  | 
|  | 218 | /* Now allocate and setup the IOMMU page table itself.  */ | 
|  | 219 | order = get_order(tsbsize); | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 220 | page = alloc_pages_node(numa_node, GFP_KERNEL, order); | 
|  | 221 | if (!page) { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 222 | printk(KERN_ERR "IOMMU: Error, gfp(tsb) failed.\n"); | 
|  | 223 | goto out_free_dummy_page; | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 224 | } | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 225 | iommu->page_table = (iopte_t *)page_address(page); | 
| David S. Miller | 51e8513 | 2005-10-13 21:10:08 -0700 | [diff] [blame] | 226 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 227 | for (i = 0; i < num_tsb_entries; i++) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | iopte_make_dummy(iommu, &iommu->page_table[i]); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 229 |  | 
|  | 230 | return 0; | 
|  | 231 |  | 
|  | 232 | out_free_dummy_page: | 
|  | 233 | free_page(iommu->dummy_page); | 
|  | 234 | iommu->dummy_page = 0UL; | 
|  | 235 |  | 
|  | 236 | out_free_map: | 
|  | 237 | kfree(iommu->arena.map); | 
|  | 238 | iommu->arena.map = NULL; | 
|  | 239 |  | 
|  | 240 | return -ENOMEM; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | } | 
|  | 242 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 243 | static inline iopte_t *alloc_npages(struct device *dev, struct iommu *iommu, | 
|  | 244 | unsigned long npages) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | { | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 246 | unsigned long entry; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 248 | entry = iommu_range_alloc(dev, iommu, npages, NULL); | 
|  | 249 | if (unlikely(entry == DMA_ERROR_CODE)) | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 250 | return NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 252 | return iommu->page_table + entry; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | } | 
|  | 254 |  | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 255 | static int iommu_alloc_ctx(struct iommu *iommu) | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 256 | { | 
|  | 257 | int lowest = iommu->ctx_lowest_free; | 
| Akinobu Mita | 711c71a | 2011-02-08 04:59:50 +0000 | [diff] [blame] | 258 | int n = find_next_zero_bit(iommu->ctx_bitmap, IOMMU_NUM_CTXS, lowest); | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 259 |  | 
| Akinobu Mita | 711c71a | 2011-02-08 04:59:50 +0000 | [diff] [blame] | 260 | if (unlikely(n == IOMMU_NUM_CTXS)) { | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 261 | n = find_next_zero_bit(iommu->ctx_bitmap, lowest, 1); | 
|  | 262 | if (unlikely(n == lowest)) { | 
|  | 263 | printk(KERN_WARNING "IOMMU: Ran out of contexts.\n"); | 
|  | 264 | n = 0; | 
|  | 265 | } | 
|  | 266 | } | 
|  | 267 | if (n) | 
|  | 268 | __set_bit(n, iommu->ctx_bitmap); | 
|  | 269 |  | 
|  | 270 | return n; | 
|  | 271 | } | 
|  | 272 |  | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 273 | static inline void iommu_free_ctx(struct iommu *iommu, int ctx) | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 274 | { | 
|  | 275 | if (likely(ctx)) { | 
|  | 276 | __clear_bit(ctx, iommu->ctx_bitmap); | 
|  | 277 | if (ctx < iommu->ctx_lowest_free) | 
|  | 278 | iommu->ctx_lowest_free = ctx; | 
|  | 279 | } | 
|  | 280 | } | 
|  | 281 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 282 | static void *dma_4u_alloc_coherent(struct device *dev, size_t size, | 
|  | 283 | dma_addr_t *dma_addrp, gfp_t gfp) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | { | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 285 | unsigned long flags, order, first_page; | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 286 | struct iommu *iommu; | 
|  | 287 | struct page *page; | 
|  | 288 | int npages, nid; | 
|  | 289 | iopte_t *iopte; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | void *ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 |  | 
|  | 292 | size = IO_PAGE_ALIGN(size); | 
|  | 293 | order = get_order(size); | 
|  | 294 | if (order >= 10) | 
|  | 295 | return NULL; | 
|  | 296 |  | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 297 | nid = dev->archdata.numa_node; | 
|  | 298 | page = alloc_pages_node(nid, gfp, order); | 
|  | 299 | if (unlikely(!page)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | return NULL; | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 301 |  | 
|  | 302 | first_page = (unsigned long) page_address(page); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | memset((char *)first_page, 0, PAGE_SIZE << order); | 
|  | 304 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 305 | iommu = dev->archdata.iommu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 |  | 
|  | 307 | spin_lock_irqsave(&iommu->lock, flags); | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 308 | iopte = alloc_npages(dev, iommu, size >> IO_PAGE_SHIFT); | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 309 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 310 |  | 
|  | 311 | if (unlikely(iopte == NULL)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | free_pages(first_page, order); | 
|  | 313 | return NULL; | 
|  | 314 | } | 
|  | 315 |  | 
|  | 316 | *dma_addrp = (iommu->page_table_map_base + | 
|  | 317 | ((iopte - iommu->page_table) << IO_PAGE_SHIFT)); | 
|  | 318 | ret = (void *) first_page; | 
|  | 319 | npages = size >> IO_PAGE_SHIFT; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | first_page = __pa(first_page); | 
|  | 321 | while (npages--) { | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 322 | iopte_val(*iopte) = (IOPTE_CONSISTENT(0UL) | | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | IOPTE_WRITE | | 
|  | 324 | (first_page & IOPTE_PAGE)); | 
|  | 325 | iopte++; | 
|  | 326 | first_page += IO_PAGE_SIZE; | 
|  | 327 | } | 
|  | 328 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | return ret; | 
|  | 330 | } | 
|  | 331 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 332 | static void dma_4u_free_coherent(struct device *dev, size_t size, | 
|  | 333 | void *cpu, dma_addr_t dvma) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | { | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 335 | struct iommu *iommu; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 336 | unsigned long flags, order, npages; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 |  | 
|  | 338 | npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 339 | iommu = dev->archdata.iommu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 |  | 
|  | 341 | spin_lock_irqsave(&iommu->lock, flags); | 
|  | 342 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 343 | iommu_range_free(iommu, dvma, npages); | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 344 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 346 |  | 
|  | 347 | order = get_order(size); | 
|  | 348 | if (order < 10) | 
|  | 349 | free_pages((unsigned long)cpu, order); | 
|  | 350 | } | 
|  | 351 |  | 
| FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 352 | static dma_addr_t dma_4u_map_page(struct device *dev, struct page *page, | 
|  | 353 | unsigned long offset, size_t sz, | 
| FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 354 | enum dma_data_direction direction, | 
|  | 355 | struct dma_attrs *attrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | { | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 357 | struct iommu *iommu; | 
|  | 358 | struct strbuf *strbuf; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | iopte_t *base; | 
|  | 360 | unsigned long flags, npages, oaddr; | 
|  | 361 | unsigned long i, base_paddr, ctx; | 
|  | 362 | u32 bus_addr, ret; | 
|  | 363 | unsigned long iopte_protection; | 
|  | 364 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 365 | iommu = dev->archdata.iommu; | 
|  | 366 | strbuf = dev->archdata.stc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 368 | if (unlikely(direction == DMA_NONE)) | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 369 | goto bad_no_ctx; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 |  | 
| FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 371 | oaddr = (unsigned long)(page_address(page) + offset); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK); | 
|  | 373 | npages >>= IO_PAGE_SHIFT; | 
|  | 374 |  | 
|  | 375 | spin_lock_irqsave(&iommu->lock, flags); | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 376 | base = alloc_npages(dev, iommu, npages); | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 377 | ctx = 0; | 
|  | 378 | if (iommu->iommu_ctxflush) | 
|  | 379 | ctx = iommu_alloc_ctx(iommu); | 
|  | 380 | spin_unlock_irqrestore(&iommu->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 382 | if (unlikely(!base)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | goto bad; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 384 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | bus_addr = (iommu->page_table_map_base + | 
|  | 386 | ((base - iommu->page_table) << IO_PAGE_SHIFT)); | 
|  | 387 | ret = bus_addr | (oaddr & ~IO_PAGE_MASK); | 
|  | 388 | base_paddr = __pa(oaddr & IO_PAGE_MASK); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | if (strbuf->strbuf_enabled) | 
|  | 390 | iopte_protection = IOPTE_STREAMING(ctx); | 
|  | 391 | else | 
|  | 392 | iopte_protection = IOPTE_CONSISTENT(ctx); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 393 | if (direction != DMA_TO_DEVICE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | iopte_protection |= IOPTE_WRITE; | 
|  | 395 |  | 
|  | 396 | for (i = 0; i < npages; i++, base++, base_paddr += IO_PAGE_SIZE) | 
|  | 397 | iopte_val(*base) = iopte_protection | base_paddr; | 
|  | 398 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | return ret; | 
|  | 400 |  | 
|  | 401 | bad: | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 402 | iommu_free_ctx(iommu, ctx); | 
|  | 403 | bad_no_ctx: | 
|  | 404 | if (printk_ratelimit()) | 
|  | 405 | WARN_ON(1); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 406 | return DMA_ERROR_CODE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | } | 
|  | 408 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 409 | static void strbuf_flush(struct strbuf *strbuf, struct iommu *iommu, | 
|  | 410 | u32 vaddr, unsigned long ctx, unsigned long npages, | 
|  | 411 | enum dma_data_direction direction) | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 412 | { | 
|  | 413 | int limit; | 
|  | 414 |  | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 415 | if (strbuf->strbuf_ctxflush && | 
|  | 416 | iommu->iommu_ctxflush) { | 
|  | 417 | unsigned long matchreg, flushreg; | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 418 | u64 val; | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 419 |  | 
|  | 420 | flushreg = strbuf->strbuf_ctxflush; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 421 | matchreg = STC_CTXMATCH_ADDR(strbuf, ctx); | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 422 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 423 | iommu_write(flushreg, ctx); | 
|  | 424 | val = iommu_read(matchreg); | 
| David S. Miller | 88314ee | 2005-05-31 19:13:52 -0700 | [diff] [blame] | 425 | val &= 0xffff; | 
|  | 426 | if (!val) | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 427 | goto do_flush_sync; | 
|  | 428 |  | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 429 | while (val) { | 
|  | 430 | if (val & 0x1) | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 431 | iommu_write(flushreg, ctx); | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 432 | val >>= 1; | 
| David S. Miller | a228dfd | 2005-05-20 11:40:32 -0700 | [diff] [blame] | 433 | } | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 434 | val = iommu_read(matchreg); | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 435 | if (unlikely(val)) { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 436 | printk(KERN_WARNING "strbuf_flush: ctx flush " | 
| Sam Ravnborg | 9018113 | 2009-01-06 13:19:28 -0800 | [diff] [blame] | 437 | "timeout matchreg[%llx] ctx[%lx]\n", | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 438 | val, ctx); | 
|  | 439 | goto do_page_flush; | 
|  | 440 | } | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 441 | } else { | 
|  | 442 | unsigned long i; | 
|  | 443 |  | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 444 | do_page_flush: | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 445 | for (i = 0; i < npages; i++, vaddr += IO_PAGE_SIZE) | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 446 | iommu_write(strbuf->strbuf_pflush, vaddr); | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 447 | } | 
|  | 448 |  | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 449 | do_flush_sync: | 
|  | 450 | /* If the device could not have possibly put dirty data into | 
|  | 451 | * the streaming cache, no flush-flag synchronization needs | 
|  | 452 | * to be performed. | 
|  | 453 | */ | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 454 | if (direction == DMA_TO_DEVICE) | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 455 | return; | 
|  | 456 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 457 | STC_FLUSHFLAG_INIT(strbuf); | 
|  | 458 | iommu_write(strbuf->strbuf_fsync, strbuf->strbuf_flushflag_pa); | 
|  | 459 | (void) iommu_read(iommu->write_complete_reg); | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 460 |  | 
| David S. Miller | a228dfd | 2005-05-20 11:40:32 -0700 | [diff] [blame] | 461 | limit = 100000; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 462 | while (!STC_FLUSHFLAG_SET(strbuf)) { | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 463 | limit--; | 
|  | 464 | if (!limit) | 
|  | 465 | break; | 
| David S. Miller | a228dfd | 2005-05-20 11:40:32 -0700 | [diff] [blame] | 466 | udelay(1); | 
| David S. Miller | 4f07118 | 2005-08-29 12:46:22 -0700 | [diff] [blame] | 467 | rmb(); | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 468 | } | 
|  | 469 | if (!limit) | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 470 | printk(KERN_WARNING "strbuf_flush: flushflag timeout " | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 471 | "vaddr[%08x] ctx[%lx] npages[%ld]\n", | 
|  | 472 | vaddr, ctx, npages); | 
|  | 473 | } | 
|  | 474 |  | 
| FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 475 | static void dma_4u_unmap_page(struct device *dev, dma_addr_t bus_addr, | 
| FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 476 | size_t sz, enum dma_data_direction direction, | 
|  | 477 | struct dma_attrs *attrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | { | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 479 | struct iommu *iommu; | 
|  | 480 | struct strbuf *strbuf; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | iopte_t *base; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 482 | unsigned long flags, npages, ctx, i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 483 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 484 | if (unlikely(direction == DMA_NONE)) { | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 485 | if (printk_ratelimit()) | 
|  | 486 | WARN_ON(1); | 
|  | 487 | return; | 
|  | 488 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 490 | iommu = dev->archdata.iommu; | 
|  | 491 | strbuf = dev->archdata.stc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 |  | 
|  | 493 | npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK); | 
|  | 494 | npages >>= IO_PAGE_SHIFT; | 
|  | 495 | base = iommu->page_table + | 
|  | 496 | ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | bus_addr &= IO_PAGE_MASK; | 
|  | 498 |  | 
|  | 499 | spin_lock_irqsave(&iommu->lock, flags); | 
|  | 500 |  | 
|  | 501 | /* Record the context, if any. */ | 
|  | 502 | ctx = 0; | 
|  | 503 | if (iommu->iommu_ctxflush) | 
|  | 504 | ctx = (iopte_val(*base) & IOPTE_CONTEXT) >> 47UL; | 
|  | 505 |  | 
|  | 506 | /* Step 1: Kick data out of streaming buffers if necessary. */ | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 507 | if (strbuf->strbuf_enabled) | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 508 | strbuf_flush(strbuf, iommu, bus_addr, ctx, | 
|  | 509 | npages, direction); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 511 | /* Step 2: Clear out TSB entries. */ | 
|  | 512 | for (i = 0; i < npages; i++) | 
|  | 513 | iopte_make_dummy(iommu, base + i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 |  | 
| David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 515 | iommu_range_free(iommu, bus_addr, npages); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 |  | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 517 | iommu_free_ctx(iommu, ctx); | 
|  | 518 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 519 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 520 | } | 
|  | 521 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 522 | static int dma_4u_map_sg(struct device *dev, struct scatterlist *sglist, | 
| FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 523 | int nelems, enum dma_data_direction direction, | 
|  | 524 | struct dma_attrs *attrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | { | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 526 | struct scatterlist *s, *outs, *segstart; | 
|  | 527 | unsigned long flags, handle, prot, ctx; | 
|  | 528 | dma_addr_t dma_next = 0, dma_addr; | 
|  | 529 | unsigned int max_seg_size; | 
| FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 530 | unsigned long seg_boundary_size; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 531 | int outcount, incount, i; | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 532 | struct strbuf *strbuf; | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 533 | struct iommu *iommu; | 
| FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 534 | unsigned long base_shift; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 536 | BUG_ON(direction == DMA_NONE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 537 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 538 | iommu = dev->archdata.iommu; | 
|  | 539 | strbuf = dev->archdata.stc; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 540 | if (nelems == 0 || !iommu) | 
|  | 541 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 |  | 
|  | 543 | spin_lock_irqsave(&iommu->lock, flags); | 
|  | 544 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 545 | ctx = 0; | 
|  | 546 | if (iommu->iommu_ctxflush) | 
|  | 547 | ctx = iommu_alloc_ctx(iommu); | 
|  | 548 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | if (strbuf->strbuf_enabled) | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 550 | prot = IOPTE_STREAMING(ctx); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 551 | else | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 552 | prot = IOPTE_CONSISTENT(ctx); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 553 | if (direction != DMA_TO_DEVICE) | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 554 | prot |= IOPTE_WRITE; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 555 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 556 | outs = s = segstart = &sglist[0]; | 
|  | 557 | outcount = 1; | 
|  | 558 | incount = nelems; | 
|  | 559 | handle = 0; | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 560 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 561 | /* Init first segment length for backout at failure */ | 
|  | 562 | outs->dma_length = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 564 | max_seg_size = dma_get_max_seg_size(dev); | 
| FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 565 | seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1, | 
|  | 566 | IO_PAGE_SIZE) >> IO_PAGE_SHIFT; | 
|  | 567 | base_shift = iommu->page_table_map_base >> IO_PAGE_SHIFT; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 568 | for_each_sg(sglist, s, nelems, i) { | 
| FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 569 | unsigned long paddr, npages, entry, out_entry = 0, slen; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 570 | iopte_t *base; | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 571 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 572 | slen = s->length; | 
|  | 573 | /* Sanity check */ | 
|  | 574 | if (slen == 0) { | 
|  | 575 | dma_next = 0; | 
|  | 576 | continue; | 
|  | 577 | } | 
|  | 578 | /* Allocate iommu entries for that segment */ | 
|  | 579 | paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s); | 
| Joerg Roedel | 0fcff28 | 2008-10-15 22:02:14 -0700 | [diff] [blame] | 580 | npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE); | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 581 | entry = iommu_range_alloc(dev, iommu, npages, &handle); | 
|  | 582 |  | 
|  | 583 | /* Handle failure */ | 
|  | 584 | if (unlikely(entry == DMA_ERROR_CODE)) { | 
|  | 585 | if (printk_ratelimit()) | 
|  | 586 | printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx" | 
|  | 587 | " npages %lx\n", iommu, paddr, npages); | 
|  | 588 | goto iommu_map_failed; | 
|  | 589 | } | 
|  | 590 |  | 
|  | 591 | base = iommu->page_table + entry; | 
|  | 592 |  | 
|  | 593 | /* Convert entry to a dma_addr_t */ | 
|  | 594 | dma_addr = iommu->page_table_map_base + | 
|  | 595 | (entry << IO_PAGE_SHIFT); | 
|  | 596 | dma_addr |= (s->offset & ~IO_PAGE_MASK); | 
|  | 597 |  | 
|  | 598 | /* Insert into HW table */ | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 599 | paddr &= IO_PAGE_MASK; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 600 | while (npages--) { | 
|  | 601 | iopte_val(*base) = prot | paddr; | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 602 | base++; | 
|  | 603 | paddr += IO_PAGE_SIZE; | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 604 | } | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 605 |  | 
|  | 606 | /* If we are in an open segment, try merging */ | 
|  | 607 | if (segstart != s) { | 
|  | 608 | /* We cannot merge if: | 
|  | 609 | * - allocated dma_addr isn't contiguous to previous allocation | 
|  | 610 | */ | 
|  | 611 | if ((dma_addr != dma_next) || | 
| FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 612 | (outs->dma_length + s->length > max_seg_size) || | 
|  | 613 | (is_span_boundary(out_entry, base_shift, | 
|  | 614 | seg_boundary_size, outs, s))) { | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 615 | /* Can't merge: create a new segment */ | 
|  | 616 | segstart = s; | 
|  | 617 | outcount++; | 
|  | 618 | outs = sg_next(outs); | 
|  | 619 | } else { | 
|  | 620 | outs->dma_length += s->length; | 
|  | 621 | } | 
|  | 622 | } | 
|  | 623 |  | 
|  | 624 | if (segstart == s) { | 
|  | 625 | /* This is a new segment, fill entries */ | 
|  | 626 | outs->dma_address = dma_addr; | 
|  | 627 | outs->dma_length = slen; | 
| FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 628 | out_entry = entry; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 629 | } | 
|  | 630 |  | 
|  | 631 | /* Calculate next page pointer for contiguous check */ | 
|  | 632 | dma_next = dma_addr + slen; | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 633 | } | 
|  | 634 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 635 | spin_unlock_irqrestore(&iommu->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 637 | if (outcount < incount) { | 
|  | 638 | outs = sg_next(outs); | 
|  | 639 | outs->dma_address = DMA_ERROR_CODE; | 
|  | 640 | outs->dma_length = 0; | 
|  | 641 | } | 
|  | 642 |  | 
|  | 643 | return outcount; | 
|  | 644 |  | 
|  | 645 | iommu_map_failed: | 
|  | 646 | for_each_sg(sglist, s, nelems, i) { | 
|  | 647 | if (s->dma_length != 0) { | 
| David S. Miller | 6c830fe | 2008-03-25 22:44:10 -0700 | [diff] [blame] | 648 | unsigned long vaddr, npages, entry, j; | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 649 | iopte_t *base; | 
|  | 650 |  | 
|  | 651 | vaddr = s->dma_address & IO_PAGE_MASK; | 
| Joerg Roedel | 0fcff28 | 2008-10-15 22:02:14 -0700 | [diff] [blame] | 652 | npages = iommu_num_pages(s->dma_address, s->dma_length, | 
|  | 653 | IO_PAGE_SIZE); | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 654 | iommu_range_free(iommu, vaddr, npages); | 
|  | 655 |  | 
|  | 656 | entry = (vaddr - iommu->page_table_map_base) | 
|  | 657 | >> IO_PAGE_SHIFT; | 
|  | 658 | base = iommu->page_table + entry; | 
|  | 659 |  | 
| David S. Miller | 6c830fe | 2008-03-25 22:44:10 -0700 | [diff] [blame] | 660 | for (j = 0; j < npages; j++) | 
|  | 661 | iopte_make_dummy(iommu, base + j); | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 662 |  | 
|  | 663 | s->dma_address = DMA_ERROR_CODE; | 
|  | 664 | s->dma_length = 0; | 
|  | 665 | } | 
|  | 666 | if (s == outs) | 
|  | 667 | break; | 
|  | 668 | } | 
|  | 669 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 670 |  | 
| David S. Miller | 688cb30 | 2005-10-13 22:15:24 -0700 | [diff] [blame] | 671 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | } | 
|  | 673 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 674 | /* If contexts are being used, they are the same in all of the mappings | 
|  | 675 | * we make for a particular SG. | 
|  | 676 | */ | 
|  | 677 | static unsigned long fetch_sg_ctx(struct iommu *iommu, struct scatterlist *sg) | 
|  | 678 | { | 
|  | 679 | unsigned long ctx = 0; | 
|  | 680 |  | 
|  | 681 | if (iommu->iommu_ctxflush) { | 
|  | 682 | iopte_t *base; | 
|  | 683 | u32 bus_addr; | 
|  | 684 |  | 
|  | 685 | bus_addr = sg->dma_address & IO_PAGE_MASK; | 
|  | 686 | base = iommu->page_table + | 
|  | 687 | ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT); | 
|  | 688 |  | 
|  | 689 | ctx = (iopte_val(*base) & IOPTE_CONTEXT) >> 47UL; | 
|  | 690 | } | 
|  | 691 | return ctx; | 
|  | 692 | } | 
|  | 693 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 694 | static void dma_4u_unmap_sg(struct device *dev, struct scatterlist *sglist, | 
| FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 695 | int nelems, enum dma_data_direction direction, | 
|  | 696 | struct dma_attrs *attrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 697 | { | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 698 | unsigned long flags, ctx; | 
|  | 699 | struct scatterlist *sg; | 
| David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 700 | struct strbuf *strbuf; | 
|  | 701 | struct iommu *iommu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 702 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 703 | BUG_ON(direction == DMA_NONE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 704 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 705 | iommu = dev->archdata.iommu; | 
|  | 706 | strbuf = dev->archdata.stc; | 
|  | 707 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 708 | ctx = fetch_sg_ctx(iommu, sglist); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 709 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 | spin_lock_irqsave(&iommu->lock, flags); | 
|  | 711 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 712 | sg = sglist; | 
|  | 713 | while (nelems--) { | 
|  | 714 | dma_addr_t dma_handle = sg->dma_address; | 
|  | 715 | unsigned int len = sg->dma_length; | 
|  | 716 | unsigned long npages, entry; | 
|  | 717 | iopte_t *base; | 
|  | 718 | int i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 719 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 720 | if (!len) | 
|  | 721 | break; | 
| Joerg Roedel | 0fcff28 | 2008-10-15 22:02:14 -0700 | [diff] [blame] | 722 | npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE); | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 723 | iommu_range_free(iommu, dma_handle, npages); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 724 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 725 | entry = ((dma_handle - iommu->page_table_map_base) | 
|  | 726 | >> IO_PAGE_SHIFT); | 
|  | 727 | base = iommu->page_table + entry; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 728 |  | 
| David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 729 | dma_handle &= IO_PAGE_MASK; | 
|  | 730 | if (strbuf->strbuf_enabled) | 
|  | 731 | strbuf_flush(strbuf, iommu, dma_handle, ctx, | 
|  | 732 | npages, direction); | 
|  | 733 |  | 
|  | 734 | for (i = 0; i < npages; i++) | 
|  | 735 | iopte_make_dummy(iommu, base + i); | 
|  | 736 |  | 
|  | 737 | sg = sg_next(sg); | 
|  | 738 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 739 |  | 
| David S. Miller | 7c963ad | 2005-05-31 16:57:59 -0700 | [diff] [blame] | 740 | iommu_free_ctx(iommu, ctx); | 
|  | 741 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 743 | } | 
|  | 744 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 745 | static void dma_4u_sync_single_for_cpu(struct device *dev, | 
|  | 746 | dma_addr_t bus_addr, size_t sz, | 
|  | 747 | enum dma_data_direction direction) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 748 | { | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 749 | struct iommu *iommu; | 
|  | 750 | struct strbuf *strbuf; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 751 | unsigned long flags, ctx, npages; | 
|  | 752 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 753 | iommu = dev->archdata.iommu; | 
|  | 754 | strbuf = dev->archdata.stc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 755 |  | 
|  | 756 | if (!strbuf->strbuf_enabled) | 
|  | 757 | return; | 
|  | 758 |  | 
|  | 759 | spin_lock_irqsave(&iommu->lock, flags); | 
|  | 760 |  | 
|  | 761 | npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK); | 
|  | 762 | npages >>= IO_PAGE_SHIFT; | 
|  | 763 | bus_addr &= IO_PAGE_MASK; | 
|  | 764 |  | 
|  | 765 | /* Step 1: Record the context, if any. */ | 
|  | 766 | ctx = 0; | 
|  | 767 | if (iommu->iommu_ctxflush && | 
|  | 768 | strbuf->strbuf_ctxflush) { | 
|  | 769 | iopte_t *iopte; | 
|  | 770 |  | 
|  | 771 | iopte = iommu->page_table + | 
|  | 772 | ((bus_addr - iommu->page_table_map_base)>>IO_PAGE_SHIFT); | 
|  | 773 | ctx = (iopte_val(*iopte) & IOPTE_CONTEXT) >> 47UL; | 
|  | 774 | } | 
|  | 775 |  | 
|  | 776 | /* Step 2: Kick data out of streaming buffers. */ | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 777 | strbuf_flush(strbuf, iommu, bus_addr, ctx, npages, direction); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 778 |  | 
|  | 779 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 780 | } | 
|  | 781 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 782 | static void dma_4u_sync_sg_for_cpu(struct device *dev, | 
|  | 783 | struct scatterlist *sglist, int nelems, | 
|  | 784 | enum dma_data_direction direction) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 785 | { | 
| David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 786 | struct iommu *iommu; | 
|  | 787 | struct strbuf *strbuf; | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 788 | unsigned long flags, ctx, npages, i; | 
| Jens Axboe | 2c941a2 | 2007-08-07 09:37:10 +0200 | [diff] [blame] | 789 | struct scatterlist *sg, *sgprv; | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 790 | u32 bus_addr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 791 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 792 | iommu = dev->archdata.iommu; | 
|  | 793 | strbuf = dev->archdata.stc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 794 |  | 
|  | 795 | if (!strbuf->strbuf_enabled) | 
|  | 796 | return; | 
|  | 797 |  | 
|  | 798 | spin_lock_irqsave(&iommu->lock, flags); | 
|  | 799 |  | 
|  | 800 | /* Step 1: Record the context, if any. */ | 
|  | 801 | ctx = 0; | 
|  | 802 | if (iommu->iommu_ctxflush && | 
|  | 803 | strbuf->strbuf_ctxflush) { | 
|  | 804 | iopte_t *iopte; | 
|  | 805 |  | 
|  | 806 | iopte = iommu->page_table + | 
|  | 807 | ((sglist[0].dma_address - iommu->page_table_map_base) >> IO_PAGE_SHIFT); | 
|  | 808 | ctx = (iopte_val(*iopte) & IOPTE_CONTEXT) >> 47UL; | 
|  | 809 | } | 
|  | 810 |  | 
|  | 811 | /* Step 2: Kick data out of streaming buffers. */ | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 812 | bus_addr = sglist[0].dma_address & IO_PAGE_MASK; | 
| Jens Axboe | 2c941a2 | 2007-08-07 09:37:10 +0200 | [diff] [blame] | 813 | sgprv = NULL; | 
|  | 814 | for_each_sg(sglist, sg, nelems, i) { | 
|  | 815 | if (sg->dma_length == 0) | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 816 | break; | 
| Jens Axboe | 2c941a2 | 2007-08-07 09:37:10 +0200 | [diff] [blame] | 817 | sgprv = sg; | 
|  | 818 | } | 
|  | 819 |  | 
|  | 820 | npages = (IO_PAGE_ALIGN(sgprv->dma_address + sgprv->dma_length) | 
| David S. Miller | 4dbc30f | 2005-05-11 11:37:00 -0700 | [diff] [blame] | 821 | - bus_addr) >> IO_PAGE_SHIFT; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 822 | strbuf_flush(strbuf, iommu, bus_addr, ctx, npages, direction); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 |  | 
|  | 824 | spin_unlock_irqrestore(&iommu->lock, flags); | 
|  | 825 | } | 
|  | 826 |  | 
| FUJITA Tomonori | 02f7a18 | 2009-08-10 11:53:13 +0900 | [diff] [blame] | 827 | static struct dma_map_ops sun4u_dma_ops = { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 828 | .alloc_coherent		= dma_4u_alloc_coherent, | 
|  | 829 | .free_coherent		= dma_4u_free_coherent, | 
| FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 830 | .map_page		= dma_4u_map_page, | 
|  | 831 | .unmap_page		= dma_4u_unmap_page, | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 832 | .map_sg			= dma_4u_map_sg, | 
|  | 833 | .unmap_sg		= dma_4u_unmap_sg, | 
|  | 834 | .sync_single_for_cpu	= dma_4u_sync_single_for_cpu, | 
|  | 835 | .sync_sg_for_cpu	= dma_4u_sync_sg_for_cpu, | 
| David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 836 | }; | 
|  | 837 |  | 
| FUJITA Tomonori | 02f7a18 | 2009-08-10 11:53:13 +0900 | [diff] [blame] | 838 | struct dma_map_ops *dma_ops = &sun4u_dma_ops; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 839 | EXPORT_SYMBOL(dma_ops); | 
|  | 840 |  | 
| FUJITA Tomonori | ee664a9 | 2009-08-10 11:53:16 +0900 | [diff] [blame] | 841 | extern int pci64_dma_supported(struct pci_dev *pdev, u64 device_mask); | 
|  | 842 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 843 | int dma_supported(struct device *dev, u64 device_mask) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | { | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 845 | struct iommu *iommu = dev->archdata.iommu; | 
|  | 846 | u64 dma_addr_mask = iommu->dma_addr_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 |  | 
|  | 848 | if (device_mask >= (1UL << 32UL)) | 
|  | 849 | return 0; | 
|  | 850 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 851 | if ((device_mask & dma_addr_mask) == dma_addr_mask) | 
|  | 852 | return 1; | 
|  | 853 |  | 
|  | 854 | #ifdef CONFIG_PCI | 
|  | 855 | if (dev->bus == &pci_bus_type) | 
| FUJITA Tomonori | ee664a9 | 2009-08-10 11:53:16 +0900 | [diff] [blame] | 856 | return pci64_dma_supported(to_pci_dev(dev), device_mask); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 857 | #endif | 
|  | 858 |  | 
|  | 859 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 860 | } | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 861 | EXPORT_SYMBOL(dma_supported); |