| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *	drivers/pci/setup-bus.c | 
 | 3 |  * | 
 | 4 |  * Extruded from code written by | 
 | 5 |  *      Dave Rusling (david.rusling@reo.mts.dec.com) | 
 | 6 |  *      David Mosberger (davidm@cs.arizona.edu) | 
 | 7 |  *	David Miller (davem@redhat.com) | 
 | 8 |  * | 
 | 9 |  * Support routines for initializing a PCI subsystem. | 
 | 10 |  */ | 
 | 11 |  | 
 | 12 | /* | 
 | 13 |  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> | 
 | 14 |  *	     PCI-PCI bridges cleanup, sorted resource allocation. | 
 | 15 |  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> | 
 | 16 |  *	     Converted to allocation in 3 passes, which gives | 
 | 17 |  *	     tighter packing. Prefetchable range support. | 
 | 18 |  */ | 
 | 19 |  | 
 | 20 | #include <linux/init.h> | 
 | 21 | #include <linux/kernel.h> | 
 | 22 | #include <linux/module.h> | 
 | 23 | #include <linux/pci.h> | 
 | 24 | #include <linux/errno.h> | 
 | 25 | #include <linux/ioport.h> | 
 | 26 | #include <linux/cache.h> | 
 | 27 | #include <linux/slab.h> | 
| Chris Wright | 6faf17f | 2009-08-28 13:00:06 -0700 | [diff] [blame] | 28 | #include "pci.h" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 |  | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 30 | struct resource_list_x { | 
 | 31 | 	struct resource_list_x *next; | 
 | 32 | 	struct resource *res; | 
 | 33 | 	struct pci_dev *dev; | 
 | 34 | 	resource_size_t start; | 
 | 35 | 	resource_size_t end; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 36 | 	resource_size_t add_size; | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 37 | 	unsigned long flags; | 
 | 38 | }; | 
 | 39 |  | 
| Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 40 | #define free_list(type, head) do {                      \ | 
 | 41 | 	struct type *list, *tmp;			\ | 
 | 42 | 	for (list = (head)->next; list;) {		\ | 
 | 43 | 		tmp = list;				\ | 
 | 44 | 		list = list->next;			\ | 
 | 45 | 		kfree(tmp);				\ | 
 | 46 | 	}						\ | 
 | 47 | 	(head)->next = NULL;				\ | 
 | 48 | } while (0) | 
 | 49 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 50 | /** | 
 | 51 |  * add_to_list() - add a new resource tracker to the list | 
 | 52 |  * @head:	Head of the list | 
 | 53 |  * @dev:	device corresponding to which the resource | 
 | 54 |  *		belongs | 
 | 55 |  * @res:	The resource to be tracked | 
 | 56 |  * @add_size:	additional size to be optionally added | 
 | 57 |  *              to the resource | 
 | 58 |  */ | 
 | 59 | static void add_to_list(struct resource_list_x *head, | 
 | 60 | 		 struct pci_dev *dev, struct resource *res, | 
 | 61 | 		 resource_size_t add_size) | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 62 | { | 
 | 63 | 	struct resource_list_x *list = head; | 
 | 64 | 	struct resource_list_x *ln = list->next; | 
 | 65 | 	struct resource_list_x *tmp; | 
 | 66 |  | 
 | 67 | 	tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); | 
 | 68 | 	if (!tmp) { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 69 | 		pr_warning("add_to_list: kmalloc() failed!\n"); | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 70 | 		return; | 
 | 71 | 	} | 
 | 72 |  | 
 | 73 | 	tmp->next = ln; | 
 | 74 | 	tmp->res = res; | 
 | 75 | 	tmp->dev = dev; | 
 | 76 | 	tmp->start = res->start; | 
 | 77 | 	tmp->end = res->end; | 
 | 78 | 	tmp->flags = res->flags; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 79 | 	tmp->add_size = add_size; | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 80 | 	list->next = tmp; | 
 | 81 | } | 
 | 82 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 83 | static void add_to_failed_list(struct resource_list_x *head, | 
 | 84 | 				struct pci_dev *dev, struct resource *res) | 
 | 85 | { | 
 | 86 | 	add_to_list(head, dev, res, 0); | 
 | 87 | } | 
 | 88 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 89 | static void __dev_sort_resources(struct pci_dev *dev, | 
 | 90 | 				 struct resource_list *head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | { | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 92 | 	u16 class = dev->class >> 8; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 94 | 	/* Don't touch classless devices or host bridges or ioapics.  */ | 
 | 95 | 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) | 
 | 96 | 		return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 98 | 	/* Don't touch ioapic devices already enabled by firmware */ | 
 | 99 | 	if (class == PCI_CLASS_SYSTEM_PIC) { | 
 | 100 | 		u16 command; | 
 | 101 | 		pci_read_config_word(dev, PCI_COMMAND, &command); | 
 | 102 | 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | 
 | 103 | 			return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | 	} | 
 | 105 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 106 | 	pdev_sort_resources(dev, head); | 
 | 107 | } | 
 | 108 |  | 
| Ram Pai | fc075e1 | 2011-02-14 17:43:19 -0800 | [diff] [blame] | 109 | static inline void reset_resource(struct resource *res) | 
 | 110 | { | 
 | 111 | 	res->start = 0; | 
 | 112 | 	res->end = 0; | 
 | 113 | 	res->flags = 0; | 
 | 114 | } | 
 | 115 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 116 | /** | 
 | 117 |  * adjust_resources_sorted() - satisfy any additional resource requests | 
 | 118 |  * | 
 | 119 |  * @add_head : head of the list tracking requests requiring additional | 
 | 120 |  *             resources | 
 | 121 |  * @head     : head of the list tracking requests with allocated | 
 | 122 |  *             resources | 
 | 123 |  * | 
 | 124 |  * Walk through each element of the add_head and try to procure | 
 | 125 |  * additional resources for the element, provided the element | 
 | 126 |  * is in the head list. | 
 | 127 |  */ | 
 | 128 | static void adjust_resources_sorted(struct resource_list_x *add_head, | 
 | 129 | 		struct resource_list *head) | 
 | 130 | { | 
 | 131 | 	struct resource *res; | 
 | 132 | 	struct resource_list_x *list, *tmp, *prev; | 
 | 133 | 	struct resource_list *hlist; | 
 | 134 | 	resource_size_t add_size; | 
 | 135 | 	int idx; | 
 | 136 |  | 
 | 137 | 	prev = add_head; | 
 | 138 | 	for (list = add_head->next; list;) { | 
 | 139 | 		res = list->res; | 
 | 140 | 		/* skip resource that has been reset */ | 
 | 141 | 		if (!res->flags) | 
 | 142 | 			goto out; | 
 | 143 |  | 
 | 144 | 		/* skip this resource if not found in head list */ | 
 | 145 | 		for (hlist = head->next; hlist && hlist->res != res; | 
 | 146 | 				hlist = hlist->next); | 
 | 147 | 		if (!hlist) { /* just skip */ | 
 | 148 | 			prev = list; | 
 | 149 | 			list = list->next; | 
 | 150 | 			continue; | 
 | 151 | 		} | 
 | 152 |  | 
 | 153 | 		idx = res - &list->dev->resource[0]; | 
 | 154 | 		add_size=list->add_size; | 
 | 155 | 		if (!resource_size(res) && add_size) { | 
 | 156 | 			 res->end = res->start + add_size - 1; | 
 | 157 | 			 if(pci_assign_resource(list->dev, idx)) | 
 | 158 | 				reset_resource(res); | 
 | 159 | 		} else if (add_size) { | 
 | 160 | 			adjust_resource(res, res->start, | 
 | 161 | 				resource_size(res) + add_size); | 
 | 162 | 		} | 
 | 163 | out: | 
 | 164 | 		tmp = list; | 
 | 165 | 		prev->next = list = list->next; | 
 | 166 | 		kfree(tmp); | 
 | 167 | 	} | 
 | 168 | } | 
 | 169 |  | 
 | 170 | /** | 
 | 171 |  * assign_requested_resources_sorted() - satisfy resource requests | 
 | 172 |  * | 
 | 173 |  * @head : head of the list tracking requests for resources | 
 | 174 |  * @failed_list : head of the list tracking requests that could | 
 | 175 |  *		not be allocated | 
 | 176 |  * | 
 | 177 |  * Satisfy resource requests of each element in the list. Add | 
 | 178 |  * requests that could not satisfied to the failed_list. | 
 | 179 |  */ | 
 | 180 | static void assign_requested_resources_sorted(struct resource_list *head, | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 181 | 				 struct resource_list_x *fail_head) | 
 | 182 | { | 
 | 183 | 	struct resource *res; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 184 | 	struct resource_list *list; | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 185 | 	int idx; | 
 | 186 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 187 | 	for (list = head->next; list; list = list->next) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | 		res = list->res; | 
 | 189 | 		idx = res - &list->dev->resource[0]; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 190 | 		if (resource_size(res) && pci_assign_resource(list->dev, idx)) { | 
| Yinghai Lu | 9a92866 | 2010-02-28 15:49:39 -0800 | [diff] [blame] | 191 | 			if (fail_head && !pci_is_root_bus(list->dev->bus)) { | 
 | 192 | 				/* | 
 | 193 | 				 * if the failed res is for ROM BAR, and it will | 
 | 194 | 				 * be enabled later, don't add it to the list | 
 | 195 | 				 */ | 
 | 196 | 				if (!((idx == PCI_ROM_RESOURCE) && | 
 | 197 | 				      (!(res->flags & IORESOURCE_ROM_ENABLE)))) | 
 | 198 | 					add_to_failed_list(fail_head, list->dev, res); | 
 | 199 | 			} | 
| Ram Pai | fc075e1 | 2011-02-14 17:43:19 -0800 | [diff] [blame] | 200 | 			reset_resource(res); | 
| Rajesh Shah | 542df5d | 2005-04-28 00:25:50 -0700 | [diff] [blame] | 201 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | 	} | 
 | 203 | } | 
 | 204 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 205 | static void __assign_resources_sorted(struct resource_list *head, | 
 | 206 | 				 struct resource_list_x *add_head, | 
 | 207 | 				 struct resource_list_x *fail_head) | 
 | 208 | { | 
 | 209 | 	/* Satisfy the must-have resource requests */ | 
 | 210 | 	assign_requested_resources_sorted(head, fail_head); | 
 | 211 |  | 
 | 212 | 	/* Try to satisfy any additional nice-to-have resource | 
 | 213 | 		requests */ | 
 | 214 | 	if (add_head) | 
 | 215 | 		adjust_resources_sorted(add_head, head); | 
 | 216 | 	free_list(resource_list, head); | 
 | 217 | } | 
 | 218 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 219 | static void pdev_assign_resources_sorted(struct pci_dev *dev, | 
 | 220 | 				 struct resource_list_x *fail_head) | 
 | 221 | { | 
 | 222 | 	struct resource_list head; | 
 | 223 |  | 
 | 224 | 	head.next = NULL; | 
 | 225 | 	__dev_sort_resources(dev, &head); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 226 | 	__assign_resources_sorted(&head, NULL, fail_head); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 227 |  | 
 | 228 | } | 
 | 229 |  | 
 | 230 | static void pbus_assign_resources_sorted(const struct pci_bus *bus, | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 231 | 					 struct resource_list_x *add_head, | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 232 | 					 struct resource_list_x *fail_head) | 
 | 233 | { | 
 | 234 | 	struct pci_dev *dev; | 
 | 235 | 	struct resource_list head; | 
 | 236 |  | 
 | 237 | 	head.next = NULL; | 
 | 238 | 	list_for_each_entry(dev, &bus->devices, bus_list) | 
 | 239 | 		__dev_sort_resources(dev, &head); | 
 | 240 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 241 | 	__assign_resources_sorted(&head, add_head, fail_head); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 242 | } | 
 | 243 |  | 
| Dominik Brodowski | b3743fa | 2005-09-09 13:03:23 -0700 | [diff] [blame] | 244 | void pci_setup_cardbus(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | { | 
 | 246 | 	struct pci_dev *bridge = bus->self; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 247 | 	struct resource *res; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | 	struct pci_bus_region region; | 
 | 249 |  | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 250 | 	dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", | 
 | 251 | 		 bus->secondary, bus->subordinate); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 253 | 	res = bus->resource[0]; | 
 | 254 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 255 | 	if (res->flags & IORESOURCE_IO) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | 		/* | 
 | 257 | 		 * The IO resource is allocated a range twice as large as it | 
 | 258 | 		 * would normally need.  This allows us to set both IO regs. | 
 | 259 | 		 */ | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 260 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, | 
 | 262 | 					region.start); | 
 | 263 | 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, | 
 | 264 | 					region.end); | 
 | 265 | 	} | 
 | 266 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 267 | 	res = bus->resource[1]; | 
 | 268 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 269 | 	if (res->flags & IORESOURCE_IO) { | 
 | 270 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, | 
 | 272 | 					region.start); | 
 | 273 | 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, | 
 | 274 | 					region.end); | 
 | 275 | 	} | 
 | 276 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 277 | 	res = bus->resource[2]; | 
 | 278 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 279 | 	if (res->flags & IORESOURCE_MEM) { | 
 | 280 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, | 
 | 282 | 					region.start); | 
 | 283 | 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, | 
 | 284 | 					region.end); | 
 | 285 | 	} | 
 | 286 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 287 | 	res = bus->resource[3]; | 
 | 288 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 289 | 	if (res->flags & IORESOURCE_MEM) { | 
 | 290 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, | 
 | 292 | 					region.start); | 
 | 293 | 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, | 
 | 294 | 					region.end); | 
 | 295 | 	} | 
 | 296 | } | 
| Dominik Brodowski | b3743fa | 2005-09-09 13:03:23 -0700 | [diff] [blame] | 297 | EXPORT_SYMBOL(pci_setup_cardbus); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 |  | 
 | 299 | /* Initialize bridges with base/limit values we have collected. | 
 | 300 |    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) | 
 | 301 |    requires that if there is no I/O ports or memory behind the | 
 | 302 |    bridge, corresponding range must be turned off by writing base | 
 | 303 |    value greater than limit to the bridge's base/limit registers. | 
 | 304 |  | 
 | 305 |    Note: care must be taken when updating I/O base/limit registers | 
 | 306 |    of bridges which support 32-bit I/O. This update requires two | 
 | 307 |    config space writes, so it's quite possible that an I/O window of | 
 | 308 |    the bridge will have some undesirable address (e.g. 0) after the | 
 | 309 |    first write. Ditto 64-bit prefetchable MMIO.  */ | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 310 | static void pci_setup_bridge_io(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | { | 
 | 312 | 	struct pci_dev *bridge = bus->self; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 313 | 	struct resource *res; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | 	struct pci_bus_region region; | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 315 | 	u32 l, io_upper16; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 |  | 
 | 317 | 	/* Set up the top and bottom of the PCI I/O segment for this bus. */ | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 318 | 	res = bus->resource[0]; | 
 | 319 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 320 | 	if (res->flags & IORESOURCE_IO) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | 		pci_read_config_dword(bridge, PCI_IO_BASE, &l); | 
 | 322 | 		l &= 0xffff0000; | 
 | 323 | 		l |= (region.start >> 8) & 0x00f0; | 
 | 324 | 		l |= region.end & 0xf000; | 
 | 325 | 		/* Set up upper 16 bits of I/O base/limit. */ | 
 | 326 | 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 327 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 328 | 	} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | 		/* Clear upper 16 bits of I/O base/limit. */ | 
 | 330 | 		io_upper16 = 0; | 
 | 331 | 		l = 0x00f0; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 332 | 		dev_info(&bridge->dev, "  bridge window [io  disabled]\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | 	} | 
 | 334 | 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */ | 
 | 335 | 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); | 
 | 336 | 	/* Update lower 16 bits of I/O base/limit. */ | 
 | 337 | 	pci_write_config_dword(bridge, PCI_IO_BASE, l); | 
 | 338 | 	/* Update upper 16 bits of I/O base/limit. */ | 
 | 339 | 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 340 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 |  | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 342 | static void pci_setup_bridge_mmio(struct pci_bus *bus) | 
 | 343 | { | 
 | 344 | 	struct pci_dev *bridge = bus->self; | 
 | 345 | 	struct resource *res; | 
 | 346 | 	struct pci_bus_region region; | 
 | 347 | 	u32 l; | 
 | 348 |  | 
 | 349 | 	/* Set up the top and bottom of the PCI Memory segment for this bus. */ | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 350 | 	res = bus->resource[1]; | 
 | 351 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 352 | 	if (res->flags & IORESOURCE_MEM) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | 		l = (region.start >> 16) & 0xfff0; | 
 | 354 | 		l |= region.end & 0xfff00000; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 355 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 356 | 	} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | 		l = 0x0000fff0; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 358 | 		dev_info(&bridge->dev, "  bridge window [mem disabled]\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | 	} | 
 | 360 | 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 361 | } | 
 | 362 |  | 
 | 363 | static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) | 
 | 364 | { | 
 | 365 | 	struct pci_dev *bridge = bus->self; | 
 | 366 | 	struct resource *res; | 
 | 367 | 	struct pci_bus_region region; | 
 | 368 | 	u32 l, bu, lu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 |  | 
 | 370 | 	/* Clear out the upper 32 bits of PREF limit. | 
 | 371 | 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily | 
 | 372 | 	   disables PREF range, which is ok. */ | 
 | 373 | 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); | 
 | 374 |  | 
 | 375 | 	/* Set up PREF base/limit. */ | 
| Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 376 | 	bu = lu = 0; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 377 | 	res = bus->resource[2]; | 
 | 378 | 	pcibios_resource_to_bus(bridge, ®ion, res); | 
 | 379 | 	if (res->flags & IORESOURCE_PREFETCH) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | 		l = (region.start >> 16) & 0xfff0; | 
 | 381 | 		l |= region.end & 0xfff00000; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 382 | 		if (res->flags & IORESOURCE_MEM_64) { | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 383 | 			bu = upper_32_bits(region.start); | 
 | 384 | 			lu = upper_32_bits(region.end); | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 385 | 		} | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 386 | 		dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 387 | 	} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | 		l = 0x0000fff0; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 389 | 		dev_info(&bridge->dev, "  bridge window [mem pref disabled]\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | 	} | 
 | 391 | 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); | 
 | 392 |  | 
| Alex Williamson | 59353ea | 2009-11-30 14:51:44 -0700 | [diff] [blame] | 393 | 	/* Set the upper 32 bits of PREF base & limit. */ | 
 | 394 | 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); | 
 | 395 | 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 396 | } | 
 | 397 |  | 
 | 398 | static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) | 
 | 399 | { | 
 | 400 | 	struct pci_dev *bridge = bus->self; | 
 | 401 |  | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 402 | 	dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", | 
 | 403 | 		 bus->secondary, bus->subordinate); | 
 | 404 |  | 
 | 405 | 	if (type & IORESOURCE_IO) | 
 | 406 | 		pci_setup_bridge_io(bus); | 
 | 407 |  | 
 | 408 | 	if (type & IORESOURCE_MEM) | 
 | 409 | 		pci_setup_bridge_mmio(bus); | 
 | 410 |  | 
 | 411 | 	if (type & IORESOURCE_PREFETCH) | 
 | 412 | 		pci_setup_bridge_mmio_pref(bus); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 |  | 
 | 414 | 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); | 
 | 415 | } | 
 | 416 |  | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 417 | static void pci_setup_bridge(struct pci_bus *bus) | 
 | 418 | { | 
 | 419 | 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | | 
 | 420 | 				  IORESOURCE_PREFETCH; | 
 | 421 |  | 
 | 422 | 	__pci_setup_bridge(bus, type); | 
 | 423 | } | 
 | 424 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | /* Check whether the bridge supports optional I/O and | 
 | 426 |    prefetchable memory ranges. If not, the respective | 
 | 427 |    base/limit registers must be read-only and read as 0. */ | 
| Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 428 | static void pci_bridge_check_ranges(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | { | 
 | 430 | 	u16 io; | 
 | 431 | 	u32 pmem; | 
 | 432 | 	struct pci_dev *bridge = bus->self; | 
 | 433 | 	struct resource *b_res; | 
 | 434 |  | 
 | 435 | 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | 
 | 436 | 	b_res[1].flags |= IORESOURCE_MEM; | 
 | 437 |  | 
 | 438 | 	pci_read_config_word(bridge, PCI_IO_BASE, &io); | 
 | 439 | 	if (!io) { | 
 | 440 | 		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); | 
 | 441 | 		pci_read_config_word(bridge, PCI_IO_BASE, &io); | 
 | 442 |  		pci_write_config_word(bridge, PCI_IO_BASE, 0x0); | 
 | 443 |  	} | 
 | 444 |  	if (io) | 
 | 445 | 		b_res[0].flags |= IORESOURCE_IO; | 
 | 446 | 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address | 
 | 447 | 	    disconnect boundary by one PCI data phase. | 
 | 448 | 	    Workaround: do not use prefetching on this device. */ | 
 | 449 | 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) | 
 | 450 | 		return; | 
 | 451 | 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); | 
 | 452 | 	if (!pmem) { | 
 | 453 | 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, | 
 | 454 | 					       0xfff0fff0); | 
 | 455 | 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); | 
 | 456 | 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); | 
 | 457 | 	} | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 458 | 	if (pmem) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; | 
| Yinghai Lu | 9958610 | 2010-01-22 01:02:28 -0800 | [diff] [blame] | 460 | 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == | 
 | 461 | 		    PCI_PREF_RANGE_TYPE_64) { | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 462 | 			b_res[2].flags |= IORESOURCE_MEM_64; | 
| Yinghai Lu | 9958610 | 2010-01-22 01:02:28 -0800 | [diff] [blame] | 463 | 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; | 
 | 464 | 		} | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 465 | 	} | 
 | 466 |  | 
 | 467 | 	/* double check if bridge does support 64 bit pref */ | 
 | 468 | 	if (b_res[2].flags & IORESOURCE_MEM_64) { | 
 | 469 | 		u32 mem_base_hi, tmp; | 
 | 470 | 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, | 
 | 471 | 					 &mem_base_hi); | 
 | 472 | 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, | 
 | 473 | 					       0xffffffff); | 
 | 474 | 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); | 
 | 475 | 		if (!tmp) | 
 | 476 | 			b_res[2].flags &= ~IORESOURCE_MEM_64; | 
 | 477 | 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, | 
 | 478 | 				       mem_base_hi); | 
 | 479 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 480 | } | 
 | 481 |  | 
 | 482 | /* Helper function for sizing routines: find first available | 
 | 483 |    bus resource of a given type. Note: we intentionally skip | 
 | 484 |    the bus resources which have already been assigned (that is, | 
 | 485 |    have non-NULL parent resource). */ | 
| Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 486 | static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | { | 
 | 488 | 	int i; | 
 | 489 | 	struct resource *r; | 
 | 490 | 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
 | 491 | 				  IORESOURCE_PREFETCH; | 
 | 492 |  | 
| Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 493 | 	pci_bus_for_each_resource(bus, r, i) { | 
| Ivan Kokshaysky | 299de03 | 2005-06-15 18:59:27 +0400 | [diff] [blame] | 494 | 		if (r == &ioport_resource || r == &iomem_resource) | 
 | 495 | 			continue; | 
| Jesse Barnes | 55a1098 | 2009-10-27 09:39:18 -0700 | [diff] [blame] | 496 | 		if (r && (r->flags & type_mask) == type && !r->parent) | 
 | 497 | 			return r; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | 	} | 
 | 499 | 	return NULL; | 
 | 500 | } | 
 | 501 |  | 
| Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 502 | static resource_size_t calculate_iosize(resource_size_t size, | 
 | 503 | 		resource_size_t min_size, | 
 | 504 | 		resource_size_t size1, | 
 | 505 | 		resource_size_t old_size, | 
 | 506 | 		resource_size_t align) | 
 | 507 | { | 
 | 508 | 	if (size < min_size) | 
 | 509 | 		size = min_size; | 
 | 510 | 	if (old_size == 1 ) | 
 | 511 | 		old_size = 0; | 
 | 512 | 	/* To be fixed in 2.5: we should have sort of HAVE_ISA | 
 | 513 | 	   flag in the struct pci_bus. */ | 
 | 514 | #if defined(CONFIG_ISA) || defined(CONFIG_EISA) | 
 | 515 | 	size = (size & 0xff) + ((size & ~0xffUL) << 2); | 
 | 516 | #endif | 
 | 517 | 	size = ALIGN(size + size1, align); | 
 | 518 | 	if (size < old_size) | 
 | 519 | 		size = old_size; | 
 | 520 | 	return size; | 
 | 521 | } | 
 | 522 |  | 
 | 523 | static resource_size_t calculate_memsize(resource_size_t size, | 
 | 524 | 		resource_size_t min_size, | 
 | 525 | 		resource_size_t size1, | 
 | 526 | 		resource_size_t old_size, | 
 | 527 | 		resource_size_t align) | 
 | 528 | { | 
 | 529 | 	if (size < min_size) | 
 | 530 | 		size = min_size; | 
 | 531 | 	if (old_size == 1 ) | 
 | 532 | 		old_size = 0; | 
 | 533 | 	if (size < old_size) | 
 | 534 | 		size = old_size; | 
 | 535 | 	size = ALIGN(size + size1, align); | 
 | 536 | 	return size; | 
 | 537 | } | 
 | 538 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 539 | /** | 
 | 540 |  * pbus_size_io() - size the io window of a given bus | 
 | 541 |  * | 
 | 542 |  * @bus : the bus | 
 | 543 |  * @min_size : the minimum io window that must to be allocated | 
 | 544 |  * @add_size : additional optional io window | 
 | 545 |  * @add_head : track the additional io window on this list | 
 | 546 |  * | 
 | 547 |  * Sizing the IO windows of the PCI-PCI bridge is trivial, | 
 | 548 |  * since these windows have 4K granularity and the IO ranges | 
 | 549 |  * of non-bridge PCI devices are limited to 256 bytes. | 
 | 550 |  * We must be careful with the ISA aliasing though. | 
 | 551 |  */ | 
 | 552 | static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, | 
 | 553 | 		resource_size_t add_size, struct resource_list_x *add_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | { | 
 | 555 | 	struct pci_dev *dev; | 
 | 556 | 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 557 | 	unsigned long size = 0, size0 = 0, size1 = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 |  | 
 | 559 | 	if (!b_res) | 
 | 560 |  		return; | 
 | 561 |  | 
 | 562 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 563 | 		int i; | 
 | 564 |  | 
 | 565 | 		for (i = 0; i < PCI_NUM_RESOURCES; i++) { | 
 | 566 | 			struct resource *r = &dev->resource[i]; | 
 | 567 | 			unsigned long r_size; | 
 | 568 |  | 
 | 569 | 			if (r->parent || !(r->flags & IORESOURCE_IO)) | 
 | 570 | 				continue; | 
| Zhao, Yu | 022edd8 | 2008-10-13 19:24:28 +0800 | [diff] [blame] | 571 | 			r_size = resource_size(r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 |  | 
 | 573 | 			if (r_size < 0x400) | 
 | 574 | 				/* Might be re-aligned for ISA */ | 
 | 575 | 				size += r_size; | 
 | 576 | 			else | 
 | 577 | 				size1 += r_size; | 
 | 578 | 		} | 
 | 579 | 	} | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 580 | 	size0 = calculate_iosize(size, min_size, size1, | 
| Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 581 | 			resource_size(b_res), 4096); | 
| Yinghai Lu | 93d2175 | 2011-05-13 18:06:17 -0700 | [diff] [blame] | 582 | 	size1 = (!add_head || (add_head && !add_size)) ? size0 : | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 583 | 		calculate_iosize(size, min_size+add_size, size1, | 
 | 584 | 			resource_size(b_res), 4096); | 
 | 585 | 	if (!size0 && !size1) { | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 586 | 		if (b_res->start || b_res->end) | 
 | 587 | 			dev_info(&bus->self->dev, "disabling bridge window " | 
 | 588 | 				 "%pR to [bus %02x-%02x] (unused)\n", b_res, | 
 | 589 | 				 bus->secondary, bus->subordinate); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | 		b_res->flags = 0; | 
 | 591 | 		return; | 
 | 592 | 	} | 
 | 593 | 	/* Alignment of the IO window is always 4K */ | 
 | 594 | 	b_res->start = 4096; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 595 | 	b_res->end = b_res->start + size0 - 1; | 
| Ivan Kokshaysky | 8845256 | 2008-03-30 19:50:14 +0400 | [diff] [blame] | 596 | 	b_res->flags |= IORESOURCE_STARTALIGN; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 597 | 	if (size1 > size0 && add_head) | 
 | 598 | 		add_to_list(add_head, bus->self, b_res, size1-size0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | } | 
 | 600 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 601 | /** | 
 | 602 |  * pbus_size_mem() - size the memory window of a given bus | 
 | 603 |  * | 
 | 604 |  * @bus : the bus | 
 | 605 |  * @min_size : the minimum memory window that must to be allocated | 
 | 606 |  * @add_size : additional optional memory window | 
 | 607 |  * @add_head : track the additional memory window on this list | 
 | 608 |  * | 
 | 609 |  * Calculate the size of the bus and minimal alignment which | 
 | 610 |  * guarantees that all child resources fit in this size. | 
 | 611 |  */ | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 612 | static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 613 | 			 unsigned long type, resource_size_t min_size, | 
 | 614 | 			resource_size_t add_size, | 
 | 615 | 			struct resource_list_x *add_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | { | 
 | 617 | 	struct pci_dev *dev; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 618 | 	resource_size_t min_align, align, size, size0, size1; | 
| Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 619 | 	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | 	int order, max_order; | 
 | 621 | 	struct resource *b_res = find_free_bus_resource(bus, type); | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 622 | 	unsigned int mem64_mask = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 |  | 
 | 624 | 	if (!b_res) | 
 | 625 | 		return 0; | 
 | 626 |  | 
 | 627 | 	memset(aligns, 0, sizeof(aligns)); | 
 | 628 | 	max_order = 0; | 
 | 629 | 	size = 0; | 
 | 630 |  | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 631 | 	mem64_mask = b_res->flags & IORESOURCE_MEM_64; | 
 | 632 | 	b_res->flags &= ~IORESOURCE_MEM_64; | 
 | 633 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 635 | 		int i; | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 636 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | 		for (i = 0; i < PCI_NUM_RESOURCES; i++) { | 
 | 638 | 			struct resource *r = &dev->resource[i]; | 
| Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 639 | 			resource_size_t r_size; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 |  | 
 | 641 | 			if (r->parent || (r->flags & mask) != type) | 
 | 642 | 				continue; | 
| Zhao, Yu | 022edd8 | 2008-10-13 19:24:28 +0800 | [diff] [blame] | 643 | 			r_size = resource_size(r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | 			/* For bridges size != alignment */ | 
| Chris Wright | 6faf17f | 2009-08-28 13:00:06 -0700 | [diff] [blame] | 645 | 			align = pci_resource_alignment(dev, r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 646 | 			order = __ffs(align) - 20; | 
 | 647 | 			if (order > 11) { | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 648 | 				dev_warn(&dev->dev, "disabling BAR %d: %pR " | 
 | 649 | 					 "(bad alignment %#llx)\n", i, r, | 
 | 650 | 					 (unsigned long long) align); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | 				r->flags = 0; | 
 | 652 | 				continue; | 
 | 653 | 			} | 
 | 654 | 			size += r_size; | 
 | 655 | 			if (order < 0) | 
 | 656 | 				order = 0; | 
 | 657 | 			/* Exclude ranges with size > align from | 
 | 658 | 			   calculation of the alignment. */ | 
 | 659 | 			if (r_size == align) | 
 | 660 | 				aligns[order] += align; | 
 | 661 | 			if (order > max_order) | 
 | 662 | 				max_order = order; | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 663 | 			mem64_mask &= r->flags & IORESOURCE_MEM_64; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | 		} | 
 | 665 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | 	align = 0; | 
 | 667 | 	min_align = 0; | 
 | 668 | 	for (order = 0; order <= max_order; order++) { | 
| Jeremy Fitzhardinge | 8308c54 | 2008-09-11 01:31:50 -0700 | [diff] [blame] | 669 | 		resource_size_t align1 = 1; | 
 | 670 |  | 
 | 671 | 		align1 <<= (order + 20); | 
 | 672 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 673 | 		if (!align) | 
 | 674 | 			min_align = align1; | 
| Milind Arun Choudhary | 6f6f8c2 | 2007-07-09 11:55:51 -0700 | [diff] [blame] | 675 | 		else if (ALIGN(align + min_align, min_align) < align1) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | 			min_align = align1 >> 1; | 
 | 677 | 		align += aligns[order]; | 
 | 678 | 	} | 
| Linus Torvalds | b42282e | 2011-04-11 10:53:11 -0700 | [diff] [blame] | 679 | 	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); | 
| Yinghai Lu | 93d2175 | 2011-05-13 18:06:17 -0700 | [diff] [blame] | 680 | 	size1 = (!add_head || (add_head && !add_size)) ? size0 : | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 681 | 		calculate_memsize(size, min_size+add_size, 0, | 
| Linus Torvalds | b42282e | 2011-04-11 10:53:11 -0700 | [diff] [blame] | 682 | 				resource_size(b_res), min_align); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 683 | 	if (!size0 && !size1) { | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 684 | 		if (b_res->start || b_res->end) | 
 | 685 | 			dev_info(&bus->self->dev, "disabling bridge window " | 
 | 686 | 				 "%pR to [bus %02x-%02x] (unused)\n", b_res, | 
 | 687 | 				 bus->secondary, bus->subordinate); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | 		b_res->flags = 0; | 
 | 689 | 		return 1; | 
 | 690 | 	} | 
 | 691 | 	b_res->start = min_align; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 692 | 	b_res->end = size0 + min_align - 1; | 
 | 693 | 	b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask; | 
 | 694 | 	if (size1 > size0 && add_head) | 
 | 695 | 		add_to_list(add_head, bus->self, b_res, size1-size0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 696 | 	return 1; | 
 | 697 | } | 
 | 698 |  | 
| Adrian Bunk | 5468ae6 | 2008-04-18 13:53:56 -0700 | [diff] [blame] | 699 | static void pci_bus_size_cardbus(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 | { | 
 | 701 | 	struct pci_dev *bridge = bus->self; | 
 | 702 | 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | 
 | 703 | 	u16 ctrl; | 
 | 704 |  | 
 | 705 | 	/* | 
 | 706 | 	 * Reserve some resources for CardBus.  We reserve | 
 | 707 | 	 * a fixed amount of bus space for CardBus bridges. | 
 | 708 | 	 */ | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 709 | 	b_res[0].start = 0; | 
 | 710 | 	b_res[0].end = pci_cardbus_io_size - 1; | 
 | 711 | 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 712 |  | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 713 | 	b_res[1].start = 0; | 
 | 714 | 	b_res[1].end = pci_cardbus_io_size - 1; | 
 | 715 | 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 |  | 
 | 717 | 	/* | 
 | 718 | 	 * Check whether prefetchable memory is supported | 
 | 719 | 	 * by this bridge. | 
 | 720 | 	 */ | 
 | 721 | 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | 
 | 722 | 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { | 
 | 723 | 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; | 
 | 724 | 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); | 
 | 725 | 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | 
 | 726 | 	} | 
 | 727 |  | 
 | 728 | 	/* | 
 | 729 | 	 * If we have prefetchable memory support, allocate | 
 | 730 | 	 * two regions.  Otherwise, allocate one region of | 
 | 731 | 	 * twice the size. | 
 | 732 | 	 */ | 
 | 733 | 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 734 | 		b_res[2].start = 0; | 
 | 735 | 		b_res[2].end = pci_cardbus_mem_size - 1; | 
 | 736 | 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 737 |  | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 738 | 		b_res[3].start = 0; | 
 | 739 | 		b_res[3].end = pci_cardbus_mem_size - 1; | 
 | 740 | 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 741 | 	} else { | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 742 | 		b_res[3].start = 0; | 
 | 743 | 		b_res[3].end = pci_cardbus_mem_size * 2 - 1; | 
 | 744 | 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 745 | 	} | 
 | 746 | } | 
 | 747 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 748 | void __ref __pci_bus_size_bridges(struct pci_bus *bus, | 
 | 749 | 			struct resource_list_x *add_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 750 | { | 
 | 751 | 	struct pci_dev *dev; | 
 | 752 | 	unsigned long mask, prefmask; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 753 | 	resource_size_t additional_mem_size = 0, additional_io_size = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 754 |  | 
 | 755 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 756 | 		struct pci_bus *b = dev->subordinate; | 
 | 757 | 		if (!b) | 
 | 758 | 			continue; | 
 | 759 |  | 
 | 760 | 		switch (dev->class >> 8) { | 
 | 761 | 		case PCI_CLASS_BRIDGE_CARDBUS: | 
 | 762 | 			pci_bus_size_cardbus(b); | 
 | 763 | 			break; | 
 | 764 |  | 
 | 765 | 		case PCI_CLASS_BRIDGE_PCI: | 
 | 766 | 		default: | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 767 | 			__pci_bus_size_bridges(b, add_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 768 | 			break; | 
 | 769 | 		} | 
 | 770 | 	} | 
 | 771 |  | 
 | 772 | 	/* The root bus? */ | 
 | 773 | 	if (!bus->self) | 
 | 774 | 		return; | 
 | 775 |  | 
 | 776 | 	switch (bus->self->class >> 8) { | 
 | 777 | 	case PCI_CLASS_BRIDGE_CARDBUS: | 
 | 778 | 		/* don't size cardbuses yet. */ | 
 | 779 | 		break; | 
 | 780 |  | 
 | 781 | 	case PCI_CLASS_BRIDGE_PCI: | 
 | 782 | 		pci_bridge_check_ranges(bus); | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 783 | 		if (bus->self->is_hotplug_bridge) { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 784 | 			additional_io_size  = pci_hotplug_io_size; | 
 | 785 | 			additional_mem_size = pci_hotplug_mem_size; | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 786 | 		} | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 787 | 		/* | 
 | 788 | 		 * Follow thru | 
 | 789 | 		 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 790 | 	default: | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 791 | 		pbus_size_io(bus, 0, additional_io_size, add_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 792 | 		/* If the bridge supports prefetchable range, size it | 
 | 793 | 		   separately. If it doesn't, or its prefetchable window | 
 | 794 | 		   has already been allocated by arch code, try | 
 | 795 | 		   non-prefetchable range for both types of PCI memory | 
 | 796 | 		   resources. */ | 
 | 797 | 		mask = IORESOURCE_MEM; | 
 | 798 | 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 799 | 		if (pbus_size_mem(bus, prefmask, prefmask, 0, additional_mem_size, add_head)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 800 | 			mask = prefmask; /* Success, size non-prefetch only. */ | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 801 | 		else | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 802 | 			additional_mem_size += additional_mem_size; | 
 | 803 | 		pbus_size_mem(bus, mask, IORESOURCE_MEM, 0, additional_mem_size, add_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 804 | 		break; | 
 | 805 | 	} | 
 | 806 | } | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 807 |  | 
 | 808 | void __ref pci_bus_size_bridges(struct pci_bus *bus) | 
 | 809 | { | 
 | 810 | 	__pci_bus_size_bridges(bus, NULL); | 
 | 811 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 812 | EXPORT_SYMBOL(pci_bus_size_bridges); | 
 | 813 |  | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 814 | static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 815 | 					 struct resource_list_x *add_head, | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 816 | 					 struct resource_list_x *fail_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | { | 
 | 818 | 	struct pci_bus *b; | 
 | 819 | 	struct pci_dev *dev; | 
 | 820 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 821 | 	pbus_assign_resources_sorted(bus, add_head, fail_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 824 | 		b = dev->subordinate; | 
 | 825 | 		if (!b) | 
 | 826 | 			continue; | 
 | 827 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 828 | 		__pci_bus_assign_resources(b, add_head, fail_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 829 |  | 
 | 830 | 		switch (dev->class >> 8) { | 
 | 831 | 		case PCI_CLASS_BRIDGE_PCI: | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 832 | 			if (!pci_is_enabled(dev)) | 
 | 833 | 				pci_setup_bridge(b); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 834 | 			break; | 
 | 835 |  | 
 | 836 | 		case PCI_CLASS_BRIDGE_CARDBUS: | 
 | 837 | 			pci_setup_cardbus(b); | 
 | 838 | 			break; | 
 | 839 |  | 
 | 840 | 		default: | 
| Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 841 | 			dev_info(&dev->dev, "not setting up bridge for bus " | 
 | 842 | 				 "%04x:%02x\n", pci_domain_nr(b), b->number); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | 			break; | 
 | 844 | 		} | 
 | 845 | 	} | 
 | 846 | } | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 847 |  | 
 | 848 | void __ref pci_bus_assign_resources(const struct pci_bus *bus) | 
 | 849 | { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 850 | 	__pci_bus_assign_resources(bus, NULL, NULL); | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 851 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 852 | EXPORT_SYMBOL(pci_bus_assign_resources); | 
 | 853 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 854 | static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, | 
 | 855 | 					 struct resource_list_x *fail_head) | 
 | 856 | { | 
 | 857 | 	struct pci_bus *b; | 
 | 858 |  | 
 | 859 | 	pdev_assign_resources_sorted((struct pci_dev *)bridge, fail_head); | 
 | 860 |  | 
 | 861 | 	b = bridge->subordinate; | 
 | 862 | 	if (!b) | 
 | 863 | 		return; | 
 | 864 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 865 | 	__pci_bus_assign_resources(b, NULL, fail_head); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 866 |  | 
 | 867 | 	switch (bridge->class >> 8) { | 
 | 868 | 	case PCI_CLASS_BRIDGE_PCI: | 
 | 869 | 		pci_setup_bridge(b); | 
 | 870 | 		break; | 
 | 871 |  | 
 | 872 | 	case PCI_CLASS_BRIDGE_CARDBUS: | 
 | 873 | 		pci_setup_cardbus(b); | 
 | 874 | 		break; | 
 | 875 |  | 
 | 876 | 	default: | 
 | 877 | 		dev_info(&bridge->dev, "not setting up bridge for bus " | 
 | 878 | 			 "%04x:%02x\n", pci_domain_nr(b), b->number); | 
 | 879 | 		break; | 
 | 880 | 	} | 
 | 881 | } | 
| Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 882 | static void pci_bridge_release_resources(struct pci_bus *bus, | 
 | 883 | 					  unsigned long type) | 
 | 884 | { | 
 | 885 | 	int idx; | 
 | 886 | 	bool changed = false; | 
 | 887 | 	struct pci_dev *dev; | 
 | 888 | 	struct resource *r; | 
 | 889 | 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
 | 890 | 				  IORESOURCE_PREFETCH; | 
 | 891 |  | 
 | 892 | 	dev = bus->self; | 
 | 893 | 	for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; | 
 | 894 | 	     idx++) { | 
 | 895 | 		r = &dev->resource[idx]; | 
 | 896 | 		if ((r->flags & type_mask) != type) | 
 | 897 | 			continue; | 
 | 898 | 		if (!r->parent) | 
 | 899 | 			continue; | 
 | 900 | 		/* | 
 | 901 | 		 * if there are children under that, we should release them | 
 | 902 | 		 *  all | 
 | 903 | 		 */ | 
 | 904 | 		release_child_resources(r); | 
 | 905 | 		if (!release_resource(r)) { | 
 | 906 | 			dev_printk(KERN_DEBUG, &dev->dev, | 
 | 907 | 				 "resource %d %pR released\n", idx, r); | 
 | 908 | 			/* keep the old size */ | 
 | 909 | 			r->end = resource_size(r) - 1; | 
 | 910 | 			r->start = 0; | 
 | 911 | 			r->flags = 0; | 
 | 912 | 			changed = true; | 
 | 913 | 		} | 
 | 914 | 	} | 
 | 915 |  | 
 | 916 | 	if (changed) { | 
 | 917 | 		/* avoiding touch the one without PREF */ | 
 | 918 | 		if (type & IORESOURCE_PREFETCH) | 
 | 919 | 			type = IORESOURCE_PREFETCH; | 
 | 920 | 		__pci_setup_bridge(bus, type); | 
 | 921 | 	} | 
 | 922 | } | 
 | 923 |  | 
 | 924 | enum release_type { | 
 | 925 | 	leaf_only, | 
 | 926 | 	whole_subtree, | 
 | 927 | }; | 
 | 928 | /* | 
 | 929 |  * try to release pci bridge resources that is from leaf bridge, | 
 | 930 |  * so we can allocate big new one later | 
 | 931 |  */ | 
 | 932 | static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, | 
 | 933 | 						   unsigned long type, | 
 | 934 | 						   enum release_type rel_type) | 
 | 935 | { | 
 | 936 | 	struct pci_dev *dev; | 
 | 937 | 	bool is_leaf_bridge = true; | 
 | 938 |  | 
 | 939 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 940 | 		struct pci_bus *b = dev->subordinate; | 
 | 941 | 		if (!b) | 
 | 942 | 			continue; | 
 | 943 |  | 
 | 944 | 		is_leaf_bridge = false; | 
 | 945 |  | 
 | 946 | 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) | 
 | 947 | 			continue; | 
 | 948 |  | 
 | 949 | 		if (rel_type == whole_subtree) | 
 | 950 | 			pci_bus_release_bridge_resources(b, type, | 
 | 951 | 						 whole_subtree); | 
 | 952 | 	} | 
 | 953 |  | 
 | 954 | 	if (pci_is_root_bus(bus)) | 
 | 955 | 		return; | 
 | 956 |  | 
 | 957 | 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) | 
 | 958 | 		return; | 
 | 959 |  | 
 | 960 | 	if ((rel_type == whole_subtree) || is_leaf_bridge) | 
 | 961 | 		pci_bridge_release_resources(bus, type); | 
 | 962 | } | 
 | 963 |  | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 964 | static void pci_bus_dump_res(struct pci_bus *bus) | 
 | 965 | { | 
| Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 966 | 	struct resource *res; | 
 | 967 | 	int i; | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 968 |  | 
| Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 969 | 	pci_bus_for_each_resource(bus, res, i) { | 
| Yinghai Lu | 7c9342b | 2009-12-22 15:02:24 -0800 | [diff] [blame] | 970 | 		if (!res || !res->end || !res->flags) | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 971 |                         continue; | 
 | 972 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 973 | 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 974 |         } | 
 | 975 | } | 
 | 976 |  | 
 | 977 | static void pci_bus_dump_resources(struct pci_bus *bus) | 
 | 978 | { | 
 | 979 | 	struct pci_bus *b; | 
 | 980 | 	struct pci_dev *dev; | 
 | 981 |  | 
 | 982 |  | 
 | 983 | 	pci_bus_dump_res(bus); | 
 | 984 |  | 
 | 985 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 986 | 		b = dev->subordinate; | 
 | 987 | 		if (!b) | 
 | 988 | 			continue; | 
 | 989 |  | 
 | 990 | 		pci_bus_dump_resources(b); | 
 | 991 | 	} | 
 | 992 | } | 
 | 993 |  | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 994 | static int __init pci_bus_get_depth(struct pci_bus *bus) | 
 | 995 | { | 
 | 996 | 	int depth = 0; | 
 | 997 | 	struct pci_dev *dev; | 
 | 998 |  | 
 | 999 | 	list_for_each_entry(dev, &bus->devices, bus_list) { | 
 | 1000 | 		int ret; | 
 | 1001 | 		struct pci_bus *b = dev->subordinate; | 
 | 1002 | 		if (!b) | 
 | 1003 | 			continue; | 
 | 1004 |  | 
 | 1005 | 		ret = pci_bus_get_depth(b); | 
 | 1006 | 		if (ret + 1 > depth) | 
 | 1007 | 			depth = ret + 1; | 
 | 1008 | 	} | 
 | 1009 |  | 
 | 1010 | 	return depth; | 
 | 1011 | } | 
 | 1012 | static int __init pci_get_max_depth(void) | 
 | 1013 | { | 
 | 1014 | 	int depth = 0; | 
 | 1015 | 	struct pci_bus *bus; | 
 | 1016 |  | 
 | 1017 | 	list_for_each_entry(bus, &pci_root_buses, node) { | 
 | 1018 | 		int ret; | 
 | 1019 |  | 
 | 1020 | 		ret = pci_bus_get_depth(bus); | 
 | 1021 | 		if (ret > depth) | 
 | 1022 | 			depth = ret; | 
 | 1023 | 	} | 
 | 1024 |  | 
 | 1025 | 	return depth; | 
 | 1026 | } | 
 | 1027 |  | 
 | 1028 | /* | 
 | 1029 |  * first try will not touch pci bridge res | 
 | 1030 |  * second  and later try will clear small leaf bridge res | 
 | 1031 |  * will stop till to the max  deepth if can not find good one | 
 | 1032 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1033 | void __init | 
 | 1034 | pci_assign_unassigned_resources(void) | 
 | 1035 | { | 
 | 1036 | 	struct pci_bus *bus; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1037 | 	struct resource_list_x add_list; /* list of resources that | 
 | 1038 | 					want additional resources */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1039 | 	int tried_times = 0; | 
 | 1040 | 	enum release_type rel_type = leaf_only; | 
 | 1041 | 	struct resource_list_x head, *list; | 
 | 1042 | 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
 | 1043 | 				  IORESOURCE_PREFETCH; | 
 | 1044 | 	unsigned long failed_type; | 
 | 1045 | 	int max_depth = pci_get_max_depth(); | 
 | 1046 | 	int pci_try_num; | 
 | 1047 |  | 
 | 1048 |  | 
 | 1049 | 	head.next = NULL; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1050 | 	add_list.next = NULL; | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1051 |  | 
 | 1052 | 	pci_try_num = max_depth + 1; | 
 | 1053 | 	printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", | 
 | 1054 | 		 max_depth, pci_try_num); | 
 | 1055 |  | 
 | 1056 | again: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1057 | 	/* Depth first, calculate sizes and alignments of all | 
 | 1058 | 	   subordinate buses. */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1059 | 	list_for_each_entry(bus, &pci_root_buses, node) | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1060 | 		__pci_bus_size_bridges(bus, &add_list); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1061 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1062 | 	/* Depth last, allocate resources and update the hardware. */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1063 | 	list_for_each_entry(bus, &pci_root_buses, node) | 
 | 1064 | 		__pci_bus_assign_resources(bus, &add_list, &head); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1065 | 	BUG_ON(add_list.next); | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1066 | 	tried_times++; | 
 | 1067 |  | 
 | 1068 | 	/* any device complain? */ | 
 | 1069 | 	if (!head.next) | 
 | 1070 | 		goto enable_and_dump; | 
 | 1071 | 	failed_type = 0; | 
 | 1072 | 	for (list = head.next; list;) { | 
 | 1073 | 		failed_type |= list->flags; | 
 | 1074 | 		list = list->next; | 
 | 1075 | 	} | 
 | 1076 | 	/* | 
 | 1077 | 	 * io port are tight, don't try extra | 
 | 1078 | 	 * or if reach the limit, don't want to try more | 
 | 1079 | 	 */ | 
 | 1080 | 	failed_type &= type_mask; | 
 | 1081 | 	if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) { | 
 | 1082 | 		free_list(resource_list_x, &head); | 
 | 1083 | 		goto enable_and_dump; | 
 | 1084 | 	} | 
 | 1085 |  | 
 | 1086 | 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", | 
 | 1087 | 			 tried_times + 1); | 
 | 1088 |  | 
 | 1089 | 	/* third times and later will not check if it is leaf */ | 
 | 1090 | 	if ((tried_times + 1) > 2) | 
 | 1091 | 		rel_type = whole_subtree; | 
 | 1092 |  | 
 | 1093 | 	/* | 
 | 1094 | 	 * Try to release leaf bridge's resources that doesn't fit resource of | 
 | 1095 | 	 * child device under that bridge | 
 | 1096 | 	 */ | 
 | 1097 | 	for (list = head.next; list;) { | 
 | 1098 | 		bus = list->dev->bus; | 
 | 1099 | 		pci_bus_release_bridge_resources(bus, list->flags & type_mask, | 
 | 1100 | 						  rel_type); | 
 | 1101 | 		list = list->next; | 
 | 1102 | 	} | 
 | 1103 | 	/* restore size and flags */ | 
 | 1104 | 	for (list = head.next; list;) { | 
 | 1105 | 		struct resource *res = list->res; | 
 | 1106 |  | 
 | 1107 | 		res->start = list->start; | 
 | 1108 | 		res->end = list->end; | 
 | 1109 | 		res->flags = list->flags; | 
 | 1110 | 		if (list->dev->subordinate) | 
 | 1111 | 			res->flags = 0; | 
 | 1112 |  | 
 | 1113 | 		list = list->next; | 
 | 1114 | 	} | 
 | 1115 | 	free_list(resource_list_x, &head); | 
 | 1116 |  | 
 | 1117 | 	goto again; | 
 | 1118 |  | 
 | 1119 | enable_and_dump: | 
 | 1120 | 	/* Depth last, update the hardware. */ | 
 | 1121 | 	list_for_each_entry(bus, &pci_root_buses, node) | 
 | 1122 | 		pci_enable_bridges(bus); | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1123 |  | 
 | 1124 | 	/* dump the resource on buses */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1125 | 	list_for_each_entry(bus, &pci_root_buses, node) | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1126 | 		pci_bus_dump_resources(bus); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1127 | } | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1128 |  | 
 | 1129 | void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) | 
 | 1130 | { | 
 | 1131 | 	struct pci_bus *parent = bridge->subordinate; | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1132 | 	int tried_times = 0; | 
 | 1133 | 	struct resource_list_x head, *list; | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1134 | 	int retval; | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1135 | 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
 | 1136 | 				  IORESOURCE_PREFETCH; | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1137 |  | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1138 | 	head.next = NULL; | 
 | 1139 |  | 
 | 1140 | again: | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1141 | 	pci_bus_size_bridges(parent); | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1142 | 	__pci_bridge_assign_resources(bridge, &head); | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1143 |  | 
 | 1144 | 	tried_times++; | 
 | 1145 |  | 
 | 1146 | 	if (!head.next) | 
| Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1147 | 		goto enable_all; | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1148 |  | 
 | 1149 | 	if (tried_times >= 2) { | 
 | 1150 | 		/* still fail, don't need to try more */ | 
| Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 1151 | 		free_list(resource_list_x, &head); | 
| Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1152 | 		goto enable_all; | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1153 | 	} | 
 | 1154 |  | 
 | 1155 | 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", | 
 | 1156 | 			 tried_times + 1); | 
 | 1157 |  | 
 | 1158 | 	/* | 
 | 1159 | 	 * Try to release leaf bridge's resources that doesn't fit resource of | 
 | 1160 | 	 * child device under that bridge | 
 | 1161 | 	 */ | 
 | 1162 | 	for (list = head.next; list;) { | 
 | 1163 | 		struct pci_bus *bus = list->dev->bus; | 
 | 1164 | 		unsigned long flags = list->flags; | 
 | 1165 |  | 
 | 1166 | 		pci_bus_release_bridge_resources(bus, flags & type_mask, | 
 | 1167 | 						 whole_subtree); | 
 | 1168 | 		list = list->next; | 
 | 1169 | 	} | 
 | 1170 | 	/* restore size and flags */ | 
 | 1171 | 	for (list = head.next; list;) { | 
 | 1172 | 		struct resource *res = list->res; | 
 | 1173 |  | 
 | 1174 | 		res->start = list->start; | 
 | 1175 | 		res->end = list->end; | 
 | 1176 | 		res->flags = list->flags; | 
 | 1177 | 		if (list->dev->subordinate) | 
 | 1178 | 			res->flags = 0; | 
 | 1179 |  | 
 | 1180 | 		list = list->next; | 
 | 1181 | 	} | 
| Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 1182 | 	free_list(resource_list_x, &head); | 
| Yinghai Lu | 32180e4 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1183 |  | 
 | 1184 | 	goto again; | 
| Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1185 |  | 
 | 1186 | enable_all: | 
 | 1187 | 	retval = pci_reenable_device(bridge); | 
 | 1188 | 	pci_set_master(bridge); | 
 | 1189 | 	pci_enable_bridges(parent); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1190 | } | 
 | 1191 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); |