blob: f179bdf794e4fd713e33297ad1de3fe5609c71de [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include "clock.h"
32#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070033#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060034#include "rpm_stats.h"
35#include "rpm_log.h"
36#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070039#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060041#define MSM_GSBI4_PHYS 0x16300000
42#define MSM_GSBI5_PHYS 0x1A200000
43#define MSM_GSBI6_PHYS 0x16500000
44#define MSM_GSBI7_PHYS 0x16600000
45
Kenneth Heitke748593a2011-07-15 15:45:11 -060046/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070047#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080049#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050
Harini Jayaramanc4c58692011-07-19 14:50:10 -060051/* GSBI QUP devices */
52#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
53#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
54#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
55#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
56#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
57#define MSM_QUP_SIZE SZ_4K
58
Kenneth Heitke36920d32011-07-20 16:44:30 -060059/* Address of SSBI CMD */
60#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
61#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
62#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060063
Hemant Kumarcaa09092011-07-30 00:26:33 -070064/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080065#define MSM_HSUSB1_PHYS 0x12500000
66#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070067
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068static struct msm_watchdog_pdata msm_watchdog_pdata = {
69 .pet_time = 10000,
70 .bark_time = 11000,
71 .has_secure = true,
72};
73
74struct platform_device msm8064_device_watchdog = {
75 .name = "msm_watchdog",
76 .id = -1,
77 .dev = {
78 .platform_data = &msm_watchdog_pdata,
79 },
80};
81
Joel King0581896d2011-07-19 16:43:28 -070082static struct resource msm_dmov_resource[] = {
83 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080084 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070085 .flags = IORESOURCE_IRQ,
86 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070087 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080088 .start = 0x18320000,
89 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070090 .flags = IORESOURCE_MEM,
91 },
92};
93
94static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080095 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070096 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070097};
98
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -070099struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700100 .name = "msm_dmov",
101 .id = -1,
102 .resource = msm_dmov_resource,
103 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700104 .dev = {
105 .platform_data = &msm_dmov_pdata,
106 },
Joel King0581896d2011-07-19 16:43:28 -0700107};
108
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700109static struct resource resources_uart_gsbi1[] = {
110 {
111 .start = APQ8064_GSBI1_UARTDM_IRQ,
112 .end = APQ8064_GSBI1_UARTDM_IRQ,
113 .flags = IORESOURCE_IRQ,
114 },
115 {
116 .start = MSM_UART1DM_PHYS,
117 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
118 .name = "uartdm_resource",
119 .flags = IORESOURCE_MEM,
120 },
121 {
122 .start = MSM_GSBI1_PHYS,
123 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
124 .name = "gsbi_resource",
125 .flags = IORESOURCE_MEM,
126 },
127};
128
129struct platform_device apq8064_device_uart_gsbi1 = {
130 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800131 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700132 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
133 .resource = resources_uart_gsbi1,
134};
135
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136static struct resource resources_uart_gsbi3[] = {
137 {
138 .start = GSBI3_UARTDM_IRQ,
139 .end = GSBI3_UARTDM_IRQ,
140 .flags = IORESOURCE_IRQ,
141 },
142 {
143 .start = MSM_UART3DM_PHYS,
144 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
145 .name = "uartdm_resource",
146 .flags = IORESOURCE_MEM,
147 },
148 {
149 .start = MSM_GSBI3_PHYS,
150 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
151 .name = "gsbi_resource",
152 .flags = IORESOURCE_MEM,
153 },
154};
155
156struct platform_device apq8064_device_uart_gsbi3 = {
157 .name = "msm_serial_hsl",
158 .id = 0,
159 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
160 .resource = resources_uart_gsbi3,
161};
162
Kenneth Heitke748593a2011-07-15 15:45:11 -0600163static struct resource resources_qup_i2c_gsbi4[] = {
164 {
165 .name = "gsbi_qup_i2c_addr",
166 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600167 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600168 .flags = IORESOURCE_MEM,
169 },
170 {
171 .name = "qup_phys_addr",
172 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600173 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600174 .flags = IORESOURCE_MEM,
175 },
176 {
177 .name = "qup_err_intr",
178 .start = GSBI4_QUP_IRQ,
179 .end = GSBI4_QUP_IRQ,
180 .flags = IORESOURCE_IRQ,
181 },
182};
183
184struct platform_device apq8064_device_qup_i2c_gsbi4 = {
185 .name = "qup_i2c",
186 .id = 4,
187 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
188 .resource = resources_qup_i2c_gsbi4,
189};
190
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700191static struct resource resources_qup_spi_gsbi5[] = {
192 {
193 .name = "spi_base",
194 .start = MSM_GSBI5_QUP_PHYS,
195 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
196 .flags = IORESOURCE_MEM,
197 },
198 {
199 .name = "gsbi_base",
200 .start = MSM_GSBI5_PHYS,
201 .end = MSM_GSBI5_PHYS + 4 - 1,
202 .flags = IORESOURCE_MEM,
203 },
204 {
205 .name = "spi_irq_in",
206 .start = GSBI5_QUP_IRQ,
207 .end = GSBI5_QUP_IRQ,
208 .flags = IORESOURCE_IRQ,
209 },
210};
211
212struct platform_device apq8064_device_qup_spi_gsbi5 = {
213 .name = "spi_qsd",
214 .id = 0,
215 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
216 .resource = resources_qup_spi_gsbi5,
217};
218
Jin Hong4bbbfba2012-02-02 21:48:07 -0800219static struct resource resources_uart_gsbi7[] = {
220 {
221 .start = GSBI7_UARTDM_IRQ,
222 .end = GSBI7_UARTDM_IRQ,
223 .flags = IORESOURCE_IRQ,
224 },
225 {
226 .start = MSM_UART7DM_PHYS,
227 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
228 .name = "uartdm_resource",
229 .flags = IORESOURCE_MEM,
230 },
231 {
232 .start = MSM_GSBI7_PHYS,
233 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
234 .name = "gsbi_resource",
235 .flags = IORESOURCE_MEM,
236 },
237};
238
239struct platform_device apq8064_device_uart_gsbi7 = {
240 .name = "msm_serial_hsl",
241 .id = 0,
242 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
243 .resource = resources_uart_gsbi7,
244};
245
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800246struct platform_device apq_pcm = {
247 .name = "msm-pcm-dsp",
248 .id = -1,
249};
250
251struct platform_device apq_pcm_routing = {
252 .name = "msm-pcm-routing",
253 .id = -1,
254};
255
256struct platform_device apq_cpudai0 = {
257 .name = "msm-dai-q6",
258 .id = 0x4000,
259};
260
261struct platform_device apq_cpudai1 = {
262 .name = "msm-dai-q6",
263 .id = 0x4001,
264};
265
266struct platform_device apq_cpudai_hdmi_rx = {
267 .name = "msm-dai-q6",
268 .id = 8,
269};
270
271struct platform_device apq_cpudai_bt_rx = {
272 .name = "msm-dai-q6",
273 .id = 0x3000,
274};
275
276struct platform_device apq_cpudai_bt_tx = {
277 .name = "msm-dai-q6",
278 .id = 0x3001,
279};
280
281struct platform_device apq_cpudai_fm_rx = {
282 .name = "msm-dai-q6",
283 .id = 0x3004,
284};
285
286struct platform_device apq_cpudai_fm_tx = {
287 .name = "msm-dai-q6",
288 .id = 0x3005,
289};
290
291/*
292 * Machine specific data for AUX PCM Interface
293 * which the driver will be unware of.
294 */
295struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
296 .clk = "pcm_clk",
297 .mode = AFE_PCM_CFG_MODE_PCM,
298 .sync = AFE_PCM_CFG_SYNC_INT,
299 .frame = AFE_PCM_CFG_FRM_256BPF,
300 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
301 .slot = 0,
302 .data = AFE_PCM_CFG_CDATAOE_MASTER,
303 .pcm_clk_rate = 2048000,
304};
305
306struct platform_device apq_cpudai_auxpcm_rx = {
307 .name = "msm-dai-q6",
308 .id = 2,
309 .dev = {
310 .platform_data = &apq_auxpcm_rx_pdata,
311 },
312};
313
314struct platform_device apq_cpudai_auxpcm_tx = {
315 .name = "msm-dai-q6",
316 .id = 3,
317};
318
319struct platform_device apq_cpu_fe = {
320 .name = "msm-dai-fe",
321 .id = -1,
322};
323
324struct platform_device apq_stub_codec = {
325 .name = "msm-stub-codec",
326 .id = 1,
327};
328
329struct platform_device apq_voice = {
330 .name = "msm-pcm-voice",
331 .id = -1,
332};
333
334struct platform_device apq_voip = {
335 .name = "msm-voip-dsp",
336 .id = -1,
337};
338
339struct platform_device apq_lpa_pcm = {
340 .name = "msm-pcm-lpa",
341 .id = -1,
342};
343
344struct platform_device apq_pcm_hostless = {
345 .name = "msm-pcm-hostless",
346 .id = -1,
347};
348
349struct platform_device apq_cpudai_afe_01_rx = {
350 .name = "msm-dai-q6",
351 .id = 0xE0,
352};
353
354struct platform_device apq_cpudai_afe_01_tx = {
355 .name = "msm-dai-q6",
356 .id = 0xF0,
357};
358
359struct platform_device apq_cpudai_afe_02_rx = {
360 .name = "msm-dai-q6",
361 .id = 0xF1,
362};
363
364struct platform_device apq_cpudai_afe_02_tx = {
365 .name = "msm-dai-q6",
366 .id = 0xE1,
367};
368
369struct platform_device apq_pcm_afe = {
370 .name = "msm-pcm-afe",
371 .id = -1,
372};
373
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700374static struct resource resources_ssbi_pmic1[] = {
375 {
376 .start = MSM_PMIC1_SSBI_CMD_PHYS,
377 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
378 .flags = IORESOURCE_MEM,
379 },
380};
381
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600382#define LPASS_SLIMBUS_PHYS 0x28080000
383#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800384#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600385/* Board info for the slimbus slave device */
386static struct resource slimbus_res[] = {
387 {
388 .start = LPASS_SLIMBUS_PHYS,
389 .end = LPASS_SLIMBUS_PHYS + 8191,
390 .flags = IORESOURCE_MEM,
391 .name = "slimbus_physical",
392 },
393 {
394 .start = LPASS_SLIMBUS_BAM_PHYS,
395 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
396 .flags = IORESOURCE_MEM,
397 .name = "slimbus_bam_physical",
398 },
399 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800400 .start = LPASS_SLIMBUS_SLEW,
401 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
402 .flags = IORESOURCE_MEM,
403 .name = "slimbus_slew_reg",
404 },
405 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600406 .start = SLIMBUS0_CORE_EE1_IRQ,
407 .end = SLIMBUS0_CORE_EE1_IRQ,
408 .flags = IORESOURCE_IRQ,
409 .name = "slimbus_irq",
410 },
411 {
412 .start = SLIMBUS0_BAM_EE1_IRQ,
413 .end = SLIMBUS0_BAM_EE1_IRQ,
414 .flags = IORESOURCE_IRQ,
415 .name = "slimbus_bam_irq",
416 },
417};
418
419struct platform_device apq8064_slim_ctrl = {
420 .name = "msm_slim_ctrl",
421 .id = 1,
422 .num_resources = ARRAY_SIZE(slimbus_res),
423 .resource = slimbus_res,
424 .dev = {
425 .coherent_dma_mask = 0xffffffffULL,
426 },
427};
428
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700429struct platform_device apq8064_device_ssbi_pmic1 = {
430 .name = "msm_ssbi",
431 .id = 0,
432 .resource = resources_ssbi_pmic1,
433 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
434};
435
436static struct resource resources_ssbi_pmic2[] = {
437 {
438 .start = MSM_PMIC2_SSBI_CMD_PHYS,
439 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
440 .flags = IORESOURCE_MEM,
441 },
442};
443
444struct platform_device apq8064_device_ssbi_pmic2 = {
445 .name = "msm_ssbi",
446 .id = 1,
447 .resource = resources_ssbi_pmic2,
448 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
449};
450
451static struct resource resources_otg[] = {
452 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800453 .start = MSM_HSUSB1_PHYS,
454 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700455 .flags = IORESOURCE_MEM,
456 },
457 {
458 .start = USB1_HS_IRQ,
459 .end = USB1_HS_IRQ,
460 .flags = IORESOURCE_IRQ,
461 },
462};
463
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700464struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700465 .name = "msm_otg",
466 .id = -1,
467 .num_resources = ARRAY_SIZE(resources_otg),
468 .resource = resources_otg,
469 .dev = {
470 .coherent_dma_mask = 0xffffffff,
471 },
472};
473
474static struct resource resources_hsusb[] = {
475 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800476 .start = MSM_HSUSB1_PHYS,
477 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478 .flags = IORESOURCE_MEM,
479 },
480 {
481 .start = USB1_HS_IRQ,
482 .end = USB1_HS_IRQ,
483 .flags = IORESOURCE_IRQ,
484 },
485};
486
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700487struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700488 .name = "msm_hsusb",
489 .id = -1,
490 .num_resources = ARRAY_SIZE(resources_hsusb),
491 .resource = resources_hsusb,
492 .dev = {
493 .coherent_dma_mask = 0xffffffff,
494 },
495};
496
Hemant Kumard86c4882012-01-24 19:39:37 -0800497static struct resource resources_hsusb_host[] = {
498 {
499 .start = MSM_HSUSB1_PHYS,
500 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
501 .flags = IORESOURCE_MEM,
502 },
503 {
504 .start = USB1_HS_IRQ,
505 .end = USB1_HS_IRQ,
506 .flags = IORESOURCE_IRQ,
507 },
508};
509
Hemant Kumara945b472012-01-25 15:08:06 -0800510static struct resource resources_hsic_host[] = {
511 {
512 .start = 0x12510000,
513 .end = 0x12510000 + SZ_4K - 1,
514 .flags = IORESOURCE_MEM,
515 },
516 {
517 .start = USB2_HSIC_IRQ,
518 .end = USB2_HSIC_IRQ,
519 .flags = IORESOURCE_IRQ,
520 },
521 {
522 .start = MSM_GPIO_TO_INT(49),
523 .end = MSM_GPIO_TO_INT(49),
524 .name = "peripheral_status_irq",
525 .flags = IORESOURCE_IRQ,
526 },
527};
528
Hemant Kumard86c4882012-01-24 19:39:37 -0800529static u64 dma_mask = DMA_BIT_MASK(32);
530struct platform_device apq8064_device_hsusb_host = {
531 .name = "msm_hsusb_host",
532 .id = -1,
533 .num_resources = ARRAY_SIZE(resources_hsusb_host),
534 .resource = resources_hsusb_host,
535 .dev = {
536 .dma_mask = &dma_mask,
537 .coherent_dma_mask = 0xffffffff,
538 },
539};
540
Hemant Kumara945b472012-01-25 15:08:06 -0800541struct platform_device apq8064_device_hsic_host = {
542 .name = "msm_hsic_host",
543 .id = -1,
544 .num_resources = ARRAY_SIZE(resources_hsic_host),
545 .resource = resources_hsic_host,
546 .dev = {
547 .dma_mask = &dma_mask,
548 .coherent_dma_mask = DMA_BIT_MASK(32),
549 },
550};
551
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700552#define MSM_SDC1_BASE 0x12400000
553#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
554#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
555#define MSM_SDC2_BASE 0x12140000
556#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
557#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
558#define MSM_SDC3_BASE 0x12180000
559#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
560#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
561#define MSM_SDC4_BASE 0x121C0000
562#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
563#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
564
565static struct resource resources_sdc1[] = {
566 {
567 .name = "core_mem",
568 .flags = IORESOURCE_MEM,
569 .start = MSM_SDC1_BASE,
570 .end = MSM_SDC1_DML_BASE - 1,
571 },
572 {
573 .name = "core_irq",
574 .flags = IORESOURCE_IRQ,
575 .start = SDC1_IRQ_0,
576 .end = SDC1_IRQ_0
577 },
578#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
579 {
580 .name = "sdcc_dml_addr",
581 .start = MSM_SDC1_DML_BASE,
582 .end = MSM_SDC1_BAM_BASE - 1,
583 .flags = IORESOURCE_MEM,
584 },
585 {
586 .name = "sdcc_bam_addr",
587 .start = MSM_SDC1_BAM_BASE,
588 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
589 .flags = IORESOURCE_MEM,
590 },
591 {
592 .name = "sdcc_bam_irq",
593 .start = SDC1_BAM_IRQ,
594 .end = SDC1_BAM_IRQ,
595 .flags = IORESOURCE_IRQ,
596 },
597#endif
598};
599
600static struct resource resources_sdc2[] = {
601 {
602 .name = "core_mem",
603 .flags = IORESOURCE_MEM,
604 .start = MSM_SDC2_BASE,
605 .end = MSM_SDC2_DML_BASE - 1,
606 },
607 {
608 .name = "core_irq",
609 .flags = IORESOURCE_IRQ,
610 .start = SDC2_IRQ_0,
611 .end = SDC2_IRQ_0
612 },
613#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
614 {
615 .name = "sdcc_dml_addr",
616 .start = MSM_SDC2_DML_BASE,
617 .end = MSM_SDC2_BAM_BASE - 1,
618 .flags = IORESOURCE_MEM,
619 },
620 {
621 .name = "sdcc_bam_addr",
622 .start = MSM_SDC2_BAM_BASE,
623 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
624 .flags = IORESOURCE_MEM,
625 },
626 {
627 .name = "sdcc_bam_irq",
628 .start = SDC2_BAM_IRQ,
629 .end = SDC2_BAM_IRQ,
630 .flags = IORESOURCE_IRQ,
631 },
632#endif
633};
634
635static struct resource resources_sdc3[] = {
636 {
637 .name = "core_mem",
638 .flags = IORESOURCE_MEM,
639 .start = MSM_SDC3_BASE,
640 .end = MSM_SDC3_DML_BASE - 1,
641 },
642 {
643 .name = "core_irq",
644 .flags = IORESOURCE_IRQ,
645 .start = SDC3_IRQ_0,
646 .end = SDC3_IRQ_0
647 },
648#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
649 {
650 .name = "sdcc_dml_addr",
651 .start = MSM_SDC3_DML_BASE,
652 .end = MSM_SDC3_BAM_BASE - 1,
653 .flags = IORESOURCE_MEM,
654 },
655 {
656 .name = "sdcc_bam_addr",
657 .start = MSM_SDC3_BAM_BASE,
658 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
659 .flags = IORESOURCE_MEM,
660 },
661 {
662 .name = "sdcc_bam_irq",
663 .start = SDC3_BAM_IRQ,
664 .end = SDC3_BAM_IRQ,
665 .flags = IORESOURCE_IRQ,
666 },
667#endif
668};
669
670static struct resource resources_sdc4[] = {
671 {
672 .name = "core_mem",
673 .flags = IORESOURCE_MEM,
674 .start = MSM_SDC4_BASE,
675 .end = MSM_SDC4_DML_BASE - 1,
676 },
677 {
678 .name = "core_irq",
679 .flags = IORESOURCE_IRQ,
680 .start = SDC4_IRQ_0,
681 .end = SDC4_IRQ_0
682 },
683#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
684 {
685 .name = "sdcc_dml_addr",
686 .start = MSM_SDC4_DML_BASE,
687 .end = MSM_SDC4_BAM_BASE - 1,
688 .flags = IORESOURCE_MEM,
689 },
690 {
691 .name = "sdcc_bam_addr",
692 .start = MSM_SDC4_BAM_BASE,
693 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
694 .flags = IORESOURCE_MEM,
695 },
696 {
697 .name = "sdcc_bam_irq",
698 .start = SDC4_BAM_IRQ,
699 .end = SDC4_BAM_IRQ,
700 .flags = IORESOURCE_IRQ,
701 },
702#endif
703};
704
705struct platform_device apq8064_device_sdc1 = {
706 .name = "msm_sdcc",
707 .id = 1,
708 .num_resources = ARRAY_SIZE(resources_sdc1),
709 .resource = resources_sdc1,
710 .dev = {
711 .coherent_dma_mask = 0xffffffff,
712 },
713};
714
715struct platform_device apq8064_device_sdc2 = {
716 .name = "msm_sdcc",
717 .id = 2,
718 .num_resources = ARRAY_SIZE(resources_sdc2),
719 .resource = resources_sdc2,
720 .dev = {
721 .coherent_dma_mask = 0xffffffff,
722 },
723};
724
725struct platform_device apq8064_device_sdc3 = {
726 .name = "msm_sdcc",
727 .id = 3,
728 .num_resources = ARRAY_SIZE(resources_sdc3),
729 .resource = resources_sdc3,
730 .dev = {
731 .coherent_dma_mask = 0xffffffff,
732 },
733};
734
735struct platform_device apq8064_device_sdc4 = {
736 .name = "msm_sdcc",
737 .id = 4,
738 .num_resources = ARRAY_SIZE(resources_sdc4),
739 .resource = resources_sdc4,
740 .dev = {
741 .coherent_dma_mask = 0xffffffff,
742 },
743};
744
745static struct platform_device *apq8064_sdcc_devices[] __initdata = {
746 &apq8064_device_sdc1,
747 &apq8064_device_sdc2,
748 &apq8064_device_sdc3,
749 &apq8064_device_sdc4,
750};
751
752int __init apq8064_add_sdcc(unsigned int controller,
753 struct mmc_platform_data *plat)
754{
755 struct platform_device *pdev;
756
757 if (!plat)
758 return 0;
759 if (controller < 1 || controller > 4)
760 return -EINVAL;
761
762 pdev = apq8064_sdcc_devices[controller-1];
763 pdev->dev.platform_data = plat;
764 return platform_device_register(pdev);
765}
766
Yan He06913ce2011-08-26 16:33:46 -0700767static struct resource resources_sps[] = {
768 {
769 .name = "pipe_mem",
770 .start = 0x12800000,
771 .end = 0x12800000 + 0x4000 - 1,
772 .flags = IORESOURCE_MEM,
773 },
774 {
775 .name = "bamdma_dma",
776 .start = 0x12240000,
777 .end = 0x12240000 + 0x1000 - 1,
778 .flags = IORESOURCE_MEM,
779 },
780 {
781 .name = "bamdma_bam",
782 .start = 0x12244000,
783 .end = 0x12244000 + 0x4000 - 1,
784 .flags = IORESOURCE_MEM,
785 },
786 {
787 .name = "bamdma_irq",
788 .start = SPS_BAM_DMA_IRQ,
789 .end = SPS_BAM_DMA_IRQ,
790 .flags = IORESOURCE_IRQ,
791 },
792};
793
Gagan Mac8a7a5d32011-11-11 16:43:06 -0700794struct platform_device msm_bus_8064_sys_fabric = {
795 .name = "msm_bus_fabric",
796 .id = MSM_BUS_FAB_SYSTEM,
797};
798struct platform_device msm_bus_8064_apps_fabric = {
799 .name = "msm_bus_fabric",
800 .id = MSM_BUS_FAB_APPSS,
801};
802struct platform_device msm_bus_8064_mm_fabric = {
803 .name = "msm_bus_fabric",
804 .id = MSM_BUS_FAB_MMSS,
805};
806struct platform_device msm_bus_8064_sys_fpb = {
807 .name = "msm_bus_fabric",
808 .id = MSM_BUS_FAB_SYSTEM_FPB,
809};
810struct platform_device msm_bus_8064_cpss_fpb = {
811 .name = "msm_bus_fabric",
812 .id = MSM_BUS_FAB_CPSS_FPB,
813};
814
Yan He06913ce2011-08-26 16:33:46 -0700815static struct msm_sps_platform_data msm_sps_pdata = {
816 .bamdma_restricted_pipes = 0x06,
817};
818
819struct platform_device msm_device_sps_apq8064 = {
820 .name = "msm_sps",
821 .id = -1,
822 .num_resources = ARRAY_SIZE(resources_sps),
823 .resource = resources_sps,
824 .dev.platform_data = &msm_sps_pdata,
825};
826
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600827struct platform_device msm_device_smd_apq8064 = {
828 .name = "msm_smd",
829 .id = -1,
830};
831
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700832#ifdef CONFIG_HW_RANDOM_MSM
833/* PRNG device */
834#define MSM_PRNG_PHYS 0x1A500000
835static struct resource rng_resources = {
836 .flags = IORESOURCE_MEM,
837 .start = MSM_PRNG_PHYS,
838 .end = MSM_PRNG_PHYS + SZ_512 - 1,
839};
840
841struct platform_device apq8064_device_rng = {
842 .name = "msm_rng",
843 .id = 0,
844 .num_resources = 1,
845 .resource = &rng_resources,
846};
847#endif
848
Matt Wagantall292aace2012-01-26 19:12:34 -0800849static struct resource msm_gss_resources[] = {
850 {
851 .start = 0x10000000,
852 .end = 0x10000000 + SZ_256 - 1,
853 .flags = IORESOURCE_MEM,
854 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -0800855 {
856 .start = 0x10008000,
857 .end = 0x10008000 + SZ_256 - 1,
858 .flags = IORESOURCE_MEM,
859 },
Matt Wagantall292aace2012-01-26 19:12:34 -0800860};
861
862struct platform_device msm_gss = {
863 .name = "pil_gss",
864 .id = -1,
865 .num_resources = ARRAY_SIZE(msm_gss_resources),
866 .resource = msm_gss_resources,
867};
868
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700869static struct clk_lookup msm_clocks_8064_dummy[] = {
870 CLK_DUMMY("pll2", PLL2, NULL, 0),
871 CLK_DUMMY("pll8", PLL8, NULL, 0),
872 CLK_DUMMY("pll4", PLL4, NULL, 0),
873
874 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
875 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
876 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
877 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
878 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
879 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
880 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
881 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
882 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
883 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
884 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
885 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
886 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
887 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
888 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
889 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
890
Matt Wagantalle2522372011-08-17 14:52:21 -0700891 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
892 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
893 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 "msm_serial_hsl.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700895 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
896 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
897 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
898 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
899 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
900 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
901 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
902 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
903 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700904 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
905 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
906 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700907 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
908 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700909 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
910 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700911 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -0700912 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700913 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700914 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
915 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
916 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
917 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700918 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700919 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800920 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
921 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
922 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
923 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
924 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
925 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
926 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -0700927 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
928 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
929 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
930 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700931 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
932 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
933 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
934 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700935 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700936 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
937 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700938 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "msm_serial_hsl.0", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700939 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
940 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700941 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700942 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700943 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800944 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
945 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
946 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
947 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700948 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
949 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
950 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
951 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700952 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
953 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700954 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
955 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
956 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
957 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
958 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700959 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
960 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
961 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
962 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
963 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
964 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
965 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
966 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
967 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
968 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
969 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
970 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
971 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
972 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
973 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700974 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
975 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700976 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700977 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700978 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700979 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700980 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
981 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
982 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700983 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700984 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700985 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700987 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
988 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700989 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700990 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700991 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
992 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
993 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
994 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
995 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
996 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700997 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700998 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
999 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1000 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1001 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001002 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001003 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1004 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001005 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1006 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1007 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1008 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1009 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1010 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001011 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1012 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1013 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1014 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001015 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001016 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1017 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001018 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1019 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001020 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001021 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001022 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001023 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001024 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1025 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1026 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1027 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1028 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1029 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1030 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1031 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1032 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1033 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1034 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1035 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1036 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1037 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001038 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001039
1040 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001041 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001042 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1043 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1044 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1045 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001046 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1047 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001048 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001049 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1050 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1051 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1052 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1053 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1054 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001055};
1056
Stephen Boydbb600ae2011-08-02 20:11:40 -07001057struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1058 .table = msm_clocks_8064_dummy,
1059 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1060};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001061
1062struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1063 .reg_base_addrs = {
1064 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1065 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1066 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1067 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1068 },
1069 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1070 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1071 .ipc_rpm_val = 4,
1072 .target_id = {
1073 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1074 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1075 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1076 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1077 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1078 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1079 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1080 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1081 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1082 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1083 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1084 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1085 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1086 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1087 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1088 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1089 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1090 APPS_FABRIC_CFG_HALT, 2),
1091 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1092 APPS_FABRIC_CFG_CLKMOD, 3),
1093 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1094 APPS_FABRIC_CFG_IOCTL, 1),
1095 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1096 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1097 SYS_FABRIC_CFG_HALT, 2),
1098 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1099 SYS_FABRIC_CFG_CLKMOD, 3),
1100 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1101 SYS_FABRIC_CFG_IOCTL, 1),
1102 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1103 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1104 MMSS_FABRIC_CFG_HALT, 2),
1105 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1106 MMSS_FABRIC_CFG_CLKMOD, 3),
1107 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1108 MMSS_FABRIC_CFG_IOCTL, 1),
1109 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1110 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1111 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1112 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1113 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1114 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1115 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1116 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1117 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1118 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1119 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1120 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1121 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1122 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1123 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1124 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1125 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1126 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1127 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1128 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1129 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1130 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1131 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1132 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1133 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1134 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1135 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1136 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1137 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1138 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1139 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1140 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1141 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1142 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1143 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1144 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1145 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1146 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1147 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1148 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1149 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1150 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1151 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1152 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1153 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1154 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1155 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1156 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1157 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1158 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1159 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1160 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1161 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1162 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1163 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1164 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1165 },
1166 .target_status = {
1167 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1168 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1169 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1170 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1171 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1172 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1173 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1174 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1175 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1176 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1177 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1178 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1179 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1180 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1181 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1182 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1183 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1184 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1185 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1186 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1187 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1188 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1189 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1190 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1191 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1192 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1193 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1194 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1195 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1196 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1197 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1198 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1199 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1200 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1201 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1202 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1203 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1204 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1205 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1206 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1207 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1208 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1209 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1210 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1211 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1212 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1213 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1214 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1215 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1216 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1217 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1218 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1219 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1220 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1221 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1222 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1223 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1224 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1225 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1226 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1227 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1228 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1229 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1230 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1231 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1232 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1233 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1234 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1235 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1236 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1237 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1238 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1239 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1240 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1241 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1242 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1243 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1244 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1245 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1246 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1247 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1248 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1249 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1250 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1251 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1252 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1253 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1254 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1255 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1256 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1257 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1258 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1259 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1260 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1261 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1262 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1263 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1264 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1265 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1266 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1267 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1268 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1269 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1270 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1271 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1272 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1273 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1274 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1275 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1276 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1277 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1278 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1279 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1280 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1281 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1282 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1283 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1284 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1285 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1286 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1287 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1288 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1289 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1290 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1291 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1292 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1293 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1294 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1295 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1296 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1297 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1298 },
1299 .target_ctrl_id = {
1300 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1301 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1302 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1303 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1304 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1305 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1306 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1307 },
1308 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1309 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1310 .sel_last = MSM_RPM_8064_SEL_LAST,
1311 .ver = {3, 0, 0},
1312};
1313
1314struct platform_device apq8064_rpm_device = {
1315 .name = "msm_rpm",
1316 .id = -1,
1317};
1318
1319static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1320 .phys_addr_base = 0x0010D204,
1321 .phys_size = SZ_8K,
1322};
1323
1324struct platform_device apq8064_rpm_stat_device = {
1325 .name = "msm_rpm_stat",
1326 .id = -1,
1327 .dev = {
1328 .platform_data = &msm_rpm_stat_pdata,
1329 },
1330};
1331
1332static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1333 .phys_addr_base = 0x0010C000,
1334 .reg_offsets = {
1335 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1336 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1337 },
1338 .phys_size = SZ_8K,
1339 .log_len = 4096, /* log's buffer length in bytes */
1340 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1341};
1342
1343struct platform_device apq8064_rpm_log_device = {
1344 .name = "msm_rpm_log",
1345 .id = -1,
1346 .dev = {
1347 .platform_data = &msm_rpm_log_pdata,
1348 },
1349};
1350
1351#ifdef CONFIG_MSM_MPM
1352static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1353 [1] = MSM_GPIO_TO_INT(26),
1354 [2] = MSM_GPIO_TO_INT(88),
1355 [4] = MSM_GPIO_TO_INT(73),
1356 [5] = MSM_GPIO_TO_INT(74),
1357 [6] = MSM_GPIO_TO_INT(75),
1358 [7] = MSM_GPIO_TO_INT(76),
1359 [8] = MSM_GPIO_TO_INT(77),
1360 [9] = MSM_GPIO_TO_INT(36),
1361 [10] = MSM_GPIO_TO_INT(84),
1362 [11] = MSM_GPIO_TO_INT(7),
1363 [12] = MSM_GPIO_TO_INT(11),
1364 [13] = MSM_GPIO_TO_INT(52),
1365 [14] = MSM_GPIO_TO_INT(15),
1366 [15] = MSM_GPIO_TO_INT(83),
1367 [16] = USB3_HS_IRQ,
1368 [19] = MSM_GPIO_TO_INT(61),
1369 [20] = MSM_GPIO_TO_INT(58),
1370 [23] = MSM_GPIO_TO_INT(65),
1371 [24] = MSM_GPIO_TO_INT(63),
1372 [25] = USB1_HS_IRQ,
1373 [27] = HDMI_IRQ,
1374 [29] = MSM_GPIO_TO_INT(22),
1375 [30] = MSM_GPIO_TO_INT(72),
1376 [31] = USB4_HS_IRQ,
1377 [33] = MSM_GPIO_TO_INT(44),
1378 [34] = MSM_GPIO_TO_INT(39),
1379 [35] = MSM_GPIO_TO_INT(19),
1380 [36] = MSM_GPIO_TO_INT(23),
1381 [37] = MSM_GPIO_TO_INT(41),
1382 [38] = MSM_GPIO_TO_INT(30),
1383 [41] = MSM_GPIO_TO_INT(42),
1384 [42] = MSM_GPIO_TO_INT(56),
1385 [43] = MSM_GPIO_TO_INT(55),
1386 [44] = MSM_GPIO_TO_INT(50),
1387 [45] = MSM_GPIO_TO_INT(49),
1388 [46] = MSM_GPIO_TO_INT(47),
1389 [47] = MSM_GPIO_TO_INT(45),
1390 [48] = MSM_GPIO_TO_INT(38),
1391 [49] = MSM_GPIO_TO_INT(34),
1392 [50] = MSM_GPIO_TO_INT(32),
1393 [51] = MSM_GPIO_TO_INT(29),
1394 [52] = MSM_GPIO_TO_INT(18),
1395 [53] = MSM_GPIO_TO_INT(10),
1396 [54] = MSM_GPIO_TO_INT(81),
1397 [55] = MSM_GPIO_TO_INT(6),
1398};
1399
1400static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1401 TLMM_MSM_SUMMARY_IRQ,
1402 RPM_APCC_CPU0_GP_HIGH_IRQ,
1403 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1404 RPM_APCC_CPU0_GP_LOW_IRQ,
1405 RPM_APCC_CPU0_WAKE_UP_IRQ,
1406 RPM_APCC_CPU1_GP_HIGH_IRQ,
1407 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1408 RPM_APCC_CPU1_GP_LOW_IRQ,
1409 RPM_APCC_CPU1_WAKE_UP_IRQ,
1410 MSS_TO_APPS_IRQ_0,
1411 MSS_TO_APPS_IRQ_1,
1412 MSS_TO_APPS_IRQ_2,
1413 MSS_TO_APPS_IRQ_3,
1414 MSS_TO_APPS_IRQ_4,
1415 MSS_TO_APPS_IRQ_5,
1416 MSS_TO_APPS_IRQ_6,
1417 MSS_TO_APPS_IRQ_7,
1418 MSS_TO_APPS_IRQ_8,
1419 MSS_TO_APPS_IRQ_9,
1420 LPASS_SCSS_GP_LOW_IRQ,
1421 LPASS_SCSS_GP_MEDIUM_IRQ,
1422 LPASS_SCSS_GP_HIGH_IRQ,
1423 SPS_MTI_30,
1424 SPS_MTI_31,
1425 RIVA_APSS_SPARE_IRQ,
1426 RIVA_APPS_WLAN_SMSM_IRQ,
1427 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1428 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1429};
1430
1431struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1432 .irqs_m2a = msm_mpm_irqs_m2a,
1433 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1434 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1435 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1436 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1437 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1438 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1439 .mpm_apps_ipc_val = BIT(1),
1440 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1441
1442};
1443#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001444
1445#define MDM2AP_ERRFATAL 19
1446#define AP2MDM_ERRFATAL 18
1447#define MDM2AP_STATUS 49
1448#define AP2MDM_STATUS 48
1449#define AP2MDM_PMIC_RESET_N 27
1450
1451static struct resource mdm_resources[] = {
1452 {
1453 .start = MDM2AP_ERRFATAL,
1454 .end = MDM2AP_ERRFATAL,
1455 .name = "MDM2AP_ERRFATAL",
1456 .flags = IORESOURCE_IO,
1457 },
1458 {
1459 .start = AP2MDM_ERRFATAL,
1460 .end = AP2MDM_ERRFATAL,
1461 .name = "AP2MDM_ERRFATAL",
1462 .flags = IORESOURCE_IO,
1463 },
1464 {
1465 .start = MDM2AP_STATUS,
1466 .end = MDM2AP_STATUS,
1467 .name = "MDM2AP_STATUS",
1468 .flags = IORESOURCE_IO,
1469 },
1470 {
1471 .start = AP2MDM_STATUS,
1472 .end = AP2MDM_STATUS,
1473 .name = "AP2MDM_STATUS",
1474 .flags = IORESOURCE_IO,
1475 },
1476 {
1477 .start = AP2MDM_PMIC_RESET_N,
1478 .end = AP2MDM_PMIC_RESET_N,
1479 .name = "AP2MDM_PMIC_RESET_N",
1480 .flags = IORESOURCE_IO,
1481 },
1482};
1483
1484struct platform_device mdm_8064_device = {
1485 .name = "mdm2_modem",
1486 .id = -1,
1487 .num_resources = ARRAY_SIZE(mdm_resources),
1488 .resource = mdm_resources,
1489};
1490