blob: b98066887127ff124e4fc15c6517067bd581d34c [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Jack Pham23faa152013-11-15 14:53:14 -0800318 if (xhci->quirks & XHCI_PLAT)
319 return;
320
Dong Nguyen43b86af2010-07-21 16:56:08 -0700321 xhci_free_irq(xhci);
322
323 if (xhci->msix_entries) {
324 pci_disable_msix(pdev);
325 kfree(xhci->msix_entries);
326 xhci->msix_entries = NULL;
327 } else {
328 pci_disable_msi(pdev);
329 }
330
Andiry Xu00292272010-12-27 17:39:02 +0800331 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700332 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700333}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700334
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700335static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
336{
337 int i;
338
339 if (xhci->msix_entries) {
340 for (i = 0; i < xhci->msix_count; i++)
341 synchronize_irq(xhci->msix_entries[i].vector);
342 }
343}
344
345static int xhci_try_enable_msi(struct usb_hcd *hcd)
346{
347 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700348 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700349 int ret;
350
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700351 /* The xhci platform device has set up IRQs through usb_add_hcd. */
352 if (xhci->quirks & XHCI_PLAT)
353 return 0;
354
355 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700356 /*
357 * Some Fresco Logic host controllers advertise MSI, but fail to
358 * generate interrupts. Don't even try to enable MSI.
359 */
360 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecked581bb32013-03-04 17:14:43 +0100361 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700362
363 /* unregister the legacy interrupt */
364 if (hcd->irq)
365 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200366 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367
368 ret = xhci_setup_msix(xhci);
369 if (ret)
370 /* fall back to msi*/
371 ret = xhci_setup_msi(xhci);
372
373 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200374 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700375 return 0;
376
Sarah Sharp68d07f62012-02-13 16:25:57 -0800377 if (!pdev->irq) {
378 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
379 return -EINVAL;
380 }
381
Hannes Reinecked581bb32013-03-04 17:14:43 +0100382 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700383 /* fall back to legacy interrupt*/
384 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
385 hcd->irq_descr, hcd);
386 if (ret) {
387 xhci_err(xhci, "request interrupt %d failed\n",
388 pdev->irq);
389 return ret;
390 }
391 hcd->irq = pdev->irq;
392 return 0;
393}
394
395#else
396
397static int xhci_try_enable_msi(struct usb_hcd *hcd)
398{
399 return 0;
400}
401
402static void xhci_cleanup_msix(struct xhci_hcd *xhci)
403{
404}
405
406static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
407{
408}
409
410#endif
411
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500412static void compliance_mode_recovery(unsigned long arg)
413{
414 struct xhci_hcd *xhci;
415 struct usb_hcd *hcd;
416 u32 temp;
417 int i;
418
419 xhci = (struct xhci_hcd *)arg;
420
421 for (i = 0; i < xhci->num_usb3_ports; i++) {
422 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
423 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
424 /*
425 * Compliance Mode Detected. Letting USB Core
426 * handle the Warm Reset
427 */
428 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
429 i + 1);
430 xhci_dbg(xhci, "Attempting Recovery routine!\n");
431 hcd = xhci->shared_hcd;
432
433 if (hcd->state == HC_STATE_SUSPENDED)
434 usb_hcd_resume_root_hub(hcd);
435
436 usb_hcd_poll_rh_status(hcd);
437 }
438 }
439
440 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
441 mod_timer(&xhci->comp_mode_recovery_timer,
442 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
443}
444
445/*
446 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
447 * that causes ports behind that hardware to enter compliance mode sometimes.
448 * The quirk creates a timer that polls every 2 seconds the link state of
449 * each host controller's port and recovers it by issuing a Warm reset
450 * if Compliance mode is detected, otherwise the port will become "dead" (no
451 * device connections or disconnections will be detected anymore). Becasue no
452 * status event is generated when entering compliance mode (per xhci spec),
453 * this quirk is needed on systems that have the failing hardware installed.
454 */
455static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
456{
457 xhci->port_status_u0 = 0;
458 init_timer(&xhci->comp_mode_recovery_timer);
459
460 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
461 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
462 xhci->comp_mode_recovery_timer.expires = jiffies +
463 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
464
465 set_timer_slack(&xhci->comp_mode_recovery_timer,
466 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
467 add_timer(&xhci->comp_mode_recovery_timer);
468 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
469}
470
471/*
472 * This function identifies the systems that have installed the SN65LVPE502CP
473 * USB3.0 re-driver and that need the Compliance Mode Quirk.
474 * Systems:
475 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
476 */
477static bool compliance_mode_recovery_timer_quirk_check(void)
478{
479 const char *dmi_product_name, *dmi_sys_vendor;
480
481 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
482 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530483 if (!dmi_product_name || !dmi_sys_vendor)
484 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500485
486 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
487 return false;
488
489 if (strstr(dmi_product_name, "Z420") ||
490 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500491 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600492 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500493 return true;
494
495 return false;
496}
497
498static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
499{
500 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
501}
502
503
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700504/*
505 * Initialize memory for HCD and xHC (one-time init).
506 *
507 * Program the PAGESIZE register, initialize the device context array, create
508 * device contexts (?), set up a command ring segment (or two?), create event
509 * ring (one for now).
510 */
511int xhci_init(struct usb_hcd *hcd)
512{
513 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
514 int retval = 0;
515
516 xhci_dbg(xhci, "xhci_init\n");
517 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700518 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700519 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
520 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
521 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700522 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700523 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700524 retval = xhci_mem_init(xhci, GFP_KERNEL);
525 xhci_dbg(xhci, "Finished xhci_init\n");
526
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500527 /* Initializing Compliance Mode Recovery Data If Needed */
528 if (compliance_mode_recovery_timer_quirk_check()) {
529 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
530 compliance_mode_recovery_timer_init(xhci);
531 }
532
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700533 return retval;
534}
535
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700536/*-------------------------------------------------------------------------*/
537
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700538
539#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800540static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700541{
542 unsigned long flags;
543 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700544 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700545 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
546 int i, j;
547
548 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
549
550 spin_lock_irqsave(&xhci->lock, flags);
551 temp = xhci_readl(xhci, &xhci->op_regs->status);
552 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700553 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
554 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700555 xhci_dbg(xhci, "HW died, polling stopped.\n");
556 spin_unlock_irqrestore(&xhci->lock, flags);
557 return;
558 }
559
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700560 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
561 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700562 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
563 xhci->error_bitmask = 0;
564 xhci_dbg(xhci, "Event ring:\n");
565 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
566 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700567 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
568 temp_64 &= ~ERST_PTR_MASK;
569 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700570 xhci_dbg(xhci, "Command ring:\n");
571 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
572 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
573 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700574 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700575 if (!xhci->devs[i])
576 continue;
577 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700578 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700579 }
580 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700581 spin_unlock_irqrestore(&xhci->lock, flags);
582
583 if (!xhci->zombie)
584 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
585 else
586 xhci_dbg(xhci, "Quit polling the event ring.\n");
587}
588#endif
589
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800590static int xhci_run_finished(struct xhci_hcd *xhci)
591{
592 if (xhci_start(xhci)) {
593 xhci_halt(xhci);
594 return -ENODEV;
595 }
596 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800597 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800598
599 if (xhci->quirks & XHCI_NEC_HOST)
600 xhci_ring_cmd_db(xhci);
601
602 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
603 return 0;
604}
605
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700606/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700607 * Start the HC after it was halted.
608 *
609 * This function is called by the USB core when the HC driver is added.
610 * Its opposite is xhci_stop().
611 *
612 * xhci_init() must be called once before this function can be called.
613 * Reset the HC, enable device slot contexts, program DCBAAP, and
614 * set command ring pointer and event ring pointer.
615 *
616 * Setup MSI-X vectors and enable interrupts.
617 */
618int xhci_run(struct usb_hcd *hcd)
619{
620 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700621 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700622 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700624
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800625 /* Start the xHCI host controller running only after the USB 2.0 roothub
626 * is setup.
627 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700628
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700629 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800630 if (!usb_hcd_is_primary_hcd(hcd))
631 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700632
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700633 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700634
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700635 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700636 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700637 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700638
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700639#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
640 init_timer(&xhci->event_ring_timer);
641 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700642 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700643 /* Poll the event ring */
644 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
645 xhci->zombie = 0;
646 xhci_dbg(xhci, "Setting event ring polling timer\n");
647 add_timer(&xhci->event_ring_timer);
648#endif
649
Sarah Sharp66e49d82009-07-27 12:03:46 -0700650 xhci_dbg(xhci, "Command ring memory map follows:\n");
651 xhci_debug_ring(xhci, xhci->cmd_ring);
652 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
653 xhci_dbg_cmd_ptrs(xhci);
654
655 xhci_dbg(xhci, "ERST memory map follows:\n");
656 xhci_dbg_erst(xhci, &xhci->erst);
657 xhci_dbg(xhci, "Event ring:\n");
658 xhci_debug_ring(xhci, xhci->event_ring);
659 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
660 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
661 temp_64 &= ~ERST_PTR_MASK;
662 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
663
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700664 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
665 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700666 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700667 temp |= (u32) 160;
668 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
669
670 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700671 temp = xhci_readl(xhci, &xhci->op_regs->command);
672 temp |= (CMD_EIE);
673 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
674 temp);
675 xhci_writel(xhci, temp, &xhci->op_regs->command);
676
677 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700678 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
679 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700680 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
681 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800682 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700683
Sarah Sharp02386342010-05-24 13:25:28 -0700684 if (xhci->quirks & XHCI_NEC_HOST)
685 xhci_queue_vendor_command(xhci, 0, 0, 0,
686 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700687
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800688 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700689 return 0;
690}
691
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800692static void xhci_only_stop_hcd(struct usb_hcd *hcd)
693{
694 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
695
696 spin_lock_irq(&xhci->lock);
697 xhci_halt(xhci);
698
699 /* The shared_hcd is going to be deallocated shortly (the USB core only
700 * calls this function when allocation fails in usb_add_hcd(), or
701 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
702 */
703 xhci->shared_hcd = NULL;
704 spin_unlock_irq(&xhci->lock);
705}
706
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700707/*
708 * Stop xHCI driver.
709 *
710 * This function is called by the USB core when the HC driver is removed.
711 * Its opposite is xhci_run().
712 *
713 * Disable device contexts, disable IRQs, and quiesce the HC.
714 * Reset the HC, finish any completed transactions, and cleanup memory.
715 */
716void xhci_stop(struct usb_hcd *hcd)
717{
718 u32 temp;
719 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
720
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800721 if (!usb_hcd_is_primary_hcd(hcd)) {
722 xhci_only_stop_hcd(xhci->shared_hcd);
723 return;
724 }
725
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700726 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800727 /* Make sure the xHC is halted for a USB3 roothub
728 * (xhci_stop() could be called as part of failed init).
729 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700730 xhci_halt(xhci);
731 xhci_reset(xhci);
732 spin_unlock_irq(&xhci->lock);
733
Zhang Rui40a9fb12010-12-17 13:17:04 -0800734 xhci_cleanup_msix(xhci);
735
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700736#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
737 /* Tell the event ring poll function not to reschedule */
738 xhci->zombie = 1;
739 del_timer_sync(&xhci->event_ring_timer);
740#endif
741
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500742 /* Deleting Compliance Mode Recovery Timer */
743 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
744 (!(xhci_all_ports_seen_u0(xhci))))
745 del_timer_sync(&xhci->comp_mode_recovery_timer);
746
Andiry Xuc41136b2011-03-22 17:08:14 +0800747 if (xhci->quirks & XHCI_AMD_PLL_FIX)
748 usb_amd_dev_put();
749
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700750 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
751 temp = xhci_readl(xhci, &xhci->op_regs->status);
752 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
753 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
754 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
755 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800756 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700757
758 xhci_dbg(xhci, "cleaning up memory\n");
759 xhci_mem_cleanup(xhci);
760 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
761 xhci_readl(xhci, &xhci->op_regs->status));
762}
763
764/*
765 * Shutdown HC (not bus-specific)
766 *
767 * This is called when the machine is rebooting or halting. We assume that the
768 * machine will be powered off, and the HC's internal state will be reset.
769 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800770 *
771 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 */
773void xhci_shutdown(struct usb_hcd *hcd)
774{
775 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
776
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300777 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300778 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
779
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780 spin_lock_irq(&xhci->lock);
781 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700782 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700783
Zhang Rui40a9fb12010-12-17 13:17:04 -0800784 xhci_cleanup_msix(xhci);
785
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700786 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
787 xhci_readl(xhci, &xhci->op_regs->status));
788}
789
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700790#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700791static void xhci_save_registers(struct xhci_hcd *xhci)
792{
793 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
794 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
795 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
796 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700797 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
798 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
799 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700800 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
801 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700802}
803
804static void xhci_restore_registers(struct xhci_hcd *xhci)
805{
806 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
807 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
808 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
809 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700810 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
811 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700812 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700813 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
814 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700815}
816
Sarah Sharp89821322010-11-12 11:59:31 -0800817static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
818{
819 u64 val_64;
820
821 /* step 2: initialize command ring buffer */
822 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
823 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
824 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
825 xhci->cmd_ring->dequeue) &
826 (u64) ~CMD_RING_RSVD_BITS) |
827 xhci->cmd_ring->cycle_state;
828 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
829 (long unsigned long) val_64);
830 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
831}
832
833/*
834 * The whole command ring must be cleared to zero when we suspend the host.
835 *
836 * The host doesn't save the command ring pointer in the suspend well, so we
837 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
838 * aligned, because of the reserved bits in the command ring dequeue pointer
839 * register. Therefore, we can't just set the dequeue pointer back in the
840 * middle of the ring (TRBs are 16-byte aligned).
841 */
842static void xhci_clear_command_ring(struct xhci_hcd *xhci)
843{
844 struct xhci_ring *ring;
845 struct xhci_segment *seg;
846
847 ring = xhci->cmd_ring;
848 seg = ring->deq_seg;
849 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800850 memset(seg->trbs, 0,
851 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
852 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
853 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800854 seg = seg->next;
855 } while (seg != ring->deq_seg);
856
857 /* Reset the software enqueue and dequeue pointers */
858 ring->deq_seg = ring->first_seg;
859 ring->dequeue = ring->first_seg->trbs;
860 ring->enq_seg = ring->deq_seg;
861 ring->enqueue = ring->dequeue;
862
Andiry Xub008df62012-03-05 17:49:34 +0800863 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800864 /*
865 * Ring is now zeroed, so the HW should look for change of ownership
866 * when the cycle bit is set to 1.
867 */
868 ring->cycle_state = 1;
869
870 /*
871 * Reset the hardware dequeue pointer.
872 * Yes, this will need to be re-written after resume, but we're paranoid
873 * and want to make sure the hardware doesn't access bogus memory
874 * because, say, the BIOS or an SMI started the host without changing
875 * the command ring pointers.
876 */
877 xhci_set_cmd_ring_deq(xhci);
878}
879
Andiry Xu5535b1d2010-10-14 07:23:06 -0700880/*
881 * Stop HC (not bus-specific)
882 *
883 * This is called when the machine transition into S3/S4 mode.
884 *
885 */
886int xhci_suspend(struct xhci_hcd *xhci)
887{
888 int rc = 0;
889 struct usb_hcd *hcd = xhci_to_hcd(xhci);
890 u32 command;
891
Sarah Sharp4ceac472012-11-27 12:30:23 -0800892 /* Don't poll the roothubs on bus suspend. */
893 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
894 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
895 del_timer_sync(&hcd->rh_timer);
896
Andiry Xu5535b1d2010-10-14 07:23:06 -0700897 spin_lock_irq(&xhci->lock);
898 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800899 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700900 /* step 1: stop endpoint */
901 /* skipped assuming that port suspend has done */
902
903 /* step 2: clear Run/Stop bit */
904 command = xhci_readl(xhci, &xhci->op_regs->command);
905 command &= ~CMD_RUN;
906 xhci_writel(xhci, command, &xhci->op_regs->command);
907 if (handshake(xhci, &xhci->op_regs->status,
Michael Spange3a63e82012-09-14 13:05:49 -0400908 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700909 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
910 spin_unlock_irq(&xhci->lock);
911 return -ETIMEDOUT;
912 }
Sarah Sharp89821322010-11-12 11:59:31 -0800913 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700914
915 /* step 3: save registers */
916 xhci_save_registers(xhci);
917
918 /* step 4: set CSS flag */
919 command = xhci_readl(xhci, &xhci->op_regs->command);
920 command |= CMD_CSS;
921 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800922 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
923 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700924 spin_unlock_irq(&xhci->lock);
925 return -ETIMEDOUT;
926 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700927 spin_unlock_irq(&xhci->lock);
928
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500929 /*
930 * Deleting Compliance Mode Recovery Timer because the xHCI Host
931 * is about to be suspended.
932 */
933 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
934 (!(xhci_all_ports_seen_u0(xhci)))) {
935 del_timer_sync(&xhci->comp_mode_recovery_timer);
936 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
937 }
938
Andiry Xu00292272010-12-27 17:39:02 +0800939 /* step 5: remove core well power */
940 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700941 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800942
Andiry Xu5535b1d2010-10-14 07:23:06 -0700943 return rc;
944}
945
946/*
947 * start xHC (not bus-specific)
948 *
949 * This is called when the machine transition from S3/S4 mode.
950 *
951 */
952int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
953{
954 u32 command, temp = 0;
955 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800956 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400957 int retval = 0;
Tony Camuso6eb953e2013-02-21 16:11:27 -0500958 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700959
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800960 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300961 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800962 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800963 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
964 time_before(jiffies,
965 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700966 msleep(100);
967
Alan Sternf69e3122011-11-03 11:37:10 -0400968 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
969 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
970
Andiry Xu5535b1d2010-10-14 07:23:06 -0700971 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200972 if (xhci->quirks & XHCI_RESET_ON_RESUME)
973 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700974
975 if (!hibernated) {
976 /* step 1: restore register */
977 xhci_restore_registers(xhci);
978 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800979 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700980 /* step 3: restore state and start state*/
981 /* step 3: set CRS flag */
982 command = xhci_readl(xhci, &xhci->op_regs->command);
983 command |= CMD_CRS;
984 xhci_writel(xhci, command, &xhci->op_regs->command);
985 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800986 STS_RESTORE, 0, 10 * 1000)) {
987 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700988 spin_unlock_irq(&xhci->lock);
989 return -ETIMEDOUT;
990 }
991 temp = xhci_readl(xhci, &xhci->op_regs->status);
992 }
993
994 /* If restore operation fails, re-initialize the HC during resume */
995 if ((temp & STS_SRE) || hibernated) {
Tony Camuso6eb953e2013-02-21 16:11:27 -0500996
997 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
998 !(xhci_all_ports_seen_u0(xhci))) {
999 del_timer_sync(&xhci->comp_mode_recovery_timer);
1000 xhci_dbg(xhci, "Compliance Mode Recovery Timer deleted!\n");
1001 }
1002
Sarah Sharpfedd3832011-04-12 17:43:19 -07001003 /* Let the USB core know _both_ roothubs lost power. */
1004 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1005 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001006
1007 xhci_dbg(xhci, "Stop HCD\n");
1008 xhci_halt(xhci);
1009 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001010 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001011 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001012
1013#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1014 /* Tell the event ring poll function not to reschedule */
1015 xhci->zombie = 1;
1016 del_timer_sync(&xhci->event_ring_timer);
1017#endif
1018
1019 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1020 temp = xhci_readl(xhci, &xhci->op_regs->status);
1021 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1022 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1023 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1024 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001025 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001026
1027 xhci_dbg(xhci, "cleaning up memory\n");
1028 xhci_mem_cleanup(xhci);
1029 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1030 xhci_readl(xhci, &xhci->op_regs->status));
1031
Sarah Sharp65b22f92010-12-17 12:35:05 -08001032 /* USB core calls the PCI reinit and start functions twice:
1033 * first with the primary HCD, and then with the secondary HCD.
1034 * If we don't do the same, the host will never be started.
1035 */
1036 if (!usb_hcd_is_primary_hcd(hcd))
1037 secondary_hcd = hcd;
1038 else
1039 secondary_hcd = xhci->shared_hcd;
1040
1041 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1042 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001043 if (retval)
1044 return retval;
Tony Camuso6eb953e2013-02-21 16:11:27 -05001045 comp_timer_running = true;
1046
Sarah Sharp65b22f92010-12-17 12:35:05 -08001047 xhci_dbg(xhci, "Start the primary HCD\n");
1048 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001049 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001050 xhci_dbg(xhci, "Start the secondary HCD\n");
1051 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001052 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001053 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001054 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001055 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001056 }
1057
Andiry Xu5535b1d2010-10-14 07:23:06 -07001058 /* step 4: set Run/Stop bit */
1059 command = xhci_readl(xhci, &xhci->op_regs->command);
1060 command |= CMD_RUN;
1061 xhci_writel(xhci, command, &xhci->op_regs->command);
1062 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1063 0, 250 * 1000);
1064
1065 /* step 5: walk topology and initialize portsc,
1066 * portpmsc and portli
1067 */
1068 /* this is done in bus_resume */
1069
1070 /* step 6: restart each of the previously
1071 * Running endpoints by ringing their doorbells
1072 */
1073
Andiry Xu5535b1d2010-10-14 07:23:06 -07001074 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001075
1076 done:
1077 if (retval == 0) {
1078 usb_hcd_resume_root_hub(hcd);
1079 usb_hcd_resume_root_hub(xhci->shared_hcd);
1080 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001081
1082 /*
1083 * If system is subject to the Quirk, Compliance Mode Timer needs to
1084 * be re-initialized Always after a system resume. Ports are subject
1085 * to suffer the Compliance Mode issue again. It doesn't matter if
1086 * ports have entered previously to U0 before system's suspension.
1087 */
Tony Camuso6eb953e2013-02-21 16:11:27 -05001088 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001089 compliance_mode_recovery_timer_init(xhci);
1090
Sarah Sharp4ceac472012-11-27 12:30:23 -08001091 /* Re-enable port polling. */
1092 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1093 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1094 usb_hcd_poll_rh_status(hcd);
1095
Alan Sternf69e3122011-11-03 11:37:10 -04001096 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001097}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001098#endif /* CONFIG_PM */
1099
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001100/*-------------------------------------------------------------------------*/
1101
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001102/**
1103 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1104 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1105 * value to right shift 1 for the bitmask.
1106 *
1107 * Index = (epnum * 2) + direction - 1,
1108 * where direction = 0 for OUT, 1 for IN.
1109 * For control endpoints, the IN index is used (OUT index is unused), so
1110 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1111 */
1112unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1113{
1114 unsigned int index;
1115 if (usb_endpoint_xfer_control(desc))
1116 index = (unsigned int) (usb_endpoint_num(desc)*2);
1117 else
1118 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1119 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1120 return index;
1121}
1122
Sarah Sharpf94e01862009-04-27 19:58:38 -07001123/* Find the flag for this endpoint (for use in the control context). Use the
1124 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1125 * bit 1, etc.
1126 */
1127unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1128{
1129 return 1 << (xhci_get_endpoint_index(desc) + 1);
1130}
1131
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001132/* Find the flag for this endpoint (for use in the control context). Use the
1133 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1134 * bit 1, etc.
1135 */
1136unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1137{
1138 return 1 << (ep_index + 1);
1139}
1140
Sarah Sharpf94e01862009-04-27 19:58:38 -07001141/* Compute the last valid endpoint context index. Basically, this is the
1142 * endpoint index plus one. For slot contexts with more than valid endpoint,
1143 * we find the most significant bit set in the added contexts flags.
1144 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1145 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1146 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001147unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001148{
1149 return fls(added_ctxs) - 1;
1150}
1151
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001152/* Returns 1 if the arguments are OK;
1153 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1154 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001155static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001156 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1157 const char *func) {
1158 struct xhci_hcd *xhci;
1159 struct xhci_virt_device *virt_dev;
1160
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001161 if (!hcd || (check_ep && !ep) || !udev) {
1162 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1163 func);
1164 return -EINVAL;
1165 }
1166 if (!udev->parent) {
1167 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1168 func);
1169 return 0;
1170 }
Andiry Xu64927732010-10-14 07:22:45 -07001171
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001172 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001173 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001174 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001175 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1176 "device\n", func);
1177 return -EINVAL;
1178 }
1179
1180 virt_dev = xhci->devs[udev->slot_id];
1181 if (virt_dev->udev != udev) {
1182 printk(KERN_DEBUG "xHCI %s called with udev and "
1183 "virt_dev does not match\n", func);
1184 return -EINVAL;
1185 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001186 }
Andiry Xu64927732010-10-14 07:22:45 -07001187
Sarah Sharp79bc1752013-07-24 10:27:13 -07001188 if (xhci->xhc_state & XHCI_STATE_HALTED)
1189 return -ENODEV;
1190
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001191 return 1;
1192}
1193
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001194static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001195 struct usb_device *udev, struct xhci_command *command,
1196 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001197
1198/*
1199 * Full speed devices may have a max packet size greater than 8 bytes, but the
1200 * USB core doesn't know that until it reads the first 8 bytes of the
1201 * descriptor. If the usb_device's max packet size changes after that point,
1202 * we need to issue an evaluate context command and wait on it.
1203 */
1204static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1205 unsigned int ep_index, struct urb *urb)
1206{
1207 struct xhci_container_ctx *in_ctx;
1208 struct xhci_container_ctx *out_ctx;
1209 struct xhci_input_control_ctx *ctrl_ctx;
1210 struct xhci_ep_ctx *ep_ctx;
1211 int max_packet_size;
1212 int hw_max_packet_size;
1213 int ret = 0;
1214
1215 out_ctx = xhci->devs[slot_id]->out_ctx;
1216 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001217 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001218 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001219 if (hw_max_packet_size != max_packet_size) {
1220 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1221 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1222 max_packet_size);
1223 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1224 hw_max_packet_size);
1225 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1226
1227 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001228 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1229 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001230 in_ctx = xhci->devs[slot_id]->in_ctx;
1231 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001232 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1233 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001234
1235 /* Set up the input context flags for the command */
1236 /* FIXME: This won't work if a non-default control endpoint
1237 * changes max packet sizes.
1238 */
1239 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001240 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001241 ctrl_ctx->drop_flags = 0;
1242
1243 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1244 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1245 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1246 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1247
Sarah Sharp913a8a32009-09-04 10:53:13 -07001248 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1249 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001250
1251 /* Clean up the input context for later use by bandwidth
1252 * functions.
1253 */
Matt Evans28ccd292011-03-29 13:40:46 +11001254 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001255 }
1256 return ret;
1257}
1258
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001259/*
1260 * non-error returns are a promise to giveback() the urb later
1261 * we drop ownership so next owner (or urb unlink) can get it
1262 */
1263int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1264{
1265 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001266 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001267 unsigned long flags;
1268 int ret = 0;
1269 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001270 struct urb_priv *urb_priv;
1271 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001272
Andiry Xu64927732010-10-14 07:22:45 -07001273 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1274 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001275 return -EINVAL;
1276
1277 slot_id = urb->dev->slot_id;
1278 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001279
Alan Stern541c7d42010-06-22 16:39:10 -04001280 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001281 if (!in_interrupt())
1282 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1283 ret = -ESHUTDOWN;
1284 goto exit;
1285 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001286
1287 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1288 size = urb->number_of_packets;
1289 else
1290 size = 1;
1291
1292 urb_priv = kzalloc(sizeof(struct urb_priv) +
1293 size * sizeof(struct xhci_td *), mem_flags);
1294 if (!urb_priv)
1295 return -ENOMEM;
1296
Andiry Xu2ffdea22011-09-02 11:05:57 -07001297 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1298 if (!buffer) {
1299 kfree(urb_priv);
1300 return -ENOMEM;
1301 }
1302
Andiry Xu8e51adc2010-07-22 15:23:31 -07001303 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001304 urb_priv->td[i] = buffer;
1305 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001306 }
1307
1308 urb_priv->length = size;
1309 urb_priv->td_cnt = 0;
1310 urb->hcpriv = urb_priv;
1311
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001312 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1313 /* Check to see if the max packet size for the default control
1314 * endpoint changed during FS device enumeration
1315 */
1316 if (urb->dev->speed == USB_SPEED_FULL) {
1317 ret = xhci_check_maxpacket(xhci, slot_id,
1318 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001319 if (ret < 0) {
1320 xhci_urb_free_priv(xhci, urb_priv);
1321 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001322 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001323 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001324 }
1325
Sarah Sharpb11069f2009-07-27 12:03:23 -07001326 /* We have a spinlock and interrupts disabled, so we must pass
1327 * atomic context to this function, which may allocate memory.
1328 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001329 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001330 if (xhci->xhc_state & XHCI_STATE_DYING)
1331 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001332 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001333 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001334 if (ret)
1335 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001336 spin_unlock_irqrestore(&xhci->lock, flags);
1337 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1338 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001339 if (xhci->xhc_state & XHCI_STATE_DYING)
1340 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001341 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1342 EP_GETTING_STREAMS) {
1343 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1344 "is transitioning to using streams.\n");
1345 ret = -EINVAL;
1346 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1347 EP_GETTING_NO_STREAMS) {
1348 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1349 "is transitioning to "
1350 "not having streams.\n");
1351 ret = -EINVAL;
1352 } else {
1353 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1354 slot_id, ep_index);
1355 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001356 if (ret)
1357 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001358 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001359 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1360 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001361 if (xhci->xhc_state & XHCI_STATE_DYING)
1362 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001363 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1364 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001365 if (ret)
1366 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001367 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001368 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001369 spin_lock_irqsave(&xhci->lock, flags);
1370 if (xhci->xhc_state & XHCI_STATE_DYING)
1371 goto dying;
1372 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1373 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001374 if (ret)
1375 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001376 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001377 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001378exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001379 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001380dying:
1381 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1382 "non-responsive xHCI host.\n",
1383 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001384 ret = -ESHUTDOWN;
1385free_priv:
1386 xhci_urb_free_priv(xhci, urb_priv);
1387 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001388 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001389 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001390}
1391
Sarah Sharp021bff92010-07-29 22:12:20 -07001392/* Get the right ring for the given URB.
1393 * If the endpoint supports streams, boundary check the URB's stream ID.
1394 * If the endpoint doesn't support streams, return the singular endpoint ring.
1395 */
1396static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1397 struct urb *urb)
1398{
1399 unsigned int slot_id;
1400 unsigned int ep_index;
1401 unsigned int stream_id;
1402 struct xhci_virt_ep *ep;
1403
1404 slot_id = urb->dev->slot_id;
1405 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1406 stream_id = urb->stream_id;
1407 ep = &xhci->devs[slot_id]->eps[ep_index];
1408 /* Common case: no streams */
1409 if (!(ep->ep_state & EP_HAS_STREAMS))
1410 return ep->ring;
1411
1412 if (stream_id == 0) {
1413 xhci_warn(xhci,
1414 "WARN: Slot ID %u, ep index %u has streams, "
1415 "but URB has no stream ID.\n",
1416 slot_id, ep_index);
1417 return NULL;
1418 }
1419
1420 if (stream_id < ep->stream_info->num_streams)
1421 return ep->stream_info->stream_rings[stream_id];
1422
1423 xhci_warn(xhci,
1424 "WARN: Slot ID %u, ep index %u has "
1425 "stream IDs 1 to %u allocated, "
1426 "but stream ID %u is requested.\n",
1427 slot_id, ep_index,
1428 ep->stream_info->num_streams - 1,
1429 stream_id);
1430 return NULL;
1431}
1432
Sarah Sharpae636742009-04-29 19:02:31 -07001433/*
1434 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1435 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1436 * should pick up where it left off in the TD, unless a Set Transfer Ring
1437 * Dequeue Pointer is issued.
1438 *
1439 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1440 * the ring. Since the ring is a contiguous structure, they can't be physically
1441 * removed. Instead, there are two options:
1442 *
1443 * 1) If the HC is in the middle of processing the URB to be canceled, we
1444 * simply move the ring's dequeue pointer past those TRBs using the Set
1445 * Transfer Ring Dequeue Pointer command. This will be the common case,
1446 * when drivers timeout on the last submitted URB and attempt to cancel.
1447 *
1448 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1449 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1450 * HC will need to invalidate the any TRBs it has cached after the stop
1451 * endpoint command, as noted in the xHCI 0.95 errata.
1452 *
1453 * 3) The TD may have completed by the time the Stop Endpoint Command
1454 * completes, so software needs to handle that case too.
1455 *
1456 * This function should protect against the TD enqueueing code ringing the
1457 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1458 * It also needs to account for multiple cancellations on happening at the same
1459 * time for the same endpoint.
1460 *
1461 * Note that this function can be called in any context, or so says
1462 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001463 */
1464int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1465{
Sarah Sharpae636742009-04-29 19:02:31 -07001466 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001467 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001468 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001469 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001470 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001471 struct xhci_td *td;
1472 unsigned int ep_index;
1473 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001474 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001475
1476 xhci = hcd_to_xhci(hcd);
1477 spin_lock_irqsave(&xhci->lock, flags);
1478 /* Make sure the URB hasn't completed or been unlinked already */
1479 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1480 if (ret || !urb->hcpriv)
1481 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001482 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001483 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001484 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001485 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001486 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1487 td = urb_priv->td[i];
1488 if (!list_empty(&td->td_list))
1489 list_del_init(&td->td_list);
1490 if (!list_empty(&td->cancelled_td_list))
1491 list_del_init(&td->cancelled_td_list);
1492 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001493
1494 usb_hcd_unlink_urb_from_ep(hcd, urb);
1495 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001496 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001497 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001498 return ret;
1499 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001500 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1501 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001502 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1503 "non-responsive xHCI host.\n",
1504 urb->ep->desc.bEndpointAddress, urb);
1505 /* Let the stop endpoint command watchdog timer (which set this
1506 * state) finish cleaning up the endpoint TD lists. We must
1507 * have caught it in the middle of dropping a lock and giving
1508 * back an URB.
1509 */
1510 goto done;
1511 }
Sarah Sharpae636742009-04-29 19:02:31 -07001512
Sarah Sharpae636742009-04-29 19:02:31 -07001513 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001514 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001515 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1516 if (!ep_ring) {
1517 ret = -EINVAL;
1518 goto done;
1519 }
1520
Andiry Xu8e51adc2010-07-22 15:23:31 -07001521 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001522 i = urb_priv->td_cnt;
1523 if (i < urb_priv->length)
1524 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1525 "starting at offset 0x%llx\n",
1526 urb, urb->dev->devpath,
1527 urb->ep->desc.bEndpointAddress,
1528 (unsigned long long) xhci_trb_virt_to_dma(
1529 urb_priv->td[i]->start_seg,
1530 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001531
Sarah Sharp79688ac2011-12-19 16:56:04 -08001532 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001533 td = urb_priv->td[i];
1534 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1535 }
1536
Sarah Sharpae636742009-04-29 19:02:31 -07001537 /* Queue a stop endpoint command, but only if this is
1538 * the first cancellation to be handled.
1539 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001540 if (!(ep->ep_state & EP_HALT_PENDING)) {
1541 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001542 ep->stop_cmds_pending++;
1543 ep->stop_cmd_timer.expires = jiffies +
1544 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1545 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001546 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001547 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001548 }
1549done:
1550 spin_unlock_irqrestore(&xhci->lock, flags);
1551 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001552}
1553
Sarah Sharpf94e01862009-04-27 19:58:38 -07001554/* Drop an endpoint from a new bandwidth configuration for this device.
1555 * Only one call to this function is allowed per endpoint before
1556 * check_bandwidth() or reset_bandwidth() must be called.
1557 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1558 * add the endpoint to the schedule with possibly new parameters denoted by a
1559 * different endpoint descriptor in usb_host_endpoint.
1560 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1561 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001562 *
1563 * The USB core will not allow URBs to be queued to an endpoint that is being
1564 * disabled, so there's no need for mutual exclusion to protect
1565 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001566 */
1567int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1568 struct usb_host_endpoint *ep)
1569{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001570 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001571 struct xhci_container_ctx *in_ctx, *out_ctx;
1572 struct xhci_input_control_ctx *ctrl_ctx;
1573 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001574 unsigned int last_ctx;
1575 unsigned int ep_index;
1576 struct xhci_ep_ctx *ep_ctx;
1577 u32 drop_flag;
1578 u32 new_add_flags, new_drop_flags, new_slot_info;
1579 int ret;
1580
Andiry Xu64927732010-10-14 07:22:45 -07001581 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001582 if (ret <= 0)
1583 return ret;
1584 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001585 if (xhci->xhc_state & XHCI_STATE_DYING)
1586 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001587
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001588 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001589 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1590 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1591 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1592 __func__, drop_flag);
1593 return 0;
1594 }
1595
Sarah Sharpf94e01862009-04-27 19:58:38 -07001596 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001597 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1598 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001599 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001600 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001601 /* If the HC already knows the endpoint is disabled,
1602 * or the HCD has noted it is disabled, ignore this request
1603 */
Matt Evansf5960b62011-06-01 10:22:55 +10001604 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1605 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001606 le32_to_cpu(ctrl_ctx->drop_flags) &
1607 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001608 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1609 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001610 return 0;
1611 }
1612
Matt Evans28ccd292011-03-29 13:40:46 +11001613 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1614 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001615
Matt Evans28ccd292011-03-29 13:40:46 +11001616 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1617 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001618
Matt Evans28ccd292011-03-29 13:40:46 +11001619 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001620 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001621 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001622 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1623 LAST_CTX(last_ctx)) {
1624 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1625 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001626 }
Matt Evans28ccd292011-03-29 13:40:46 +11001627 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001628
1629 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1630
Sarah Sharpf94e01862009-04-27 19:58:38 -07001631 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1632 (unsigned int) ep->desc.bEndpointAddress,
1633 udev->slot_id,
1634 (unsigned int) new_drop_flags,
1635 (unsigned int) new_add_flags,
1636 (unsigned int) new_slot_info);
1637 return 0;
1638}
1639
1640/* Add an endpoint to a new possible bandwidth configuration for this device.
1641 * Only one call to this function is allowed per endpoint before
1642 * check_bandwidth() or reset_bandwidth() must be called.
1643 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1644 * add the endpoint to the schedule with possibly new parameters denoted by a
1645 * different endpoint descriptor in usb_host_endpoint.
1646 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1647 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001648 *
1649 * The USB core will not allow URBs to be queued to an endpoint until the
1650 * configuration or alt setting is installed in the device, so there's no need
1651 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001652 */
1653int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1654 struct usb_host_endpoint *ep)
1655{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001656 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001657 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001658 unsigned int ep_index;
1659 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001660 struct xhci_slot_ctx *slot_ctx;
1661 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001662 u32 added_ctxs;
1663 unsigned int last_ctx;
1664 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001665 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001666 int ret = 0;
1667
Andiry Xu64927732010-10-14 07:22:45 -07001668 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001669 if (ret <= 0) {
1670 /* So we won't queue a reset ep command for a root hub */
1671 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001672 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001673 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001674 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001675 if (xhci->xhc_state & XHCI_STATE_DYING)
1676 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001677
1678 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1679 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1680 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1681 /* FIXME when we have to issue an evaluate endpoint command to
1682 * deal with ep0 max packet size changing once we get the
1683 * descriptors
1684 */
1685 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1686 __func__, added_ctxs);
1687 return 0;
1688 }
1689
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001690 virt_dev = xhci->devs[udev->slot_id];
1691 in_ctx = virt_dev->in_ctx;
1692 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001693 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001694 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001695 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001696
1697 /* If this endpoint is already in use, and the upper layers are trying
1698 * to add it again without dropping it, reject the addition.
1699 */
1700 if (virt_dev->eps[ep_index].ring &&
1701 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1702 xhci_get_endpoint_flag(&ep->desc))) {
1703 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1704 "without dropping it.\n",
1705 (unsigned int) ep->desc.bEndpointAddress);
1706 return -EINVAL;
1707 }
1708
Sarah Sharpf94e01862009-04-27 19:58:38 -07001709 /* If the HCD has already noted the endpoint is enabled,
1710 * ignore this request.
1711 */
Matt Evans28ccd292011-03-29 13:40:46 +11001712 if (le32_to_cpu(ctrl_ctx->add_flags) &
1713 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001714 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1715 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001716 return 0;
1717 }
1718
Sarah Sharpf88ba782009-05-14 11:44:22 -07001719 /*
1720 * Configuration and alternate setting changes must be done in
1721 * process context, not interrupt context (or so documenation
1722 * for usb_set_interface() and usb_set_configuration() claim).
1723 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001724 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001725 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1726 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001727 return -ENOMEM;
1728 }
1729
Matt Evans28ccd292011-03-29 13:40:46 +11001730 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1731 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001732
1733 /* If xhci_endpoint_disable() was called for this endpoint, but the
1734 * xHC hasn't been notified yet through the check_bandwidth() call,
1735 * this re-adds a new state for the endpoint from the new endpoint
1736 * descriptors. We must drop and re-add this endpoint, so we leave the
1737 * drop flags alone.
1738 */
Matt Evans28ccd292011-03-29 13:40:46 +11001739 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001740
John Yound115b042009-07-27 12:05:15 -07001741 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001742 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001743 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1744 LAST_CTX(last_ctx)) {
1745 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1746 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001747 }
Matt Evans28ccd292011-03-29 13:40:46 +11001748 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001749
Sarah Sharpa1587d92009-07-27 12:03:15 -07001750 /* Store the usb_device pointer for later use */
1751 ep->hcpriv = udev;
1752
Sarah Sharpf94e01862009-04-27 19:58:38 -07001753 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1754 (unsigned int) ep->desc.bEndpointAddress,
1755 udev->slot_id,
1756 (unsigned int) new_drop_flags,
1757 (unsigned int) new_add_flags,
1758 (unsigned int) new_slot_info);
1759 return 0;
1760}
1761
John Yound115b042009-07-27 12:05:15 -07001762static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001763{
John Yound115b042009-07-27 12:05:15 -07001764 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001765 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001766 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001767 int i;
1768
1769 /* When a device's add flag and drop flag are zero, any subsequent
1770 * configure endpoint command will leave that endpoint's state
1771 * untouched. Make sure we don't leave any old state in the input
1772 * endpoint contexts.
1773 */
John Yound115b042009-07-27 12:05:15 -07001774 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1775 ctrl_ctx->drop_flags = 0;
1776 ctrl_ctx->add_flags = 0;
1777 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001778 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001779 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001780 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001781 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001782 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001783 ep_ctx->ep_info = 0;
1784 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001785 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001786 ep_ctx->tx_info = 0;
1787 }
1788}
1789
Sarah Sharpf2217e82009-08-07 14:04:43 -07001790static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001791 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001792{
1793 int ret;
1794
Sarah Sharp913a8a32009-09-04 10:53:13 -07001795 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001796 case COMP_ENOMEM:
1797 dev_warn(&udev->dev, "Not enough host controller resources "
1798 "for new device state.\n");
1799 ret = -ENOMEM;
1800 /* FIXME: can we allocate more resources for the HC? */
1801 break;
1802 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001803 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001804 dev_warn(&udev->dev, "Not enough bandwidth "
1805 "for new device state.\n");
1806 ret = -ENOSPC;
1807 /* FIXME: can we go back to the old state? */
1808 break;
1809 case COMP_TRB_ERR:
1810 /* the HCD set up something wrong */
1811 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1812 "add flag = 1, "
1813 "and endpoint is not disabled.\n");
1814 ret = -EINVAL;
1815 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001816 case COMP_DEV_ERR:
1817 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1818 "configure command.\n");
1819 ret = -ENODEV;
1820 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001821 case COMP_SUCCESS:
1822 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1823 ret = 0;
1824 break;
1825 default:
1826 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001827 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001828 ret = -EINVAL;
1829 break;
1830 }
1831 return ret;
1832}
1833
1834static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001835 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001836{
1837 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001838 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001839
Sarah Sharp913a8a32009-09-04 10:53:13 -07001840 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001841 case COMP_EINVAL:
1842 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1843 "context command.\n");
1844 ret = -EINVAL;
1845 break;
1846 case COMP_EBADSLT:
1847 dev_warn(&udev->dev, "WARN: slot not enabled for"
1848 "evaluate context command.\n");
1849 case COMP_CTX_STATE:
1850 dev_warn(&udev->dev, "WARN: invalid context state for "
1851 "evaluate context command.\n");
1852 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1853 ret = -EINVAL;
1854 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001855 case COMP_DEV_ERR:
1856 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1857 "context command.\n");
1858 ret = -ENODEV;
1859 break;
Alex He1bb73a82011-05-05 18:14:12 +08001860 case COMP_MEL_ERR:
1861 /* Max Exit Latency too large error */
1862 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1863 ret = -EINVAL;
1864 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001865 case COMP_SUCCESS:
1866 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1867 ret = 0;
1868 break;
1869 default:
1870 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001871 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001872 ret = -EINVAL;
1873 break;
1874 }
1875 return ret;
1876}
1877
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001878static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1879 struct xhci_container_ctx *in_ctx)
1880{
1881 struct xhci_input_control_ctx *ctrl_ctx;
1882 u32 valid_add_flags;
1883 u32 valid_drop_flags;
1884
1885 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1886 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1887 * (bit 1). The default control endpoint is added during the Address
1888 * Device command and is never removed until the slot is disabled.
1889 */
1890 valid_add_flags = ctrl_ctx->add_flags >> 2;
1891 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1892
1893 /* Use hweight32 to count the number of ones in the add flags, or
1894 * number of endpoints added. Don't count endpoints that are changed
1895 * (both added and dropped).
1896 */
1897 return hweight32(valid_add_flags) -
1898 hweight32(valid_add_flags & valid_drop_flags);
1899}
1900
1901static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1902 struct xhci_container_ctx *in_ctx)
1903{
1904 struct xhci_input_control_ctx *ctrl_ctx;
1905 u32 valid_add_flags;
1906 u32 valid_drop_flags;
1907
1908 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1909 valid_add_flags = ctrl_ctx->add_flags >> 2;
1910 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1911
1912 return hweight32(valid_drop_flags) -
1913 hweight32(valid_add_flags & valid_drop_flags);
1914}
1915
1916/*
1917 * We need to reserve the new number of endpoints before the configure endpoint
1918 * command completes. We can't subtract the dropped endpoints from the number
1919 * of active endpoints until the command completes because we can oversubscribe
1920 * the host in this case:
1921 *
1922 * - the first configure endpoint command drops more endpoints than it adds
1923 * - a second configure endpoint command that adds more endpoints is queued
1924 * - the first configure endpoint command fails, so the config is unchanged
1925 * - the second command may succeed, even though there isn't enough resources
1926 *
1927 * Must be called with xhci->lock held.
1928 */
1929static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1930 struct xhci_container_ctx *in_ctx)
1931{
1932 u32 added_eps;
1933
1934 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1935 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1936 xhci_dbg(xhci, "Not enough ep ctxs: "
1937 "%u active, need to add %u, limit is %u.\n",
1938 xhci->num_active_eps, added_eps,
1939 xhci->limit_active_eps);
1940 return -ENOMEM;
1941 }
1942 xhci->num_active_eps += added_eps;
1943 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1944 xhci->num_active_eps);
1945 return 0;
1946}
1947
1948/*
1949 * The configure endpoint was failed by the xHC for some other reason, so we
1950 * need to revert the resources that failed configuration would have used.
1951 *
1952 * Must be called with xhci->lock held.
1953 */
1954static void xhci_free_host_resources(struct xhci_hcd *xhci,
1955 struct xhci_container_ctx *in_ctx)
1956{
1957 u32 num_failed_eps;
1958
1959 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1960 xhci->num_active_eps -= num_failed_eps;
1961 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1962 num_failed_eps,
1963 xhci->num_active_eps);
1964}
1965
1966/*
1967 * Now that the command has completed, clean up the active endpoint count by
1968 * subtracting out the endpoints that were dropped (but not changed).
1969 *
1970 * Must be called with xhci->lock held.
1971 */
1972static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1973 struct xhci_container_ctx *in_ctx)
1974{
1975 u32 num_dropped_eps;
1976
1977 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1978 xhci->num_active_eps -= num_dropped_eps;
1979 if (num_dropped_eps)
1980 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1981 num_dropped_eps,
1982 xhci->num_active_eps);
1983}
1984
Sarah Sharpc29eea62011-09-02 11:05:52 -07001985unsigned int xhci_get_block_size(struct usb_device *udev)
1986{
1987 switch (udev->speed) {
1988 case USB_SPEED_LOW:
1989 case USB_SPEED_FULL:
1990 return FS_BLOCK;
1991 case USB_SPEED_HIGH:
1992 return HS_BLOCK;
1993 case USB_SPEED_SUPER:
1994 return SS_BLOCK;
1995 case USB_SPEED_UNKNOWN:
1996 case USB_SPEED_WIRELESS:
1997 default:
1998 /* Should never happen */
1999 return 1;
2000 }
2001}
2002
2003unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2004{
2005 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2006 return LS_OVERHEAD;
2007 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2008 return FS_OVERHEAD;
2009 return HS_OVERHEAD;
2010}
2011
2012/* If we are changing a LS/FS device under a HS hub,
2013 * make sure (if we are activating a new TT) that the HS bus has enough
2014 * bandwidth for this new TT.
2015 */
2016static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2017 struct xhci_virt_device *virt_dev,
2018 int old_active_eps)
2019{
2020 struct xhci_interval_bw_table *bw_table;
2021 struct xhci_tt_bw_info *tt_info;
2022
2023 /* Find the bandwidth table for the root port this TT is attached to. */
2024 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2025 tt_info = virt_dev->tt_info;
2026 /* If this TT already had active endpoints, the bandwidth for this TT
2027 * has already been added. Removing all periodic endpoints (and thus
2028 * making the TT enactive) will only decrease the bandwidth used.
2029 */
2030 if (old_active_eps)
2031 return 0;
2032 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2033 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2034 return -ENOMEM;
2035 return 0;
2036 }
2037 /* Not sure why we would have no new active endpoints...
2038 *
2039 * Maybe because of an Evaluate Context change for a hub update or a
2040 * control endpoint 0 max packet size change?
2041 * FIXME: skip the bandwidth calculation in that case.
2042 */
2043 return 0;
2044}
2045
Sarah Sharp2b698992011-09-13 16:41:13 -07002046static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2047 struct xhci_virt_device *virt_dev)
2048{
2049 unsigned int bw_reserved;
2050
2051 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2052 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2053 return -ENOMEM;
2054
2055 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2056 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2057 return -ENOMEM;
2058
2059 return 0;
2060}
2061
Sarah Sharpc29eea62011-09-02 11:05:52 -07002062/*
2063 * This algorithm is a very conservative estimate of the worst-case scheduling
2064 * scenario for any one interval. The hardware dynamically schedules the
2065 * packets, so we can't tell which microframe could be the limiting factor in
2066 * the bandwidth scheduling. This only takes into account periodic endpoints.
2067 *
2068 * Obviously, we can't solve an NP complete problem to find the minimum worst
2069 * case scenario. Instead, we come up with an estimate that is no less than
2070 * the worst case bandwidth used for any one microframe, but may be an
2071 * over-estimate.
2072 *
2073 * We walk the requirements for each endpoint by interval, starting with the
2074 * smallest interval, and place packets in the schedule where there is only one
2075 * possible way to schedule packets for that interval. In order to simplify
2076 * this algorithm, we record the largest max packet size for each interval, and
2077 * assume all packets will be that size.
2078 *
2079 * For interval 0, we obviously must schedule all packets for each interval.
2080 * The bandwidth for interval 0 is just the amount of data to be transmitted
2081 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2082 * the number of packets).
2083 *
2084 * For interval 1, we have two possible microframes to schedule those packets
2085 * in. For this algorithm, if we can schedule the same number of packets for
2086 * each possible scheduling opportunity (each microframe), we will do so. The
2087 * remaining number of packets will be saved to be transmitted in the gaps in
2088 * the next interval's scheduling sequence.
2089 *
2090 * As we move those remaining packets to be scheduled with interval 2 packets,
2091 * we have to double the number of remaining packets to transmit. This is
2092 * because the intervals are actually powers of 2, and we would be transmitting
2093 * the previous interval's packets twice in this interval. We also have to be
2094 * sure that when we look at the largest max packet size for this interval, we
2095 * also look at the largest max packet size for the remaining packets and take
2096 * the greater of the two.
2097 *
2098 * The algorithm continues to evenly distribute packets in each scheduling
2099 * opportunity, and push the remaining packets out, until we get to the last
2100 * interval. Then those packets and their associated overhead are just added
2101 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002102 */
2103static int xhci_check_bw_table(struct xhci_hcd *xhci,
2104 struct xhci_virt_device *virt_dev,
2105 int old_active_eps)
2106{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002107 unsigned int bw_reserved;
2108 unsigned int max_bandwidth;
2109 unsigned int bw_used;
2110 unsigned int block_size;
2111 struct xhci_interval_bw_table *bw_table;
2112 unsigned int packet_size = 0;
2113 unsigned int overhead = 0;
2114 unsigned int packets_transmitted = 0;
2115 unsigned int packets_remaining = 0;
2116 unsigned int i;
2117
Sarah Sharp2b698992011-09-13 16:41:13 -07002118 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2119 return xhci_check_ss_bw(xhci, virt_dev);
2120
Sarah Sharpc29eea62011-09-02 11:05:52 -07002121 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2122 max_bandwidth = HS_BW_LIMIT;
2123 /* Convert percent of bus BW reserved to blocks reserved */
2124 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2125 } else {
2126 max_bandwidth = FS_BW_LIMIT;
2127 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2128 }
2129
2130 bw_table = virt_dev->bw_table;
2131 /* We need to translate the max packet size and max ESIT payloads into
2132 * the units the hardware uses.
2133 */
2134 block_size = xhci_get_block_size(virt_dev->udev);
2135
2136 /* If we are manipulating a LS/FS device under a HS hub, double check
2137 * that the HS bus has enough bandwidth if we are activing a new TT.
2138 */
2139 if (virt_dev->tt_info) {
2140 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2141 virt_dev->real_port);
2142 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2143 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2144 "newly activated TT.\n");
2145 return -ENOMEM;
2146 }
2147 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2148 virt_dev->tt_info->slot_id,
2149 virt_dev->tt_info->ttport);
2150 } else {
2151 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2152 virt_dev->real_port);
2153 }
2154
2155 /* Add in how much bandwidth will be used for interval zero, or the
2156 * rounded max ESIT payload + number of packets * largest overhead.
2157 */
2158 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2159 bw_table->interval_bw[0].num_packets *
2160 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2161
2162 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2163 unsigned int bw_added;
2164 unsigned int largest_mps;
2165 unsigned int interval_overhead;
2166
2167 /*
2168 * How many packets could we transmit in this interval?
2169 * If packets didn't fit in the previous interval, we will need
2170 * to transmit that many packets twice within this interval.
2171 */
2172 packets_remaining = 2 * packets_remaining +
2173 bw_table->interval_bw[i].num_packets;
2174
2175 /* Find the largest max packet size of this or the previous
2176 * interval.
2177 */
2178 if (list_empty(&bw_table->interval_bw[i].endpoints))
2179 largest_mps = 0;
2180 else {
2181 struct xhci_virt_ep *virt_ep;
2182 struct list_head *ep_entry;
2183
2184 ep_entry = bw_table->interval_bw[i].endpoints.next;
2185 virt_ep = list_entry(ep_entry,
2186 struct xhci_virt_ep, bw_endpoint_list);
2187 /* Convert to blocks, rounding up */
2188 largest_mps = DIV_ROUND_UP(
2189 virt_ep->bw_info.max_packet_size,
2190 block_size);
2191 }
2192 if (largest_mps > packet_size)
2193 packet_size = largest_mps;
2194
2195 /* Use the larger overhead of this or the previous interval. */
2196 interval_overhead = xhci_get_largest_overhead(
2197 &bw_table->interval_bw[i]);
2198 if (interval_overhead > overhead)
2199 overhead = interval_overhead;
2200
2201 /* How many packets can we evenly distribute across
2202 * (1 << (i + 1)) possible scheduling opportunities?
2203 */
2204 packets_transmitted = packets_remaining >> (i + 1);
2205
2206 /* Add in the bandwidth used for those scheduled packets */
2207 bw_added = packets_transmitted * (overhead + packet_size);
2208
2209 /* How many packets do we have remaining to transmit? */
2210 packets_remaining = packets_remaining % (1 << (i + 1));
2211
2212 /* What largest max packet size should those packets have? */
2213 /* If we've transmitted all packets, don't carry over the
2214 * largest packet size.
2215 */
2216 if (packets_remaining == 0) {
2217 packet_size = 0;
2218 overhead = 0;
2219 } else if (packets_transmitted > 0) {
2220 /* Otherwise if we do have remaining packets, and we've
2221 * scheduled some packets in this interval, take the
2222 * largest max packet size from endpoints with this
2223 * interval.
2224 */
2225 packet_size = largest_mps;
2226 overhead = interval_overhead;
2227 }
2228 /* Otherwise carry over packet_size and overhead from the last
2229 * time we had a remainder.
2230 */
2231 bw_used += bw_added;
2232 if (bw_used > max_bandwidth) {
2233 xhci_warn(xhci, "Not enough bandwidth. "
2234 "Proposed: %u, Max: %u\n",
2235 bw_used, max_bandwidth);
2236 return -ENOMEM;
2237 }
2238 }
2239 /*
2240 * Ok, we know we have some packets left over after even-handedly
2241 * scheduling interval 15. We don't know which microframes they will
2242 * fit into, so we over-schedule and say they will be scheduled every
2243 * microframe.
2244 */
2245 if (packets_remaining > 0)
2246 bw_used += overhead + packet_size;
2247
2248 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2249 unsigned int port_index = virt_dev->real_port - 1;
2250
2251 /* OK, we're manipulating a HS device attached to a
2252 * root port bandwidth domain. Include the number of active TTs
2253 * in the bandwidth used.
2254 */
2255 bw_used += TT_HS_OVERHEAD *
2256 xhci->rh_bw[port_index].num_active_tts;
2257 }
2258
2259 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2260 "Available: %u " "percent\n",
2261 bw_used, max_bandwidth, bw_reserved,
2262 (max_bandwidth - bw_used - bw_reserved) * 100 /
2263 max_bandwidth);
2264
2265 bw_used += bw_reserved;
2266 if (bw_used > max_bandwidth) {
2267 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2268 bw_used, max_bandwidth);
2269 return -ENOMEM;
2270 }
2271
2272 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002273 return 0;
2274}
2275
2276static bool xhci_is_async_ep(unsigned int ep_type)
2277{
2278 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2279 ep_type != ISOC_IN_EP &&
2280 ep_type != INT_IN_EP);
2281}
2282
Sarah Sharp2b698992011-09-13 16:41:13 -07002283static bool xhci_is_sync_in_ep(unsigned int ep_type)
2284{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002285 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002286}
2287
2288static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2289{
2290 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2291
2292 if (ep_bw->ep_interval == 0)
2293 return SS_OVERHEAD_BURST +
2294 (ep_bw->mult * ep_bw->num_packets *
2295 (SS_OVERHEAD + mps));
2296 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2297 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2298 1 << ep_bw->ep_interval);
2299
2300}
2301
Sarah Sharp2e279802011-09-02 11:05:50 -07002302void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2303 struct xhci_bw_info *ep_bw,
2304 struct xhci_interval_bw_table *bw_table,
2305 struct usb_device *udev,
2306 struct xhci_virt_ep *virt_ep,
2307 struct xhci_tt_bw_info *tt_info)
2308{
2309 struct xhci_interval_bw *interval_bw;
2310 int normalized_interval;
2311
Sarah Sharp2b698992011-09-13 16:41:13 -07002312 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002313 return;
2314
Sarah Sharp2b698992011-09-13 16:41:13 -07002315 if (udev->speed == USB_SPEED_SUPER) {
2316 if (xhci_is_sync_in_ep(ep_bw->type))
2317 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2318 xhci_get_ss_bw_consumed(ep_bw);
2319 else
2320 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2321 xhci_get_ss_bw_consumed(ep_bw);
2322 return;
2323 }
2324
2325 /* SuperSpeed endpoints never get added to intervals in the table, so
2326 * this check is only valid for HS/FS/LS devices.
2327 */
2328 if (list_empty(&virt_ep->bw_endpoint_list))
2329 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002330 /* For LS/FS devices, we need to translate the interval expressed in
2331 * microframes to frames.
2332 */
2333 if (udev->speed == USB_SPEED_HIGH)
2334 normalized_interval = ep_bw->ep_interval;
2335 else
2336 normalized_interval = ep_bw->ep_interval - 3;
2337
2338 if (normalized_interval == 0)
2339 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2340 interval_bw = &bw_table->interval_bw[normalized_interval];
2341 interval_bw->num_packets -= ep_bw->num_packets;
2342 switch (udev->speed) {
2343 case USB_SPEED_LOW:
2344 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2345 break;
2346 case USB_SPEED_FULL:
2347 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2348 break;
2349 case USB_SPEED_HIGH:
2350 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2351 break;
2352 case USB_SPEED_SUPER:
2353 case USB_SPEED_UNKNOWN:
2354 case USB_SPEED_WIRELESS:
2355 /* Should never happen because only LS/FS/HS endpoints will get
2356 * added to the endpoint list.
2357 */
2358 return;
2359 }
2360 if (tt_info)
2361 tt_info->active_eps -= 1;
2362 list_del_init(&virt_ep->bw_endpoint_list);
2363}
2364
2365static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2366 struct xhci_bw_info *ep_bw,
2367 struct xhci_interval_bw_table *bw_table,
2368 struct usb_device *udev,
2369 struct xhci_virt_ep *virt_ep,
2370 struct xhci_tt_bw_info *tt_info)
2371{
2372 struct xhci_interval_bw *interval_bw;
2373 struct xhci_virt_ep *smaller_ep;
2374 int normalized_interval;
2375
2376 if (xhci_is_async_ep(ep_bw->type))
2377 return;
2378
Sarah Sharp2b698992011-09-13 16:41:13 -07002379 if (udev->speed == USB_SPEED_SUPER) {
2380 if (xhci_is_sync_in_ep(ep_bw->type))
2381 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2382 xhci_get_ss_bw_consumed(ep_bw);
2383 else
2384 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2385 xhci_get_ss_bw_consumed(ep_bw);
2386 return;
2387 }
2388
Sarah Sharp2e279802011-09-02 11:05:50 -07002389 /* For LS/FS devices, we need to translate the interval expressed in
2390 * microframes to frames.
2391 */
2392 if (udev->speed == USB_SPEED_HIGH)
2393 normalized_interval = ep_bw->ep_interval;
2394 else
2395 normalized_interval = ep_bw->ep_interval - 3;
2396
2397 if (normalized_interval == 0)
2398 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2399 interval_bw = &bw_table->interval_bw[normalized_interval];
2400 interval_bw->num_packets += ep_bw->num_packets;
2401 switch (udev->speed) {
2402 case USB_SPEED_LOW:
2403 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2404 break;
2405 case USB_SPEED_FULL:
2406 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2407 break;
2408 case USB_SPEED_HIGH:
2409 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2410 break;
2411 case USB_SPEED_SUPER:
2412 case USB_SPEED_UNKNOWN:
2413 case USB_SPEED_WIRELESS:
2414 /* Should never happen because only LS/FS/HS endpoints will get
2415 * added to the endpoint list.
2416 */
2417 return;
2418 }
2419
2420 if (tt_info)
2421 tt_info->active_eps += 1;
2422 /* Insert the endpoint into the list, largest max packet size first. */
2423 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2424 bw_endpoint_list) {
2425 if (ep_bw->max_packet_size >=
2426 smaller_ep->bw_info.max_packet_size) {
2427 /* Add the new ep before the smaller endpoint */
2428 list_add_tail(&virt_ep->bw_endpoint_list,
2429 &smaller_ep->bw_endpoint_list);
2430 return;
2431 }
2432 }
2433 /* Add the new endpoint at the end of the list. */
2434 list_add_tail(&virt_ep->bw_endpoint_list,
2435 &interval_bw->endpoints);
2436}
2437
2438void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2439 struct xhci_virt_device *virt_dev,
2440 int old_active_eps)
2441{
2442 struct xhci_root_port_bw_info *rh_bw_info;
2443 if (!virt_dev->tt_info)
2444 return;
2445
2446 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2447 if (old_active_eps == 0 &&
2448 virt_dev->tt_info->active_eps != 0) {
2449 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002450 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002451 } else if (old_active_eps != 0 &&
2452 virt_dev->tt_info->active_eps == 0) {
2453 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002454 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002455 }
2456}
2457
2458static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2459 struct xhci_virt_device *virt_dev,
2460 struct xhci_container_ctx *in_ctx)
2461{
2462 struct xhci_bw_info ep_bw_info[31];
2463 int i;
2464 struct xhci_input_control_ctx *ctrl_ctx;
2465 int old_active_eps = 0;
2466
Sarah Sharp2e279802011-09-02 11:05:50 -07002467 if (virt_dev->tt_info)
2468 old_active_eps = virt_dev->tt_info->active_eps;
2469
2470 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2471
2472 for (i = 0; i < 31; i++) {
2473 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2474 continue;
2475
2476 /* Make a copy of the BW info in case we need to revert this */
2477 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2478 sizeof(ep_bw_info[i]));
2479 /* Drop the endpoint from the interval table if the endpoint is
2480 * being dropped or changed.
2481 */
2482 if (EP_IS_DROPPED(ctrl_ctx, i))
2483 xhci_drop_ep_from_interval_table(xhci,
2484 &virt_dev->eps[i].bw_info,
2485 virt_dev->bw_table,
2486 virt_dev->udev,
2487 &virt_dev->eps[i],
2488 virt_dev->tt_info);
2489 }
2490 /* Overwrite the information stored in the endpoints' bw_info */
2491 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2492 for (i = 0; i < 31; i++) {
2493 /* Add any changed or added endpoints to the interval table */
2494 if (EP_IS_ADDED(ctrl_ctx, i))
2495 xhci_add_ep_to_interval_table(xhci,
2496 &virt_dev->eps[i].bw_info,
2497 virt_dev->bw_table,
2498 virt_dev->udev,
2499 &virt_dev->eps[i],
2500 virt_dev->tt_info);
2501 }
2502
2503 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2504 /* Ok, this fits in the bandwidth we have.
2505 * Update the number of active TTs.
2506 */
2507 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2508 return 0;
2509 }
2510
2511 /* We don't have enough bandwidth for this, revert the stored info. */
2512 for (i = 0; i < 31; i++) {
2513 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2514 continue;
2515
2516 /* Drop the new copies of any added or changed endpoints from
2517 * the interval table.
2518 */
2519 if (EP_IS_ADDED(ctrl_ctx, i)) {
2520 xhci_drop_ep_from_interval_table(xhci,
2521 &virt_dev->eps[i].bw_info,
2522 virt_dev->bw_table,
2523 virt_dev->udev,
2524 &virt_dev->eps[i],
2525 virt_dev->tt_info);
2526 }
2527 /* Revert the endpoint back to its old information */
2528 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2529 sizeof(ep_bw_info[i]));
2530 /* Add any changed or dropped endpoints back into the table */
2531 if (EP_IS_DROPPED(ctrl_ctx, i))
2532 xhci_add_ep_to_interval_table(xhci,
2533 &virt_dev->eps[i].bw_info,
2534 virt_dev->bw_table,
2535 virt_dev->udev,
2536 &virt_dev->eps[i],
2537 virt_dev->tt_info);
2538 }
2539 return -ENOMEM;
2540}
2541
2542
Sarah Sharpf2217e82009-08-07 14:04:43 -07002543/* Issue a configure endpoint command or evaluate context command
2544 * and wait for it to finish.
2545 */
2546static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002547 struct usb_device *udev,
2548 struct xhci_command *command,
2549 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002550{
2551 int ret;
2552 int timeleft;
2553 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002554 struct xhci_container_ctx *in_ctx;
2555 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002556 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002557 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002558 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002559
2560 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002561 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002562
Sarah Sharp750645f2011-09-02 11:05:43 -07002563 if (command)
2564 in_ctx = command->in_ctx;
2565 else
2566 in_ctx = virt_dev->in_ctx;
2567
2568 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2569 xhci_reserve_host_resources(xhci, in_ctx)) {
2570 spin_unlock_irqrestore(&xhci->lock, flags);
2571 xhci_warn(xhci, "Not enough host resources, "
2572 "active endpoint contexts = %u\n",
2573 xhci->num_active_eps);
2574 return -ENOMEM;
2575 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002576 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2577 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2578 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2579 xhci_free_host_resources(xhci, in_ctx);
2580 spin_unlock_irqrestore(&xhci->lock, flags);
2581 xhci_warn(xhci, "Not enough bandwidth\n");
2582 return -ENOMEM;
2583 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002584
2585 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002586 cmd_completion = command->completion;
2587 cmd_status = &command->status;
Mathias Nymand134fa52013-08-30 18:25:49 +03002588 command->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002589 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2590 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002591 cmd_completion = &virt_dev->cmd_completion;
2592 cmd_status = &virt_dev->cmd_status;
2593 }
Andiry Xu1d680642010-03-12 17:10:04 +08002594 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002595
Mathias Nymand134fa52013-08-30 18:25:49 +03002596 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002597 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002598 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2599 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002600 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002601 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002602 udev->slot_id);
2603 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002604 if (command)
2605 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002606 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2607 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002608 spin_unlock_irqrestore(&xhci->lock, flags);
2609 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2610 return -ENOMEM;
2611 }
2612 xhci_ring_cmd_db(xhci);
2613 spin_unlock_irqrestore(&xhci->lock, flags);
2614
2615 /* Wait for the configure endpoint command to complete */
2616 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002617 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002618 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002619 if (timeleft <= 0) {
2620 xhci_warn(xhci, "%s while waiting for %s command\n",
2621 timeleft == 0 ? "Timeout" : "Signal",
2622 ctx_change == 0 ?
2623 "configure endpoint" :
2624 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002625 /* cancel the configure endpoint command */
2626 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2627 if (ret < 0)
2628 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002629 return -ETIME;
2630 }
2631
2632 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002633 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2634 else
2635 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2636
2637 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2638 spin_lock_irqsave(&xhci->lock, flags);
2639 /* If the command failed, remove the reserved resources.
2640 * Otherwise, clean up the estimate to include dropped eps.
2641 */
2642 if (ret)
2643 xhci_free_host_resources(xhci, in_ctx);
2644 else
2645 xhci_finish_resource_reservation(xhci, in_ctx);
2646 spin_unlock_irqrestore(&xhci->lock, flags);
2647 }
2648 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002649}
2650
Sarah Sharpf88ba782009-05-14 11:44:22 -07002651/* Called after one or more calls to xhci_add_endpoint() or
2652 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2653 * to call xhci_reset_bandwidth().
2654 *
2655 * Since we are in the middle of changing either configuration or
2656 * installing a new alt setting, the USB core won't allow URBs to be
2657 * enqueued for any endpoint on the old config or interface. Nothing
2658 * else should be touching the xhci->devs[slot_id] structure, so we
2659 * don't need to take the xhci->lock for manipulating that.
2660 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002661int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2662{
2663 int i;
2664 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002665 struct xhci_hcd *xhci;
2666 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002667 struct xhci_input_control_ctx *ctrl_ctx;
2668 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002669
Andiry Xu64927732010-10-14 07:22:45 -07002670 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002671 if (ret <= 0)
2672 return ret;
2673 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002674 if (xhci->xhc_state & XHCI_STATE_DYING)
2675 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002676
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002677 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002678 virt_dev = xhci->devs[udev->slot_id];
2679
2680 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002681 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002682 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2683 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2684 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002685
2686 /* Don't issue the command if there's no endpoints to update. */
2687 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2688 ctrl_ctx->drop_flags == 0)
2689 return 0;
2690
Sarah Sharpf94e01862009-04-27 19:58:38 -07002691 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002692 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2693 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002694 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002695
Sarah Sharp913a8a32009-09-04 10:53:13 -07002696 ret = xhci_configure_endpoint(xhci, udev, NULL,
2697 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002698 if (ret) {
2699 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002700 return ret;
2701 }
2702
2703 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002704 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002705 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002706
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002707 /* Free any rings that were dropped, but not changed. */
2708 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002709 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2710 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002711 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2712 }
John Yound115b042009-07-27 12:05:15 -07002713 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002714 /*
2715 * Install any rings for completely new endpoints or changed endpoints,
2716 * and free or cache any old rings from changed endpoints.
2717 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002718 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002719 if (!virt_dev->eps[i].new_ring)
2720 continue;
2721 /* Only cache or free the old ring if it exists.
2722 * It may not if this is the first add of an endpoint.
2723 */
2724 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002725 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002726 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002727 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2728 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002729 }
2730
Sarah Sharpf94e01862009-04-27 19:58:38 -07002731 return ret;
2732}
2733
2734void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2735{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002736 struct xhci_hcd *xhci;
2737 struct xhci_virt_device *virt_dev;
2738 int i, ret;
2739
Andiry Xu64927732010-10-14 07:22:45 -07002740 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002741 if (ret <= 0)
2742 return;
2743 xhci = hcd_to_xhci(hcd);
2744
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002745 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002746 virt_dev = xhci->devs[udev->slot_id];
2747 /* Free any rings allocated for added endpoints */
2748 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002749 if (virt_dev->eps[i].new_ring) {
2750 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2751 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002752 }
2753 }
John Yound115b042009-07-27 12:05:15 -07002754 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002755}
2756
Sarah Sharp5270b952009-09-04 10:53:11 -07002757static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002758 struct xhci_container_ctx *in_ctx,
2759 struct xhci_container_ctx *out_ctx,
2760 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002761{
2762 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002763 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002764 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2765 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002766 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002767 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002768
Sarah Sharp913a8a32009-09-04 10:53:13 -07002769 xhci_dbg(xhci, "Input Context:\n");
2770 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002771}
2772
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002773static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002774 unsigned int slot_id, unsigned int ep_index,
2775 struct xhci_dequeue_state *deq_state)
2776{
2777 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002778 struct xhci_ep_ctx *ep_ctx;
2779 u32 added_ctxs;
2780 dma_addr_t addr;
2781
Sarah Sharp913a8a32009-09-04 10:53:13 -07002782 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2783 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002784 in_ctx = xhci->devs[slot_id]->in_ctx;
2785 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2786 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2787 deq_state->new_deq_ptr);
2788 if (addr == 0) {
2789 xhci_warn(xhci, "WARN Cannot submit config ep after "
2790 "reset ep command\n");
2791 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2792 deq_state->new_deq_seg,
2793 deq_state->new_deq_ptr);
2794 return;
2795 }
Matt Evans28ccd292011-03-29 13:40:46 +11002796 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002797
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002798 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002799 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2800 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002801}
2802
Sarah Sharp82d10092009-08-07 14:04:52 -07002803void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002804 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002805{
2806 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002807 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002808
2809 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002810 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002811 /* We need to move the HW's dequeue pointer past this TD,
2812 * or it will attempt to resend it on the next doorbell ring.
2813 */
2814 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002815 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002816 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002817
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002818 /* HW with the reset endpoint quirk will use the saved dequeue state to
2819 * issue a configure endpoint command later.
2820 */
2821 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2822 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002823 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002824 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002825 } else {
2826 /* Better hope no one uses the input context between now and the
2827 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002828 * XXX: No idea how this hardware will react when stream rings
2829 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002830 */
2831 xhci_dbg(xhci, "Setting up input context for "
2832 "configure endpoint command\n");
2833 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2834 ep_index, &deq_state);
2835 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002836}
2837
Sarah Sharpa1587d92009-07-27 12:03:15 -07002838/* Deal with stalled endpoints. The core should have sent the control message
2839 * to clear the halt condition. However, we need to make the xHCI hardware
2840 * reset its sequence number, since a device will expect a sequence number of
2841 * zero after the halt condition is cleared.
2842 * Context: in_interrupt
2843 */
2844void xhci_endpoint_reset(struct usb_hcd *hcd,
2845 struct usb_host_endpoint *ep)
2846{
2847 struct xhci_hcd *xhci;
2848 struct usb_device *udev;
2849 unsigned int ep_index;
2850 unsigned long flags;
2851 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002852 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002853
2854 xhci = hcd_to_xhci(hcd);
2855 udev = (struct usb_device *) ep->hcpriv;
2856 /* Called with a root hub endpoint (or an endpoint that wasn't added
2857 * with xhci_add_endpoint()
2858 */
2859 if (!ep->hcpriv)
2860 return;
2861 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002862 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2863 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002864 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2865 ep->desc.bEndpointAddress);
2866 return;
2867 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002868 if (usb_endpoint_xfer_control(&ep->desc)) {
2869 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2870 return;
2871 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002872
2873 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2874 spin_lock_irqsave(&xhci->lock, flags);
2875 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002876 /*
2877 * Can't change the ring dequeue pointer until it's transitioned to the
2878 * stopped state, which is only upon a successful reset endpoint
2879 * command. Better hope that last command worked!
2880 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002881 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002882 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2883 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002884 xhci_ring_cmd_db(xhci);
2885 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002886 virt_ep->stopped_td = NULL;
2887 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002888 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002889 spin_unlock_irqrestore(&xhci->lock, flags);
2890
2891 if (ret)
2892 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2893}
2894
Sarah Sharp8df75f42010-04-02 15:34:16 -07002895static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2896 struct usb_device *udev, struct usb_host_endpoint *ep,
2897 unsigned int slot_id)
2898{
2899 int ret;
2900 unsigned int ep_index;
2901 unsigned int ep_state;
2902
2903 if (!ep)
2904 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002905 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002906 if (ret <= 0)
2907 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002908 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002909 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2910 " descriptor for ep 0x%x does not support streams\n",
2911 ep->desc.bEndpointAddress);
2912 return -EINVAL;
2913 }
2914
2915 ep_index = xhci_get_endpoint_index(&ep->desc);
2916 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2917 if (ep_state & EP_HAS_STREAMS ||
2918 ep_state & EP_GETTING_STREAMS) {
2919 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2920 "already has streams set up.\n",
2921 ep->desc.bEndpointAddress);
2922 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2923 "dynamic stream context array reallocation.\n");
2924 return -EINVAL;
2925 }
2926 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2927 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2928 "endpoint 0x%x; URBs are pending.\n",
2929 ep->desc.bEndpointAddress);
2930 return -EINVAL;
2931 }
2932 return 0;
2933}
2934
2935static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2936 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2937{
2938 unsigned int max_streams;
2939
2940 /* The stream context array size must be a power of two */
2941 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2942 /*
2943 * Find out how many primary stream array entries the host controller
2944 * supports. Later we may use secondary stream arrays (similar to 2nd
2945 * level page entries), but that's an optional feature for xHCI host
2946 * controllers. xHCs must support at least 4 stream IDs.
2947 */
2948 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2949 if (*num_stream_ctxs > max_streams) {
2950 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2951 max_streams);
2952 *num_stream_ctxs = max_streams;
2953 *num_streams = max_streams;
2954 }
2955}
2956
2957/* Returns an error code if one of the endpoint already has streams.
2958 * This does not change any data structures, it only checks and gathers
2959 * information.
2960 */
2961static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2962 struct usb_device *udev,
2963 struct usb_host_endpoint **eps, unsigned int num_eps,
2964 unsigned int *num_streams, u32 *changed_ep_bitmask)
2965{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002966 unsigned int max_streams;
2967 unsigned int endpoint_flag;
2968 int i;
2969 int ret;
2970
2971 for (i = 0; i < num_eps; i++) {
2972 ret = xhci_check_streams_endpoint(xhci, udev,
2973 eps[i], udev->slot_id);
2974 if (ret < 0)
2975 return ret;
2976
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002977 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002978 if (max_streams < (*num_streams - 1)) {
2979 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2980 eps[i]->desc.bEndpointAddress,
2981 max_streams);
2982 *num_streams = max_streams+1;
2983 }
2984
2985 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2986 if (*changed_ep_bitmask & endpoint_flag)
2987 return -EINVAL;
2988 *changed_ep_bitmask |= endpoint_flag;
2989 }
2990 return 0;
2991}
2992
2993static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2994 struct usb_device *udev,
2995 struct usb_host_endpoint **eps, unsigned int num_eps)
2996{
2997 u32 changed_ep_bitmask = 0;
2998 unsigned int slot_id;
2999 unsigned int ep_index;
3000 unsigned int ep_state;
3001 int i;
3002
3003 slot_id = udev->slot_id;
3004 if (!xhci->devs[slot_id])
3005 return 0;
3006
3007 for (i = 0; i < num_eps; i++) {
3008 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3009 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3010 /* Are streams already being freed for the endpoint? */
3011 if (ep_state & EP_GETTING_NO_STREAMS) {
3012 xhci_warn(xhci, "WARN Can't disable streams for "
3013 "endpoint 0x%x\n, "
3014 "streams are being disabled already.",
3015 eps[i]->desc.bEndpointAddress);
3016 return 0;
3017 }
3018 /* Are there actually any streams to free? */
3019 if (!(ep_state & EP_HAS_STREAMS) &&
3020 !(ep_state & EP_GETTING_STREAMS)) {
3021 xhci_warn(xhci, "WARN Can't disable streams for "
3022 "endpoint 0x%x\n, "
3023 "streams are already disabled!",
3024 eps[i]->desc.bEndpointAddress);
3025 xhci_warn(xhci, "WARN xhci_free_streams() called "
3026 "with non-streams endpoint\n");
3027 return 0;
3028 }
3029 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3030 }
3031 return changed_ep_bitmask;
3032}
3033
3034/*
3035 * The USB device drivers use this function (though the HCD interface in USB
3036 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3037 * coordinate mass storage command queueing across multiple endpoints (basically
3038 * a stream ID == a task ID).
3039 *
3040 * Setting up streams involves allocating the same size stream context array
3041 * for each endpoint and issuing a configure endpoint command for all endpoints.
3042 *
3043 * Don't allow the call to succeed if one endpoint only supports one stream
3044 * (which means it doesn't support streams at all).
3045 *
3046 * Drivers may get less stream IDs than they asked for, if the host controller
3047 * hardware or endpoints claim they can't support the number of requested
3048 * stream IDs.
3049 */
3050int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3051 struct usb_host_endpoint **eps, unsigned int num_eps,
3052 unsigned int num_streams, gfp_t mem_flags)
3053{
3054 int i, ret;
3055 struct xhci_hcd *xhci;
3056 struct xhci_virt_device *vdev;
3057 struct xhci_command *config_cmd;
3058 unsigned int ep_index;
3059 unsigned int num_stream_ctxs;
3060 unsigned long flags;
3061 u32 changed_ep_bitmask = 0;
3062
3063 if (!eps)
3064 return -EINVAL;
3065
3066 /* Add one to the number of streams requested to account for
3067 * stream 0 that is reserved for xHCI usage.
3068 */
3069 num_streams += 1;
3070 xhci = hcd_to_xhci(hcd);
3071 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3072 num_streams);
3073
3074 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3075 if (!config_cmd) {
3076 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3077 return -ENOMEM;
3078 }
3079
3080 /* Check to make sure all endpoints are not already configured for
3081 * streams. While we're at it, find the maximum number of streams that
3082 * all the endpoints will support and check for duplicate endpoints.
3083 */
3084 spin_lock_irqsave(&xhci->lock, flags);
3085 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3086 num_eps, &num_streams, &changed_ep_bitmask);
3087 if (ret < 0) {
3088 xhci_free_command(xhci, config_cmd);
3089 spin_unlock_irqrestore(&xhci->lock, flags);
3090 return ret;
3091 }
3092 if (num_streams <= 1) {
3093 xhci_warn(xhci, "WARN: endpoints can't handle "
3094 "more than one stream.\n");
3095 xhci_free_command(xhci, config_cmd);
3096 spin_unlock_irqrestore(&xhci->lock, flags);
3097 return -EINVAL;
3098 }
3099 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003100 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003101 * xhci_urb_enqueue() will reject all URBs.
3102 */
3103 for (i = 0; i < num_eps; i++) {
3104 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3105 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3106 }
3107 spin_unlock_irqrestore(&xhci->lock, flags);
3108
3109 /* Setup internal data structures and allocate HW data structures for
3110 * streams (but don't install the HW structures in the input context
3111 * until we're sure all memory allocation succeeded).
3112 */
3113 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3114 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3115 num_stream_ctxs, num_streams);
3116
3117 for (i = 0; i < num_eps; i++) {
3118 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3119 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3120 num_stream_ctxs,
3121 num_streams, mem_flags);
3122 if (!vdev->eps[ep_index].stream_info)
3123 goto cleanup;
3124 /* Set maxPstreams in endpoint context and update deq ptr to
3125 * point to stream context array. FIXME
3126 */
3127 }
3128
3129 /* Set up the input context for a configure endpoint command. */
3130 for (i = 0; i < num_eps; i++) {
3131 struct xhci_ep_ctx *ep_ctx;
3132
3133 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3134 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3135
3136 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3137 vdev->out_ctx, ep_index);
3138 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3139 vdev->eps[ep_index].stream_info);
3140 }
3141 /* Tell the HW to drop its old copy of the endpoint context info
3142 * and add the updated copy from the input context.
3143 */
3144 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3145 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3146
3147 /* Issue and wait for the configure endpoint command */
3148 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3149 false, false);
3150
3151 /* xHC rejected the configure endpoint command for some reason, so we
3152 * leave the old ring intact and free our internal streams data
3153 * structure.
3154 */
3155 if (ret < 0)
3156 goto cleanup;
3157
3158 spin_lock_irqsave(&xhci->lock, flags);
3159 for (i = 0; i < num_eps; i++) {
3160 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3161 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3162 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3163 udev->slot_id, ep_index);
3164 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3165 }
3166 xhci_free_command(xhci, config_cmd);
3167 spin_unlock_irqrestore(&xhci->lock, flags);
3168
3169 /* Subtract 1 for stream 0, which drivers can't use */
3170 return num_streams - 1;
3171
3172cleanup:
3173 /* If it didn't work, free the streams! */
3174 for (i = 0; i < num_eps; i++) {
3175 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3176 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003177 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003178 /* FIXME Unset maxPstreams in endpoint context and
3179 * update deq ptr to point to normal string ring.
3180 */
3181 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3182 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3183 xhci_endpoint_zero(xhci, vdev, eps[i]);
3184 }
3185 xhci_free_command(xhci, config_cmd);
3186 return -ENOMEM;
3187}
3188
3189/* Transition the endpoint from using streams to being a "normal" endpoint
3190 * without streams.
3191 *
3192 * Modify the endpoint context state, submit a configure endpoint command,
3193 * and free all endpoint rings for streams if that completes successfully.
3194 */
3195int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3196 struct usb_host_endpoint **eps, unsigned int num_eps,
3197 gfp_t mem_flags)
3198{
3199 int i, ret;
3200 struct xhci_hcd *xhci;
3201 struct xhci_virt_device *vdev;
3202 struct xhci_command *command;
3203 unsigned int ep_index;
3204 unsigned long flags;
3205 u32 changed_ep_bitmask;
3206
3207 xhci = hcd_to_xhci(hcd);
3208 vdev = xhci->devs[udev->slot_id];
3209
3210 /* Set up a configure endpoint command to remove the streams rings */
3211 spin_lock_irqsave(&xhci->lock, flags);
3212 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3213 udev, eps, num_eps);
3214 if (changed_ep_bitmask == 0) {
3215 spin_unlock_irqrestore(&xhci->lock, flags);
3216 return -EINVAL;
3217 }
3218
3219 /* Use the xhci_command structure from the first endpoint. We may have
3220 * allocated too many, but the driver may call xhci_free_streams() for
3221 * each endpoint it grouped into one call to xhci_alloc_streams().
3222 */
3223 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3224 command = vdev->eps[ep_index].stream_info->free_streams_command;
3225 for (i = 0; i < num_eps; i++) {
3226 struct xhci_ep_ctx *ep_ctx;
3227
3228 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3229 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3230 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3231 EP_GETTING_NO_STREAMS;
3232
3233 xhci_endpoint_copy(xhci, command->in_ctx,
3234 vdev->out_ctx, ep_index);
3235 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3236 &vdev->eps[ep_index]);
3237 }
3238 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3239 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3240 spin_unlock_irqrestore(&xhci->lock, flags);
3241
3242 /* Issue and wait for the configure endpoint command,
3243 * which must succeed.
3244 */
3245 ret = xhci_configure_endpoint(xhci, udev, command,
3246 false, true);
3247
3248 /* xHC rejected the configure endpoint command for some reason, so we
3249 * leave the streams rings intact.
3250 */
3251 if (ret < 0)
3252 return ret;
3253
3254 spin_lock_irqsave(&xhci->lock, flags);
3255 for (i = 0; i < num_eps; i++) {
3256 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3257 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003258 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003259 /* FIXME Unset maxPstreams in endpoint context and
3260 * update deq ptr to point to normal string ring.
3261 */
3262 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3263 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3264 }
3265 spin_unlock_irqrestore(&xhci->lock, flags);
3266
3267 return 0;
3268}
3269
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003270/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003271 * Deletes endpoint resources for endpoints that were active before a Reset
3272 * Device command, or a Disable Slot command. The Reset Device command leaves
3273 * the control endpoint intact, whereas the Disable Slot command deletes it.
3274 *
3275 * Must be called with xhci->lock held.
3276 */
3277void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3278 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3279{
3280 int i;
3281 unsigned int num_dropped_eps = 0;
3282 unsigned int drop_flags = 0;
3283
3284 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3285 if (virt_dev->eps[i].ring) {
3286 drop_flags |= 1 << i;
3287 num_dropped_eps++;
3288 }
3289 }
3290 xhci->num_active_eps -= num_dropped_eps;
3291 if (num_dropped_eps)
3292 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3293 "%u now active.\n",
3294 num_dropped_eps, drop_flags,
3295 xhci->num_active_eps);
3296}
3297
3298/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003299 * This submits a Reset Device Command, which will set the device state to 0,
3300 * set the device address to 0, and disable all the endpoints except the default
3301 * control endpoint. The USB core should come back and call
3302 * xhci_address_device(), and then re-set up the configuration. If this is
3303 * called because of a usb_reset_and_verify_device(), then the old alternate
3304 * settings will be re-installed through the normal bandwidth allocation
3305 * functions.
3306 *
3307 * Wait for the Reset Device command to finish. Remove all structures
3308 * associated with the endpoints that were disabled. Clear the input device
3309 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003310 *
3311 * If the virt_dev to be reset does not exist or does not match the udev,
3312 * it means the device is lost, possibly due to the xHC restore error and
3313 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3314 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003315 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003316int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003317{
3318 int ret, i;
3319 unsigned long flags;
3320 struct xhci_hcd *xhci;
3321 unsigned int slot_id;
3322 struct xhci_virt_device *virt_dev;
3323 struct xhci_command *reset_device_cmd;
3324 int timeleft;
3325 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003326 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003327 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003328
Andiry Xuf0615c42010-10-14 07:22:48 -07003329 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003330 if (ret <= 0)
3331 return ret;
3332 xhci = hcd_to_xhci(hcd);
3333 slot_id = udev->slot_id;
3334 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003335 if (!virt_dev) {
3336 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3337 "not exist. Re-allocate the device\n", slot_id);
3338 ret = xhci_alloc_dev(hcd, udev);
3339 if (ret == 1)
3340 return 0;
3341 else
3342 return -EINVAL;
3343 }
3344
3345 if (virt_dev->udev != udev) {
3346 /* If the virt_dev and the udev does not match, this virt_dev
3347 * may belong to another udev.
3348 * Re-allocate the device.
3349 */
3350 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3351 "not match the udev. Re-allocate the device\n",
3352 slot_id);
3353 ret = xhci_alloc_dev(hcd, udev);
3354 if (ret == 1)
3355 return 0;
3356 else
3357 return -EINVAL;
3358 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003359
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003360 /* If device is not setup, there is no point in resetting it */
3361 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3362 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3363 SLOT_STATE_DISABLED)
3364 return 0;
3365
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003366 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3367 /* Allocate the command structure that holds the struct completion.
3368 * Assume we're in process context, since the normal device reset
3369 * process has to wait for the device anyway. Storage devices are
3370 * reset as part of error handling, so use GFP_NOIO instead of
3371 * GFP_KERNEL.
3372 */
3373 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3374 if (!reset_device_cmd) {
3375 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3376 return -ENOMEM;
3377 }
3378
3379 /* Attempt to submit the Reset Device command to the command ring */
3380 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003381 reset_device_cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003382
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003383 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3384 ret = xhci_queue_reset_device(xhci, slot_id);
3385 if (ret) {
3386 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3387 list_del(&reset_device_cmd->cmd_list);
3388 spin_unlock_irqrestore(&xhci->lock, flags);
3389 goto command_cleanup;
3390 }
3391 xhci_ring_cmd_db(xhci);
3392 spin_unlock_irqrestore(&xhci->lock, flags);
3393
3394 /* Wait for the Reset Device command to finish */
3395 timeleft = wait_for_completion_interruptible_timeout(
3396 reset_device_cmd->completion,
3397 USB_CTRL_SET_TIMEOUT);
3398 if (timeleft <= 0) {
3399 xhci_warn(xhci, "%s while waiting for reset device command\n",
3400 timeleft == 0 ? "Timeout" : "Signal");
3401 spin_lock_irqsave(&xhci->lock, flags);
3402 /* The timeout might have raced with the event ring handler, so
3403 * only delete from the list if the item isn't poisoned.
3404 */
3405 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3406 list_del(&reset_device_cmd->cmd_list);
3407 spin_unlock_irqrestore(&xhci->lock, flags);
3408 ret = -ETIME;
3409 goto command_cleanup;
3410 }
3411
3412 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3413 * unless we tried to reset a slot ID that wasn't enabled,
3414 * or the device wasn't in the addressed or configured state.
3415 */
3416 ret = reset_device_cmd->status;
3417 switch (ret) {
3418 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3419 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3420 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3421 slot_id,
3422 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3423 xhci_info(xhci, "Not freeing device rings.\n");
3424 /* Don't treat this as an error. May change my mind later. */
3425 ret = 0;
3426 goto command_cleanup;
3427 case COMP_SUCCESS:
3428 xhci_dbg(xhci, "Successful reset device command.\n");
3429 break;
3430 default:
3431 if (xhci_is_vendor_info_code(xhci, ret))
3432 break;
3433 xhci_warn(xhci, "Unknown completion code %u for "
3434 "reset device command.\n", ret);
3435 ret = -EINVAL;
3436 goto command_cleanup;
3437 }
3438
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003439 /* Free up host controller endpoint resources */
3440 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3441 spin_lock_irqsave(&xhci->lock, flags);
3442 /* Don't delete the default control endpoint resources */
3443 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3444 spin_unlock_irqrestore(&xhci->lock, flags);
3445 }
3446
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003447 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3448 last_freed_endpoint = 1;
3449 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003450 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3451
3452 if (ep->ep_state & EP_HAS_STREAMS) {
3453 xhci_free_stream_info(xhci, ep->stream_info);
3454 ep->stream_info = NULL;
3455 ep->ep_state &= ~EP_HAS_STREAMS;
3456 }
3457
3458 if (ep->ring) {
3459 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3460 last_freed_endpoint = i;
3461 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003462 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3463 xhci_drop_ep_from_interval_table(xhci,
3464 &virt_dev->eps[i].bw_info,
3465 virt_dev->bw_table,
3466 udev,
3467 &virt_dev->eps[i],
3468 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003469 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003470 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003471 /* If necessary, update the number of active TTs on this root port */
3472 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3473
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003474 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3475 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3476 ret = 0;
3477
3478command_cleanup:
3479 xhci_free_command(xhci, reset_device_cmd);
3480 return ret;
3481}
3482
3483/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003484 * At this point, the struct usb_device is about to go away, the device has
3485 * disconnected, and all traffic has been stopped and the endpoints have been
3486 * disabled. Free any HC data structures associated with that device.
3487 */
3488void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3489{
3490 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003491 struct xhci_virt_device *virt_dev;
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003492 struct device *dev = hcd->self.controller;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003493 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003494 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003495 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003496
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003497#ifndef CONFIG_USB_DEFAULT_PERSIST
3498 /*
3499 * We called pm_runtime_get_noresume when the device was attached.
3500 * Decrement the counter here to allow controller to runtime suspend
3501 * if no devices remain.
3502 */
3503 if (xhci->quirks & XHCI_RESET_ON_RESUME)
3504 pm_runtime_put_noidle(dev);
3505#endif
3506
Andiry Xu64927732010-10-14 07:22:45 -07003507 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003508 /* If the host is halted due to driver unload, we still need to free the
3509 * device.
3510 */
3511 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003512 return;
Andiry Xu64927732010-10-14 07:22:45 -07003513
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003514 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003515
3516 /* Stop any wayward timer functions (which may grab the lock) */
3517 for (i = 0; i < 31; ++i) {
3518 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3519 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3520 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003521
Andiry Xu65580b432011-09-23 14:19:52 -07003522 if (udev->usb2_hw_lpm_enabled) {
3523 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3524 udev->usb2_hw_lpm_enabled = 0;
3525 }
3526
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003527 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003528 /* Don't disable the slot if the host controller is dead. */
3529 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003530 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3531 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003532 xhci_free_virt_device(xhci, udev->slot_id);
3533 spin_unlock_irqrestore(&xhci->lock, flags);
3534 return;
3535 }
3536
Sarah Sharp23e3be12009-04-29 19:05:20 -07003537 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003538 spin_unlock_irqrestore(&xhci->lock, flags);
3539 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3540 return;
3541 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003542 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003543 spin_unlock_irqrestore(&xhci->lock, flags);
3544 /*
3545 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003546 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003547 */
3548}
3549
3550/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003551 * Checks if we have enough host controller resources for the default control
3552 * endpoint.
3553 *
3554 * Must be called with xhci->lock held.
3555 */
3556static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3557{
3558 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3559 xhci_dbg(xhci, "Not enough ep ctxs: "
3560 "%u active, need to add 1, limit is %u.\n",
3561 xhci->num_active_eps, xhci->limit_active_eps);
3562 return -ENOMEM;
3563 }
3564 xhci->num_active_eps += 1;
3565 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3566 xhci->num_active_eps);
3567 return 0;
3568}
3569
3570
3571/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003572 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3573 * timed out, or allocating memory failed. Returns 1 on success.
3574 */
3575int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3576{
3577 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003578 struct device *dev = hcd->self.controller;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003579 unsigned long flags;
3580 int timeleft;
3581 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003582 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003583
3584 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003585 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp23e3be12009-04-29 19:05:20 -07003586 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003587 if (ret) {
3588 spin_unlock_irqrestore(&xhci->lock, flags);
3589 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3590 return 0;
3591 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003592 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003593 spin_unlock_irqrestore(&xhci->lock, flags);
3594
3595 /* XXX: how much time for xHC slot assignment? */
3596 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003597 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003598 if (timeleft <= 0) {
3599 xhci_warn(xhci, "%s while waiting for a slot\n",
3600 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003601 /* cancel the enable slot request */
3602 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003603 }
3604
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003605 if (!xhci->slot_id) {
3606 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003607 return 0;
3608 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003609
3610 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3611 spin_lock_irqsave(&xhci->lock, flags);
3612 ret = xhci_reserve_host_control_ep_resources(xhci);
3613 if (ret) {
3614 spin_unlock_irqrestore(&xhci->lock, flags);
3615 xhci_warn(xhci, "Not enough host resources, "
3616 "active endpoint contexts = %u\n",
3617 xhci->num_active_eps);
3618 goto disable_slot;
3619 }
3620 spin_unlock_irqrestore(&xhci->lock, flags);
3621 }
3622 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003623 * xhci_discover_or_reset_device(), which may be called as part of
3624 * mass storage driver error handling.
3625 */
3626 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003627 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003628 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003629 }
3630 udev->slot_id = xhci->slot_id;
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003631
3632#ifndef CONFIG_USB_DEFAULT_PERSIST
3633 /*
3634 * If resetting upon resume, we can't put the controller into runtime
3635 * suspend if there is a device attached.
3636 */
3637 if (xhci->quirks & XHCI_RESET_ON_RESUME)
3638 pm_runtime_get_noresume(dev);
3639#endif
3640
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003641 /* Is this a LS or FS device under a HS hub? */
3642 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003643 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003644
3645disable_slot:
3646 /* Disable slot, if we can do it without mem alloc */
3647 spin_lock_irqsave(&xhci->lock, flags);
3648 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3649 xhci_ring_cmd_db(xhci);
3650 spin_unlock_irqrestore(&xhci->lock, flags);
3651 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003652}
3653
3654/*
3655 * Issue an Address Device command (which will issue a SetAddress request to
3656 * the device).
3657 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3658 * we should only issue and wait on one address command at the same time.
3659 *
3660 * We add one to the device address issued by the hardware because the USB core
3661 * uses address 1 for the root hubs (even though they're not really devices).
3662 */
3663int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3664{
3665 unsigned long flags;
3666 int timeleft;
3667 struct xhci_virt_device *virt_dev;
3668 int ret = 0;
3669 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003670 struct xhci_slot_ctx *slot_ctx;
3671 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003672 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003673 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003674
3675 if (!udev->slot_id) {
3676 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3677 return -EINVAL;
3678 }
3679
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003680 virt_dev = xhci->devs[udev->slot_id];
3681
Matt Evans7ed603e2011-03-29 13:40:56 +11003682 if (WARN_ON(!virt_dev)) {
3683 /*
3684 * In plug/unplug torture test with an NEC controller,
3685 * a zero-dereference was observed once due to virt_dev = 0.
3686 * Print useful debug rather than crash if it is observed again!
3687 */
3688 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3689 udev->slot_id);
3690 return -EINVAL;
3691 }
3692
Andiry Xuf0615c42010-10-14 07:22:48 -07003693 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3694 /*
3695 * If this is the first Set Address since device plug-in or
3696 * virt_device realloaction after a resume with an xHCI power loss,
3697 * then set up the slot context.
3698 */
3699 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003700 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003701 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003702 else
3703 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003704 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3705 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3706 ctrl_ctx->drop_flags = 0;
3707
Sarah Sharp66e49d82009-07-27 12:03:46 -07003708 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003709 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003710
Sarah Sharpf88ba782009-05-14 11:44:22 -07003711 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003712 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
John Yound115b042009-07-27 12:05:15 -07003713 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3714 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003715 if (ret) {
3716 spin_unlock_irqrestore(&xhci->lock, flags);
3717 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3718 return ret;
3719 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003720 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003721 spin_unlock_irqrestore(&xhci->lock, flags);
3722
3723 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3724 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003725 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003726 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3727 * the SetAddress() "recovery interval" required by USB and aborting the
3728 * command on a timeout.
3729 */
3730 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003731 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003732 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003733 /* cancel the address device command */
3734 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3735 if (ret < 0)
3736 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003737 return -ETIME;
3738 }
3739
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003740 switch (virt_dev->cmd_status) {
3741 case COMP_CTX_STATE:
3742 case COMP_EBADSLT:
3743 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3744 udev->slot_id);
3745 ret = -EINVAL;
3746 break;
3747 case COMP_TX_ERR:
3748 dev_warn(&udev->dev, "Device not responding to set address.\n");
3749 ret = -EPROTO;
3750 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003751 case COMP_DEV_ERR:
3752 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3753 "device command.\n");
3754 ret = -ENODEV;
3755 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003756 case COMP_SUCCESS:
3757 xhci_dbg(xhci, "Successful Address Device command\n");
3758 break;
3759 default:
3760 xhci_err(xhci, "ERROR: unexpected command completion "
3761 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003762 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003763 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003764 ret = -EINVAL;
3765 break;
3766 }
3767 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003768 return ret;
3769 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003770 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3771 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3772 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003773 udev->slot_id,
3774 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3775 (unsigned long long)
3776 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003777 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003778 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003779 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003780 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003781 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003782 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003783 /*
3784 * USB core uses address 1 for the roothubs, so we add one to the
3785 * address given back to us by the HC.
3786 */
John Yound115b042009-07-27 12:05:15 -07003787 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003788 /* Use kernel assigned address for devices; store xHC assigned
3789 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003790 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3791 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003792 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003793 ctrl_ctx->add_flags = 0;
3794 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003795
Andiry Xuc8d4af82010-10-14 07:22:51 -07003796 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003797
3798 return 0;
3799}
3800
Andiry Xu95743232011-09-23 14:19:51 -07003801#ifdef CONFIG_USB_SUSPEND
3802
3803/* BESL to HIRD Encoding array for USB2 LPM */
3804static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3805 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3806
3807/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003808static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3809 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003810{
Andiry Xuf99298b2011-12-12 16:45:28 +08003811 int u2del, besl, besl_host;
3812 int besl_device = 0;
3813 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003814
Andiry Xuf99298b2011-12-12 16:45:28 +08003815 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3816 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3817
3818 if (field & USB_BESL_SUPPORT) {
3819 for (besl_host = 0; besl_host < 16; besl_host++) {
3820 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003821 break;
3822 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003823 /* Use baseline BESL value as default */
3824 if (field & USB_BESL_BASELINE_VALID)
3825 besl_device = USB_GET_BESL_BASELINE(field);
3826 else if (field & USB_BESL_DEEP_VALID)
3827 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003828 } else {
3829 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003830 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003831 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003832 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003833 }
3834
Andiry Xuf99298b2011-12-12 16:45:28 +08003835 besl = besl_host + besl_device;
3836 if (besl > 15)
3837 besl = 15;
3838
3839 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003840}
3841
3842static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3843 struct usb_device *udev)
3844{
3845 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3846 struct dev_info *dev_info;
3847 __le32 __iomem **port_array;
3848 __le32 __iomem *addr, *pm_addr;
3849 u32 temp, dev_id;
3850 unsigned int port_num;
3851 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003852 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003853 int ret;
3854
3855 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3856 !udev->lpm_capable)
3857 return -EINVAL;
3858
3859 /* we only support lpm for non-hub device connected to root hub yet */
3860 if (!udev->parent || udev->parent->parent ||
3861 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3862 return -EINVAL;
3863
3864 spin_lock_irqsave(&xhci->lock, flags);
3865
3866 /* Look for devices in lpm_failed_devs list */
3867 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3868 le16_to_cpu(udev->descriptor.idProduct);
3869 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3870 if (dev_info->dev_id == dev_id) {
3871 ret = -EINVAL;
3872 goto finish;
3873 }
3874 }
3875
3876 port_array = xhci->usb2_ports;
3877 port_num = udev->portnum - 1;
3878
3879 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3880 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3881 ret = -EINVAL;
3882 goto finish;
3883 }
3884
3885 /*
3886 * Test USB 2.0 software LPM.
3887 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3888 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3889 * in the June 2011 errata release.
3890 */
3891 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3892 /*
3893 * Set L1 Device Slot and HIRD/BESL.
3894 * Check device's USB 2.0 extension descriptor to determine whether
3895 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3896 */
3897 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003898 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003899 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3900 xhci_writel(xhci, temp, pm_addr);
3901
3902 /* Set port link state to U2(L1) */
3903 addr = port_array[port_num];
3904 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3905
3906 /* wait for ACK */
3907 spin_unlock_irqrestore(&xhci->lock, flags);
3908 msleep(10);
3909 spin_lock_irqsave(&xhci->lock, flags);
3910
3911 /* Check L1 Status */
3912 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3913 if (ret != -ETIMEDOUT) {
3914 /* enter L1 successfully */
3915 temp = xhci_readl(xhci, addr);
3916 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3917 port_num, temp);
3918 ret = 0;
3919 } else {
3920 temp = xhci_readl(xhci, pm_addr);
3921 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3922 port_num, temp & PORT_L1S_MASK);
3923 ret = -EINVAL;
3924 }
3925
3926 /* Resume the port */
3927 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3928
3929 spin_unlock_irqrestore(&xhci->lock, flags);
3930 msleep(10);
3931 spin_lock_irqsave(&xhci->lock, flags);
3932
3933 /* Clear PLC */
3934 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3935
3936 /* Check PORTSC to make sure the device is in the right state */
3937 if (!ret) {
3938 temp = xhci_readl(xhci, addr);
3939 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3940 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3941 (temp & PORT_PLS_MASK) != XDEV_U0) {
3942 xhci_dbg(xhci, "port L1 resume fail\n");
3943 ret = -EINVAL;
3944 }
3945 }
3946
3947 if (ret) {
3948 /* Insert dev to lpm_failed_devs list */
3949 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3950 "re-enumerate\n");
3951 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3952 if (!dev_info) {
3953 ret = -ENOMEM;
3954 goto finish;
3955 }
3956 dev_info->dev_id = dev_id;
3957 INIT_LIST_HEAD(&dev_info->list);
3958 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3959 } else {
3960 xhci_ring_device(xhci, udev->slot_id);
3961 }
3962
3963finish:
3964 spin_unlock_irqrestore(&xhci->lock, flags);
3965 return ret;
3966}
3967
Andiry Xu65580b432011-09-23 14:19:52 -07003968int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3969 struct usb_device *udev, int enable)
3970{
3971 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3972 __le32 __iomem **port_array;
3973 __le32 __iomem *pm_addr;
3974 u32 temp;
3975 unsigned int port_num;
3976 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003977 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003978
3979 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3980 !udev->lpm_capable)
3981 return -EPERM;
3982
3983 if (!udev->parent || udev->parent->parent ||
3984 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3985 return -EPERM;
3986
3987 if (udev->usb2_hw_lpm_capable != 1)
3988 return -EPERM;
3989
3990 spin_lock_irqsave(&xhci->lock, flags);
3991
3992 port_array = xhci->usb2_ports;
3993 port_num = udev->portnum - 1;
3994 pm_addr = port_array[port_num] + 1;
3995 temp = xhci_readl(xhci, pm_addr);
3996
3997 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3998 enable ? "enable" : "disable", port_num);
3999
Andiry Xuf99298b2011-12-12 16:45:28 +08004000 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004001
4002 if (enable) {
4003 temp &= ~PORT_HIRD_MASK;
4004 temp |= PORT_HIRD(hird) | PORT_RWE;
4005 xhci_writel(xhci, temp, pm_addr);
4006 temp = xhci_readl(xhci, pm_addr);
4007 temp |= PORT_HLE;
4008 xhci_writel(xhci, temp, pm_addr);
4009 } else {
4010 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
4011 xhci_writel(xhci, temp, pm_addr);
4012 }
4013
4014 spin_unlock_irqrestore(&xhci->lock, flags);
4015 return 0;
4016}
4017
Andiry Xu95743232011-09-23 14:19:51 -07004018int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4019{
4020 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4021 int ret;
4022
4023 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004024 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07004025 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004026 if (xhci->hw_lpm_support == 1) {
4027 udev->usb2_hw_lpm_capable = 1;
4028 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4029 if (!ret)
4030 udev->usb2_hw_lpm_enabled = 1;
4031 }
4032 }
Andiry Xu95743232011-09-23 14:19:51 -07004033
4034 return 0;
4035}
4036
4037#else
4038
Andiry Xu65580b432011-09-23 14:19:52 -07004039int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4040 struct usb_device *udev, int enable)
4041{
4042 return 0;
4043}
4044
Andiry Xu95743232011-09-23 14:19:51 -07004045int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4046{
4047 return 0;
4048}
4049
4050#endif /* CONFIG_USB_SUSPEND */
4051
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004052/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4053 * internal data structures for the device.
4054 */
4055int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4056 struct usb_tt *tt, gfp_t mem_flags)
4057{
4058 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4059 struct xhci_virt_device *vdev;
4060 struct xhci_command *config_cmd;
4061 struct xhci_input_control_ctx *ctrl_ctx;
4062 struct xhci_slot_ctx *slot_ctx;
4063 unsigned long flags;
4064 unsigned think_time;
4065 int ret;
4066
4067 /* Ignore root hubs */
4068 if (!hdev->parent)
4069 return 0;
4070
4071 vdev = xhci->devs[hdev->slot_id];
4072 if (!vdev) {
4073 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4074 return -EINVAL;
4075 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004076 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004077 if (!config_cmd) {
4078 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4079 return -ENOMEM;
4080 }
4081
4082 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004083 if (hdev->speed == USB_SPEED_HIGH &&
4084 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4085 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4086 xhci_free_command(xhci, config_cmd);
4087 spin_unlock_irqrestore(&xhci->lock, flags);
4088 return -ENOMEM;
4089 }
4090
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004091 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4092 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004093 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004094 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004095 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004096 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004097 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004098 if (xhci->hci_version > 0x95) {
4099 xhci_dbg(xhci, "xHCI version %x needs hub "
4100 "TT think time and number of ports\n",
4101 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004102 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004103 /* Set TT think time - convert from ns to FS bit times.
4104 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4105 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004106 *
4107 * xHCI 1.0: this field shall be 0 if the device is not a
4108 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004109 */
4110 think_time = tt->think_time;
4111 if (think_time != 0)
4112 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004113 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4114 slot_ctx->tt_info |=
4115 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004116 } else {
4117 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4118 "TT think time or number of ports\n",
4119 (unsigned int) xhci->hci_version);
4120 }
4121 slot_ctx->dev_state = 0;
4122 spin_unlock_irqrestore(&xhci->lock, flags);
4123
4124 xhci_dbg(xhci, "Set up %s for hub device.\n",
4125 (xhci->hci_version > 0x95) ?
4126 "configure endpoint" : "evaluate context");
4127 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4128 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4129
4130 /* Issue and wait for the configure endpoint or
4131 * evaluate context command.
4132 */
4133 if (xhci->hci_version > 0x95)
4134 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4135 false, false);
4136 else
4137 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4138 true, false);
4139
4140 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4141 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4142
4143 xhci_free_command(xhci, config_cmd);
4144 return ret;
4145}
4146
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004147int xhci_get_frame(struct usb_hcd *hcd)
4148{
4149 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4150 /* EHCI mods by the periodic size. Why? */
4151 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4152}
4153
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004154int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4155{
4156 struct xhci_hcd *xhci;
4157 struct device *dev = hcd->self.controller;
4158 int retval;
4159 u32 temp;
4160
Andiry Xufdaf8b32012-03-05 17:49:38 +08004161 /* Accept arbitrarily long scatter-gather lists */
4162 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004163
4164 if (usb_hcd_is_primary_hcd(hcd)) {
4165 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4166 if (!xhci)
4167 return -ENOMEM;
4168 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4169 xhci->main_hcd = hcd;
4170 /* Mark the first roothub as being USB 2.0.
4171 * The xHCI driver will register the USB 3.0 roothub.
4172 */
4173 hcd->speed = HCD_USB2;
4174 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4175 /*
4176 * USB 2.0 roothub under xHCI has an integrated TT,
4177 * (rate matching hub) as opposed to having an OHCI/UHCI
4178 * companion controller.
4179 */
4180 hcd->has_tt = 1;
4181 } else {
4182 /* xHCI private pointer was set in xhci_pci_probe for the second
4183 * registered roothub.
4184 */
4185 xhci = hcd_to_xhci(hcd);
4186 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4187 if (HCC_64BIT_ADDR(temp)) {
4188 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4189 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4190 } else {
4191 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4192 }
4193 return 0;
4194 }
4195
4196 xhci->cap_regs = hcd->regs;
4197 xhci->op_regs = hcd->regs +
4198 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4199 xhci->run_regs = hcd->regs +
4200 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4201 /* Cache read-only capability registers */
4202 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4203 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4204 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4205 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4206 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4207 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4208 xhci_print_registers(xhci);
4209
4210 get_quirks(dev, xhci);
4211
George Cherian2d75d5d2013-07-01 10:59:12 +05304212 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4213 * success event after a short transfer. This quirk will ignore such
4214 * spurious event.
4215 */
4216 if (xhci->hci_version > 0x96)
4217 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4218
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004219 /* Make sure the HC is halted. */
4220 retval = xhci_halt(xhci);
4221 if (retval)
4222 goto error;
4223
4224 xhci_dbg(xhci, "Resetting HCD\n");
4225 /* Reset the internal HC memory state and registers. */
4226 retval = xhci_reset(xhci);
4227 if (retval)
4228 goto error;
4229 xhci_dbg(xhci, "Reset complete\n");
4230
4231 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4232 if (HCC_64BIT_ADDR(temp)) {
4233 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4234 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4235 } else {
4236 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4237 }
4238
4239 xhci_dbg(xhci, "Calling HCD init\n");
4240 /* Initialize HCD and host controller data structures. */
4241 retval = xhci_init(hcd);
4242 if (retval)
4243 goto error;
4244 xhci_dbg(xhci, "Called HCD init\n");
4245 return 0;
4246error:
4247 kfree(xhci);
4248 return retval;
4249}
4250
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004251MODULE_DESCRIPTION(DRIVER_DESC);
4252MODULE_AUTHOR(DRIVER_AUTHOR);
4253MODULE_LICENSE("GPL");
4254
4255static int __init xhci_hcd_init(void)
4256{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004257 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004258
4259 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004260 if (retval < 0) {
4261 printk(KERN_DEBUG "Problem registering PCI driver.");
4262 return retval;
4263 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004264 retval = xhci_register_plat();
4265 if (retval < 0) {
4266 printk(KERN_DEBUG "Problem registering platform driver.");
4267 goto unreg_pci;
4268 }
Sarah Sharp98441972009-05-14 11:44:18 -07004269 /*
4270 * Check the compiler generated sizes of structures that must be laid
4271 * out in specific ways for hardware access.
4272 */
4273 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4274 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4275 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4276 /* xhci_device_control has eight fields, and also
4277 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4278 */
Sarah Sharp98441972009-05-14 11:44:18 -07004279 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4280 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4281 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4282 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4283 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4284 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4285 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4286 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004287 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004288unreg_pci:
4289 xhci_unregister_pci();
4290 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004291}
4292module_init(xhci_hcd_init);
4293
4294static void __exit xhci_hcd_cleanup(void)
4295{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004296 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004297 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004298}
4299module_exit(xhci_hcd_cleanup);