blob: 22eeafc89b9f5c8fbc5b3766362a55181bad8879 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2420_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsley6ae690d2011-02-25 15:39:29 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070025#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060030#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020031
Paul Walmsley81b34fb2010-02-22 22:09:22 -070032#define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
33
34/*
35 * 2420 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000036 *
37 * NOTE:In many cases here we are assigning a 'default' parent. In many
38 * cases the parent is selectable. The get/set parent calls will also
39 * switch sources.
40 *
41 * Many some clocks say always_enabled, but they can be auto idled for
42 * power savings. They will always be available upon clock request.
43 *
44 * Several sources are given initial rates which may be wrong, this will
45 * be fixed up in the init func.
46 *
47 * Things are broadly separated below by clock domains. It is
48 * noteworthy that most periferals have dependencies on multiple clock
49 * domains. Many get their interface clocks from the L4 domain, but get
50 * functional clocks from fixed sources or other core domain derived
51 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070052 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000053
54/* Base external input clocks */
55static struct clk func_32k_ck = {
56 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000057 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070058 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060066 .clkdm_name = "wkup_clkdm",
67};
68
Tony Lindgren046d6b22005-11-10 14:26:52 +000069/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
70static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
71 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000072 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030073 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020074 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000075};
76
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030077/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000078static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
79 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000080 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000081 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030082 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070083 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000084};
Paul Walmsleye32744b2008-03-18 15:47:55 +020085
Tony Lindgren046d6b22005-11-10 14:26:52 +000086static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
87 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000088 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000089 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030090 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000091};
Paul Walmsleye32744b2008-03-18 15:47:55 +020092
Paul Walmsley1bccb342010-10-08 11:40:17 -060093/* Optional external clock input for McBSP CLKS */
94static struct clk mcbsp_clks = {
95 .name = "mcbsp_clks",
96 .ops = &clkops_null,
97};
98
Tony Lindgren046d6b22005-11-10 14:26:52 +000099/*
100 * Analog domain root source clocks
101 */
102
103/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200104/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
105 * deal with this
106 */
107
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300108static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200109 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
110 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
111 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000112 .clk_bypass = &sys_ck,
113 .clk_ref = &sys_ck,
114 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
115 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700116 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700117 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118 .max_divider = 16,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200119};
120
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300121/*
122 * XXX Cannot add round_rate here yet, as this is still a composite clock,
123 * not just a DPLL
124 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000125static struct clk dpll_ck = {
126 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700127 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000128 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200129 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300130 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300131 .recalc = &omap2_dpllcore_recalc,
132 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000133};
134
135static struct clk apll96_ck = {
136 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700137 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000138 .parent = &sys_ck,
139 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700140 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300141 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200142 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
143 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000144};
145
146static struct clk apll54_ck = {
147 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700148 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000149 .parent = &sys_ck,
150 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700151 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300152 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200153 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
154 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000155};
156
157/*
158 * PRCM digital base sources
159 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200160
161/* func_54m_ck */
162
163static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600164 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200165 { .div = 0 },
166};
167
168static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600169 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200170 { .div = 0 },
171};
172
173static const struct clksel func_54m_clksel[] = {
174 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
175 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
176 { .parent = NULL },
177};
178
Tony Lindgren046d6b22005-11-10 14:26:52 +0000179static struct clk func_54m_ck = {
180 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000181 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000182 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300183 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200184 .init = &omap2_init_clksel_parent,
185 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600186 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200187 .clksel = func_54m_clksel,
188 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000189};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200190
Tony Lindgren046d6b22005-11-10 14:26:52 +0000191static struct clk core_ck = {
192 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000193 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000194 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300195 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200196 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000197};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200198
Tony Lindgren046d6b22005-11-10 14:26:52 +0000199static struct clk func_96m_ck = {
200 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000201 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000202 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300203 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700204 .recalc = &followparent_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200205};
206
207/* func_48m_ck */
208
209static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600210 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200211 { .div = 0 },
212};
213
214static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600215 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200216 { .div = 0 },
217};
218
219static const struct clksel func_48m_clksel[] = {
220 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
221 { .parent = &alt_ck, .rates = func_48m_alt_rates },
222 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000223};
224
225static struct clk func_48m_ck = {
226 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000227 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000228 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300229 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200230 .init = &omap2_init_clksel_parent,
231 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600232 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200233 .clksel = func_48m_clksel,
234 .recalc = &omap2_clksel_recalc,
235 .round_rate = &omap2_clksel_round_rate,
236 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000237};
238
239static struct clk func_12m_ck = {
240 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000241 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000242 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200243 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300244 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700245 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000246};
247
248/* Secure timer, only available in secure mode */
249static struct clk wdt1_osc_ck = {
250 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000251 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000252 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200253 .recalc = &followparent_recalc,
254};
255
256/*
257 * The common_clkout* clksel_rate structs are common to
258 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
259 * sys_clkout2_* are 2420-only, so the
260 * clksel_rate flags fields are inaccurate for those clocks. This is
261 * harmless since access to those clocks are gated by the struct clk
262 * flags fields, which mark them as 2420-only.
263 */
264static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600265 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200266 { .div = 0 }
267};
268
269static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600270 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200271 { .div = 0 }
272};
273
274static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600275 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200276 { .div = 0 }
277};
278
279static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600280 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200281 { .div = 0 }
282};
283
284static const struct clksel common_clkout_src_clksel[] = {
285 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
286 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
287 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
288 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
289 { .parent = NULL }
290};
291
292static struct clk sys_clkout_src = {
293 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000294 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200295 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300296 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700297 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200298 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
299 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700300 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200301 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
302 .clksel = common_clkout_src_clksel,
303 .recalc = &omap2_clksel_recalc,
304 .round_rate = &omap2_clksel_round_rate,
305 .set_rate = &omap2_clksel_set_rate
306};
307
308static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600309 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200310 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
311 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
312 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
313 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
314 { .div = 0 },
315};
316
317static const struct clksel sys_clkout_clksel[] = {
318 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
319 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000320};
321
322static struct clk sys_clkout = {
323 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000324 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200325 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300326 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700327 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200328 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
329 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000330 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200331 .round_rate = &omap2_clksel_round_rate,
332 .set_rate = &omap2_clksel_set_rate
333};
334
335/* In 2430, new in 2420 ES2 */
336static struct clk sys_clkout2_src = {
337 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000338 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200339 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300340 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700341 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200342 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
343 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700344 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200345 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
346 .clksel = common_clkout_src_clksel,
347 .recalc = &omap2_clksel_recalc,
348 .round_rate = &omap2_clksel_round_rate,
349 .set_rate = &omap2_clksel_set_rate
350};
351
352static const struct clksel sys_clkout2_clksel[] = {
353 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
354 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000355};
356
357/* In 2430, new in 2420 ES2 */
358static struct clk sys_clkout2 = {
359 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000360 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200361 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300362 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700363 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200364 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
365 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000366 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200367 .round_rate = &omap2_clksel_round_rate,
368 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000369};
370
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100371static struct clk emul_ck = {
372 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000373 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100374 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300375 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700376 .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200377 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
378 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100379
380};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200381
Tony Lindgren046d6b22005-11-10 14:26:52 +0000382/*
383 * MPU clock domain
384 * Clocks:
385 * MPU_FCLK, MPU_ICLK
386 * INT_M_FCLK, INT_M_I_CLK
387 *
388 * - Individual clocks are hardware managed.
389 * - Base divider comes from: CM_CLKSEL_MPU
390 *
391 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200392static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600393 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200394 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
395 { .div = 4, .val = 4, .flags = RATE_IN_242X },
396 { .div = 6, .val = 6, .flags = RATE_IN_242X },
397 { .div = 8, .val = 8, .flags = RATE_IN_242X },
398 { .div = 0 },
399};
400
401static const struct clksel mpu_clksel[] = {
402 { .parent = &core_ck, .rates = mpu_core_rates },
403 { .parent = NULL }
404};
405
Tony Lindgren046d6b22005-11-10 14:26:52 +0000406static struct clk mpu_ck = { /* Control cpu */
407 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000408 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000409 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300410 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200411 .init = &omap2_init_clksel_parent,
412 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
413 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200414 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000415 .recalc = &omap2_clksel_recalc,
416};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200417
Tony Lindgren046d6b22005-11-10 14:26:52 +0000418/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700419 * DSP (2420-UMA+IVA1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000420 * Clocks:
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +0200422 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000423 * Won't be too specific here. The core clock comes into this block
424 * it is divided then tee'ed. One branch goes directly to xyz enable
425 * controls. The other branch gets further divided by 2 then possibly
426 * routed into a synchronizer and out of clocks abc.
427 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200428static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600429 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200430 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
431 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
432 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
433 { .div = 6, .val = 6, .flags = RATE_IN_242X },
434 { .div = 8, .val = 8, .flags = RATE_IN_242X },
435 { .div = 12, .val = 12, .flags = RATE_IN_242X },
436 { .div = 0 },
437};
438
439static const struct clksel dsp_fck_clksel[] = {
440 { .parent = &core_ck, .rates = dsp_fck_core_rates },
441 { .parent = NULL }
442};
443
Tony Lindgren046d6b22005-11-10 14:26:52 +0000444static struct clk dsp_fck = {
445 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000446 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000447 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300448 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200449 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
450 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
451 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
452 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
453 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000454 .recalc = &omap2_clksel_recalc,
455};
456
Paul Walmsleye32744b2008-03-18 15:47:55 +0200457/* DSP interface clock */
458static const struct clksel_rate dsp_irate_ick_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600459 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200460 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200461 { .div = 0 },
462};
463
464static const struct clksel dsp_irate_ick_clksel[] = {
465 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
466 { .parent = NULL }
467};
468
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300469/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200470static struct clk dsp_irate_ick = {
471 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +0000472 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200473 .parent = &dsp_fck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200474 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
475 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
476 .clksel = dsp_irate_ick_clksel,
477 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200478};
479
480/* 2420 only */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000481static struct clk dsp_ick = {
482 .name = "dsp_ick", /* apparently ipi and isp */
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700483 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200484 .parent = &dsp_irate_ick,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200485 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
486 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
487};
488
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300489/*
490 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
491 * the C54x, but which is contained in the DSP powerdomain. Does not
492 * exist on later OMAPs.
493 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000494static struct clk iva1_ifck = {
495 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000496 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000497 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300498 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200499 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
500 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
501 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
502 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
503 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000504 .recalc = &omap2_clksel_recalc,
505};
506
507/* IVA1 mpu/int/i/f clocks are /2 of parent */
508static struct clk iva1_mpu_int_ifck = {
509 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000510 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000511 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300512 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200513 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
514 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
515 .fixed_div = 2,
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700516 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000517};
518
519/*
520 * L3 clock domain
521 * L3 clocks are used for both interface and functional clocks to
522 * multiple entities. Some of these clocks are completely managed
523 * by hardware, and some others allow software control. Hardware
524 * managed ones general are based on directly CLK_REQ signals and
525 * various auto idle settings. The functional spec sets many of these
526 * as 'tie-high' for their enables.
527 *
528 * I-CLOCKS:
529 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
530 * CAM, HS-USB.
531 * F-CLOCK
532 * SSI.
533 *
534 * GPMC memories and SDRC have timing and clock sensitive registers which
535 * may very well need notification when the clock changes. Currently for low
536 * operating points, these are taken care of in sleep.S.
537 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200538static const struct clksel_rate core_l3_core_rates[] = {
539 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
540 { .div = 2, .val = 2, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600541 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200542 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
543 { .div = 8, .val = 8, .flags = RATE_IN_242X },
544 { .div = 12, .val = 12, .flags = RATE_IN_242X },
545 { .div = 16, .val = 16, .flags = RATE_IN_242X },
546 { .div = 0 }
547};
548
549static const struct clksel core_l3_clksel[] = {
550 { .parent = &core_ck, .rates = core_l3_core_rates },
551 { .parent = NULL }
552};
553
Tony Lindgren046d6b22005-11-10 14:26:52 +0000554static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
555 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000556 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000557 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300558 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200559 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
560 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
561 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000562 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200563};
564
565/* usb_l4_ick */
566static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
567 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600568 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200569 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
570 { .div = 0 }
571};
572
573static const struct clksel usb_l4_ick_clksel[] = {
574 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
575 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000576};
577
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300578/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000579static struct clk usb_l4_ick = { /* FS-USB interface clock */
580 .name = "usb_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700581 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800582 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300583 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200584 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
585 .enable_bit = OMAP24XX_EN_USB_SHIFT,
586 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
587 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
588 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000589 .recalc = &omap2_clksel_recalc,
590};
591
592/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300593 * L4 clock management domain
594 *
595 * This domain contains lots of interface clocks from the L4 interface, some
596 * functional clocks. Fixed APLL functional source clocks are managed in
597 * this domain.
598 */
599static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600600 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300601 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
602 { .div = 0 }
603};
604
605static const struct clksel l4_clksel[] = {
606 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
607 { .parent = NULL }
608};
609
610static struct clk l4_ck = { /* used both as an ick and fck */
611 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000612 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300613 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300614 .clkdm_name = "core_l4_clkdm",
615 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
616 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
617 .clksel = l4_clksel,
618 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300619};
620
621/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000622 * SSI is in L3 management domain, its direct parent is core not l3,
623 * many core power domain entities are grouped into the L3 clock
624 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300625 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000626 *
627 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
628 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200629static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
630 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600631 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200632 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
633 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200634 { .div = 6, .val = 6, .flags = RATE_IN_242X },
635 { .div = 8, .val = 8, .flags = RATE_IN_242X },
636 { .div = 0 }
637};
638
639static const struct clksel ssi_ssr_sst_fck_clksel[] = {
640 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
641 { .parent = NULL }
642};
643
Tony Lindgren046d6b22005-11-10 14:26:52 +0000644static struct clk ssi_ssr_sst_fck = {
645 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000646 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000647 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300648 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200649 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
650 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
651 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
652 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
653 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000654 .recalc = &omap2_clksel_recalc,
655};
656
Paul Walmsley9299fd82009-01-27 19:12:54 -0700657/*
658 * Presumably this is the same as SSI_ICLK.
659 * TRM contradicts itself on what clockdomain SSI_ICLK is in
660 */
661static struct clk ssi_l4_ick = {
662 .name = "ssi_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700663 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700664 .parent = &l4_ck,
665 .clkdm_name = "core_l4_clkdm",
666 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
667 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
668 .recalc = &followparent_recalc,
669};
670
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300671
Tony Lindgren046d6b22005-11-10 14:26:52 +0000672/*
673 * GFX clock domain
674 * Clocks:
675 * GFX_FCLK, GFX_ICLK
676 * GFX_CG1(2d), GFX_CG2(3d)
677 *
678 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
679 * The 2d and 3d clocks run at a hardware determined
680 * divided value of fclk.
681 *
682 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200683
684/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
685static const struct clksel gfx_fck_clksel[] = {
686 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
687 { .parent = NULL },
688};
689
Tony Lindgren046d6b22005-11-10 14:26:52 +0000690static struct clk gfx_3d_fck = {
691 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000692 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000693 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300694 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200695 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
696 .enable_bit = OMAP24XX_EN_3D_SHIFT,
697 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
698 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
699 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000700 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200701 .round_rate = &omap2_clksel_round_rate,
702 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000703};
704
705static struct clk gfx_2d_fck = {
706 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000707 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000708 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300709 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200710 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
711 .enable_bit = OMAP24XX_EN_2D_SHIFT,
712 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
713 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
714 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000715 .recalc = &omap2_clksel_recalc,
716};
717
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700718/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000719static struct clk gfx_ick = {
720 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000721 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000722 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300723 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200724 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
725 .enable_bit = OMAP_EN_GFX_SHIFT,
726 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000727};
728
729/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000730 * DSS clock domain
731 * CLOCKs:
732 * DSS_L4_ICLK, DSS_L3_ICLK,
733 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
734 *
735 * DSS is both initiator and target.
736 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200737/* XXX Add RATE_NOT_VALIDATED */
738
739static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600740 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200741 { .div = 0 }
742};
743
744static const struct clksel_rate dss1_fck_core_rates[] = {
745 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
746 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
747 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
748 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
749 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
750 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
751 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
752 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
753 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600754 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200755 { .div = 0 }
756};
757
758static const struct clksel dss1_fck_clksel[] = {
759 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
760 { .parent = &core_ck, .rates = dss1_fck_core_rates },
761 { .parent = NULL },
762};
763
Tony Lindgren046d6b22005-11-10 14:26:52 +0000764static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
765 .name = "dss_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700766 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000767 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300768 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200769 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
770 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
771 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000772};
773
774static struct clk dss1_fck = {
775 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000776 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000777 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300778 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200779 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
780 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
781 .init = &omap2_init_clksel_parent,
782 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
783 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
784 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000785 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200786};
787
788static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600789 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200790 { .div = 0 }
791};
792
793static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600794 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200795 { .div = 0 }
796};
797
798static const struct clksel dss2_fck_clksel[] = {
799 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
800 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
801 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000802};
803
804static struct clk dss2_fck = { /* Alt clk used in power management */
805 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000806 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000807 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300808 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200809 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
810 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
811 .init = &omap2_init_clksel_parent,
812 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
813 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
814 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700815 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000816};
817
818static struct clk dss_54m_fck = { /* Alt clk used in power management */
819 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000820 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000821 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300822 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200823 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
824 .enable_bit = OMAP24XX_EN_TV_SHIFT,
825 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000826};
827
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700828static struct clk wu_l4_ick = {
829 .name = "wu_l4_ick",
830 .ops = &clkops_null,
831 .parent = &sys_ck,
832 .clkdm_name = "wkup_clkdm",
833 .recalc = &followparent_recalc,
834};
835
Tony Lindgren046d6b22005-11-10 14:26:52 +0000836/*
837 * CORE power domain ICLK & FCLK defines.
838 * Many of the these can have more than one possible parent. Entries
839 * here will likely have an L4 interface parent, and may have multiple
840 * functional clock parents.
841 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200842static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600843 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200844 { .div = 0 }
845};
846
847static const struct clksel omap24xx_gpt_clksel[] = {
848 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
849 { .parent = &sys_ck, .rates = gpt_sys_rates },
850 { .parent = &alt_ck, .rates = gpt_alt_rates },
851 { .parent = NULL },
852};
853
Tony Lindgren046d6b22005-11-10 14:26:52 +0000854static struct clk gpt1_ick = {
855 .name = "gpt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700856 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700857 .parent = &wu_l4_ick,
858 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200859 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
860 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
861 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000862};
863
864static struct clk gpt1_fck = {
865 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000866 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000867 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300868 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200869 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
870 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
871 .init = &omap2_init_clksel_parent,
872 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
873 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
874 .clksel = omap24xx_gpt_clksel,
875 .recalc = &omap2_clksel_recalc,
876 .round_rate = &omap2_clksel_round_rate,
877 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000878};
879
880static struct clk gpt2_ick = {
881 .name = "gpt2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700882 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000883 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300884 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200885 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
886 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
887 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000888};
889
890static struct clk gpt2_fck = {
891 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000892 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000893 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300894 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200895 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
896 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
897 .init = &omap2_init_clksel_parent,
898 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
899 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
900 .clksel = omap24xx_gpt_clksel,
901 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000902};
903
904static struct clk gpt3_ick = {
905 .name = "gpt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700906 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000907 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300908 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200909 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
910 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
911 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000912};
913
914static struct clk gpt3_fck = {
915 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000916 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000917 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300918 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200919 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
920 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
921 .init = &omap2_init_clksel_parent,
922 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
923 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
924 .clksel = omap24xx_gpt_clksel,
925 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000926};
927
928static struct clk gpt4_ick = {
929 .name = "gpt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700930 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000931 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300932 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200933 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
934 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
935 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000936};
937
938static struct clk gpt4_fck = {
939 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000940 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000941 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300942 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200943 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
944 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
945 .init = &omap2_init_clksel_parent,
946 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
947 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
948 .clksel = omap24xx_gpt_clksel,
949 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000950};
951
952static struct clk gpt5_ick = {
953 .name = "gpt5_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700954 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000955 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300956 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200957 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
958 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
959 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000960};
961
962static struct clk gpt5_fck = {
963 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000964 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000965 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300966 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200967 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
968 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
969 .init = &omap2_init_clksel_parent,
970 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
971 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
972 .clksel = omap24xx_gpt_clksel,
973 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000974};
975
976static struct clk gpt6_ick = {
977 .name = "gpt6_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700978 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000979 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300980 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200981 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
982 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
983 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000984};
985
986static struct clk gpt6_fck = {
987 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000988 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000989 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300990 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200991 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
992 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
993 .init = &omap2_init_clksel_parent,
994 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
995 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
996 .clksel = omap24xx_gpt_clksel,
997 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000998};
999
1000static struct clk gpt7_ick = {
1001 .name = "gpt7_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001002 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001003 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001004 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1005 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1006 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001007};
1008
1009static struct clk gpt7_fck = {
1010 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001011 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001012 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001013 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001014 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1015 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1016 .init = &omap2_init_clksel_parent,
1017 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1018 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1019 .clksel = omap24xx_gpt_clksel,
1020 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001021};
1022
1023static struct clk gpt8_ick = {
1024 .name = "gpt8_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001025 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001026 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001027 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001028 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1029 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1030 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001031};
1032
1033static struct clk gpt8_fck = {
1034 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001035 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001036 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001037 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001038 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1039 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1040 .init = &omap2_init_clksel_parent,
1041 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1042 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1043 .clksel = omap24xx_gpt_clksel,
1044 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001045};
1046
1047static struct clk gpt9_ick = {
1048 .name = "gpt9_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001049 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001050 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001051 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001052 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1053 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1054 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001055};
1056
1057static struct clk gpt9_fck = {
1058 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001059 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001060 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001061 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001062 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1063 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1064 .init = &omap2_init_clksel_parent,
1065 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1066 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1067 .clksel = omap24xx_gpt_clksel,
1068 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001069};
1070
1071static struct clk gpt10_ick = {
1072 .name = "gpt10_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001073 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001074 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001075 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001076 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1077 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1078 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001079};
1080
1081static struct clk gpt10_fck = {
1082 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001083 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001084 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001085 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001086 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1087 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1088 .init = &omap2_init_clksel_parent,
1089 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1090 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1091 .clksel = omap24xx_gpt_clksel,
1092 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001093};
1094
1095static struct clk gpt11_ick = {
1096 .name = "gpt11_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001097 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001098 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001099 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001100 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1101 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1102 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001103};
1104
1105static struct clk gpt11_fck = {
1106 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001107 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001108 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001109 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001110 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1111 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1112 .init = &omap2_init_clksel_parent,
1113 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1114 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1115 .clksel = omap24xx_gpt_clksel,
1116 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001117};
1118
1119static struct clk gpt12_ick = {
1120 .name = "gpt12_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001121 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001122 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001123 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001124 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1125 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1126 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001127};
1128
1129static struct clk gpt12_fck = {
1130 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001131 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001132 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001133 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001134 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1135 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1136 .init = &omap2_init_clksel_parent,
1137 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1138 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1139 .clksel = omap24xx_gpt_clksel,
1140 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001141};
1142
1143static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001144 .name = "mcbsp1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001145 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001146 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001147 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001148 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1149 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1150 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001151};
1152
Paul Walmsley1bccb342010-10-08 11:40:17 -06001153static const struct clksel_rate common_mcbsp_96m_rates[] = {
1154 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1155 { .div = 0 }
1156};
1157
1158static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1159 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1160 { .div = 0 }
1161};
1162
1163static const struct clksel mcbsp_fck_clksel[] = {
1164 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1165 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1166 { .parent = NULL }
1167};
1168
Tony Lindgren046d6b22005-11-10 14:26:52 +00001169static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001170 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001171 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001172 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001173 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001174 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001175 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1176 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001177 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1178 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1179 .clksel = mcbsp_fck_clksel,
1180 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001181};
1182
1183static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001184 .name = "mcbsp2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001185 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001186 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001187 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001188 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1189 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1190 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001191};
1192
1193static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001194 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001195 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001196 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001197 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001198 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001199 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1200 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001201 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1202 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1203 .clksel = mcbsp_fck_clksel,
1204 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001205};
1206
Tony Lindgren046d6b22005-11-10 14:26:52 +00001207static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001208 .name = "mcspi1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001209 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001210 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001211 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001212 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1213 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1214 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001215};
1216
1217static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001218 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001219 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001220 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001221 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001222 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1223 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1224 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001225};
1226
1227static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001228 .name = "mcspi2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001229 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001230 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001231 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001232 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1233 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1234 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001235};
1236
1237static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001238 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001239 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001240 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001241 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001242 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1243 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1244 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001245};
1246
Tony Lindgren046d6b22005-11-10 14:26:52 +00001247static struct clk uart1_ick = {
1248 .name = "uart1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001249 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001250 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001251 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001252 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1253 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1254 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001255};
1256
1257static struct clk uart1_fck = {
1258 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001259 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001260 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001261 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001262 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1263 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1264 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001265};
1266
1267static struct clk uart2_ick = {
1268 .name = "uart2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001269 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001270 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001271 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001272 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1273 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1274 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001275};
1276
1277static struct clk uart2_fck = {
1278 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001279 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001280 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001281 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001282 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1283 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1284 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001285};
1286
1287static struct clk uart3_ick = {
1288 .name = "uart3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001289 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001290 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001291 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001292 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1293 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1294 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001295};
1296
1297static struct clk uart3_fck = {
1298 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001299 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001300 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001301 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001302 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1303 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1304 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001305};
1306
1307static struct clk gpios_ick = {
1308 .name = "gpios_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001309 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001310 .parent = &wu_l4_ick,
1311 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001312 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1313 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1314 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001315};
1316
1317static struct clk gpios_fck = {
1318 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001319 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001320 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001321 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001322 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1323 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1324 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001325};
1326
1327static struct clk mpu_wdt_ick = {
1328 .name = "mpu_wdt_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001329 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001330 .parent = &wu_l4_ick,
1331 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001332 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1333 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1334 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001335};
1336
1337static struct clk mpu_wdt_fck = {
1338 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001339 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001340 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001341 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001342 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1343 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1344 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001345};
1346
1347static struct clk sync_32k_ick = {
1348 .name = "sync_32k_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001349 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001350 .parent = &wu_l4_ick,
1351 .clkdm_name = "wkup_clkdm",
Russell King8ad8ff62009-01-19 15:27:29 +00001352 .flags = ENABLE_ON_INIT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001353 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1354 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1355 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001356};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001357
Tony Lindgren046d6b22005-11-10 14:26:52 +00001358static struct clk wdt1_ick = {
1359 .name = "wdt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001360 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001361 .parent = &wu_l4_ick,
1362 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001363 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1364 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1365 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001366};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001367
Tony Lindgren046d6b22005-11-10 14:26:52 +00001368static struct clk omapctrl_ick = {
1369 .name = "omapctrl_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001370 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001371 .parent = &wu_l4_ick,
1372 .clkdm_name = "wkup_clkdm",
Russell King8ad8ff62009-01-19 15:27:29 +00001373 .flags = ENABLE_ON_INIT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001374 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1375 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1376 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001377};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001378
Tony Lindgren046d6b22005-11-10 14:26:52 +00001379static struct clk cam_ick = {
1380 .name = "cam_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001381 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001382 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001383 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001384 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1385 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1386 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001387};
1388
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001389/*
1390 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1391 * split into two separate clocks, since the parent clocks are different
1392 * and the clockdomains are also different.
1393 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001394static struct clk cam_fck = {
1395 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001396 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001397 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001398 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001399 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1400 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1401 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001402};
1403
1404static struct clk mailboxes_ick = {
1405 .name = "mailboxes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001406 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001407 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001408 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001409 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1410 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1411 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001412};
1413
1414static struct clk wdt4_ick = {
1415 .name = "wdt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001416 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001417 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001418 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001419 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1420 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1421 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001422};
1423
1424static struct clk wdt4_fck = {
1425 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001426 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001427 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001428 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001429 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1430 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1431 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001432};
1433
1434static struct clk wdt3_ick = {
1435 .name = "wdt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001436 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001437 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001438 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001439 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1440 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1441 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001442};
1443
1444static struct clk wdt3_fck = {
1445 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001446 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001447 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001448 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001449 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1450 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1451 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001452};
1453
1454static struct clk mspro_ick = {
1455 .name = "mspro_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001456 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001457 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001458 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001459 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1460 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1461 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001462};
1463
1464static struct clk mspro_fck = {
1465 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001466 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001467 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001468 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001469 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1470 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1471 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001472};
1473
1474static struct clk mmc_ick = {
1475 .name = "mmc_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001476 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001477 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001478 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001479 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1480 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1481 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001482};
1483
1484static struct clk mmc_fck = {
1485 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001486 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001487 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001488 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001489 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1490 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1491 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001492};
1493
1494static struct clk fac_ick = {
1495 .name = "fac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001496 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001497 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001498 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001499 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1500 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1501 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001502};
1503
1504static struct clk fac_fck = {
1505 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001506 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001507 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001508 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001509 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1510 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1511 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001512};
1513
1514static struct clk eac_ick = {
1515 .name = "eac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001516 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001517 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001518 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001519 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1520 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1521 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001522};
1523
1524static struct clk eac_fck = {
1525 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001526 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001527 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001528 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001529 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1530 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1531 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001532};
1533
1534static struct clk hdq_ick = {
1535 .name = "hdq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001536 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001537 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001538 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001539 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1540 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1541 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001542};
1543
1544static struct clk hdq_fck = {
1545 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001546 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001547 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001548 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001549 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1550 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1551 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001552};
1553
1554static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001555 .name = "i2c2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001556 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001557 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001558 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001559 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1560 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1561 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001562};
1563
1564static struct clk i2c2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001565 .name = "i2c2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001566 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001567 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001568 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001569 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1570 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1571 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001572};
1573
Tony Lindgren046d6b22005-11-10 14:26:52 +00001574static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001575 .name = "i2c1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001576 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001577 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001578 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001579 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1580 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1581 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001582};
1583
1584static struct clk i2c1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001585 .name = "i2c1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001586 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001587 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001588 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1590 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1591 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001592};
1593
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001594/*
1595 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1596 * accesses derived from this data.
1597 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001598static struct clk gpmc_fck = {
1599 .name = "gpmc_fck",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001600 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001601 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001602 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001603 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001604 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1605 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001606 .recalc = &followparent_recalc,
1607};
1608
1609static struct clk sdma_fck = {
1610 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001611 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001612 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001613 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001614 .recalc = &followparent_recalc,
1615};
1616
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001617/*
1618 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1619 * accesses derived from this data.
1620 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001621static struct clk sdma_ick = {
1622 .name = "sdma_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001623 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001624 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001625 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001626 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1627 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001628 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001629};
1630
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001631/*
1632 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1633 * accesses derived from this data.
1634 */
1635static struct clk sdrc_ick = {
1636 .name = "sdrc_ick",
1637 .ops = &clkops_omap2_iclk_idle_only,
1638 .parent = &core_l3_ck,
1639 .flags = ENABLE_ON_INIT,
1640 .clkdm_name = "core_l3_clkdm",
1641 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1642 .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
1643 .recalc = &followparent_recalc,
1644};
1645
Tony Lindgren046d6b22005-11-10 14:26:52 +00001646static struct clk vlynq_ick = {
1647 .name = "vlynq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001648 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001649 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001650 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001651 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1652 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1653 .recalc = &followparent_recalc,
1654};
1655
1656static const struct clksel_rate vlynq_fck_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001657 { .div = 1, .val = 0, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001658 { .div = 0 }
1659};
1660
1661static const struct clksel_rate vlynq_fck_core_rates[] = {
1662 { .div = 1, .val = 1, .flags = RATE_IN_242X },
1663 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1664 { .div = 3, .val = 3, .flags = RATE_IN_242X },
1665 { .div = 4, .val = 4, .flags = RATE_IN_242X },
1666 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1667 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1668 { .div = 9, .val = 9, .flags = RATE_IN_242X },
1669 { .div = 12, .val = 12, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001670 { .div = 16, .val = 16, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001671 { .div = 18, .val = 18, .flags = RATE_IN_242X },
1672 { .div = 0 }
1673};
1674
1675static const struct clksel vlynq_fck_clksel[] = {
1676 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
1677 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
1678 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001679};
1680
1681static struct clk vlynq_fck = {
1682 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001683 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001684 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001685 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001686 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1687 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1688 .init = &omap2_init_clksel_parent,
1689 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1690 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
1691 .clksel = vlynq_fck_clksel,
1692 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001693};
1694
Tony Lindgren046d6b22005-11-10 14:26:52 +00001695static struct clk des_ick = {
1696 .name = "des_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001697 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001698 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001699 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001700 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1701 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1702 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001703};
1704
1705static struct clk sha_ick = {
1706 .name = "sha_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001707 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001708 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001709 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001710 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1711 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1712 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001713};
1714
1715static struct clk rng_ick = {
1716 .name = "rng_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001717 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001718 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001719 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001720 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1721 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1722 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001723};
1724
1725static struct clk aes_ick = {
1726 .name = "aes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001727 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001728 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001729 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001730 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1731 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1732 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001733};
1734
1735static struct clk pka_ick = {
1736 .name = "pka_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001737 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001739 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001740 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1741 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1742 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001743};
1744
1745static struct clk usb_fck = {
1746 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001747 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001748 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001749 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001750 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1751 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1752 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001753};
1754
Tony Lindgren046d6b22005-11-10 14:26:52 +00001755/*
1756 * This clock is a composite clock which does entire set changes then
1757 * forces a rebalance. It keys on the MPU speed, but it really could
1758 * be any key speed part of a set in the rate table.
1759 *
1760 * to really change a set, you need memory table sets which get changed
1761 * in sram, pre-notifiers & post notifiers, changing the top set, without
1762 * having low level display recalc's won't work... this is why dpm notifiers
1763 * work, isr's off, walk a list of clocks already _off_ and not messing with
1764 * the bus.
1765 *
1766 * This clock should have no parent. It embodies the entire upper level
1767 * active set. A parent will mess up some of the init also.
1768 */
1769static struct clk virt_prcm_set = {
1770 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001771 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001772 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001773 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001774 .set_rate = &omap2_select_table_rate,
1775 .round_rate = &omap2_round_to_table_rate,
1776};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001777
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001778
1779/*
1780 * clkdev integration
1781 */
1782
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001783static struct omap_clk omap2420_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001784 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001785 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
1786 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
1787 CLK(NULL, "osc_ck", &osc_ck, CK_242X),
1788 CLK(NULL, "sys_ck", &sys_ck, CK_242X),
1789 CLK(NULL, "alt_ck", &alt_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001790 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
1791 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
1792 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001793 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001794 CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
1795 CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
1796 CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001797 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001798 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
1799 CLK(NULL, "core_ck", &core_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001800 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
1801 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001802 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
1803 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
1804 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
1805 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
1806 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
1807 CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001808 CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
1809 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
1810 CLK(NULL, "emul_ck", &emul_ck, CK_242X),
1811 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001812 CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001813 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001814 CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
1815 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001816 CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001817 CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
1818 CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
1819 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001820 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
1821 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
1822 CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001823 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001824 CLK("omapdss", "ick", &dss_ick, CK_242X),
1825 CLK("omapdss", "dss1_fck", &dss1_fck, CK_242X),
1826 CLK("omapdss", "dss2_fck", &dss2_fck, CK_242X),
1827 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001828 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001829 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
1830 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
1831 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001832 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001833 CLK(NULL, "l4_ck", &l4_ck, CK_242X),
1834 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001835 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001836 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001837 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001838 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001839 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
1840 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
1841 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
1842 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
1843 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
1844 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
1845 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
1846 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
1847 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
1848 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
1849 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
1850 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
1851 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
1852 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
1853 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
1854 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
1855 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
1856 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
1857 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
1858 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
1859 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
1860 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
1861 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
1862 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
1863 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
1864 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_242X),
1865 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
1866 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_242X),
1867 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
1868 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_242X),
1869 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
1870 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_242X),
1871 CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
1872 CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
1873 CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
1874 CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
1875 CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
1876 CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
1877 CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
1878 CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
1879 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
1880 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_242X),
1881 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
1882 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
1883 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
1884 CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
1885 CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
1886 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
1887 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
1888 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001889 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
1890 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001891 CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
1892 CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001893 CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
1894 CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001895 CLK(NULL, "fac_ick", &fac_ick, CK_242X),
1896 CLK(NULL, "fac_fck", &fac_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001897 CLK(NULL, "eac_ick", &eac_ick, CK_242X),
1898 CLK(NULL, "eac_fck", &eac_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001899 CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
1900 CLK("omap_hdq.1", "fck", &hdq_fck, CK_242X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001901 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
1902 CLK("omap_i2c.1", "fck", &i2c1_fck, CK_242X),
1903 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
1904 CLK("omap_i2c.2", "fck", &i2c2_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001905 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
1906 CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
1907 CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001908 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001909 CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
1910 CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001911 CLK(NULL, "des_ick", &des_ick, CK_242X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001912 CLK("omap-sham", "ick", &sha_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001913 CLK("omap_rng", "ick", &rng_ick, CK_242X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001914 CLK("omap-aes", "ick", &aes_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001915 CLK(NULL, "pka_ick", &pka_ick, CK_242X),
1916 CLK(NULL, "usb_fck", &usb_fck, CK_242X),
Felipe Balbi05ac10d2010-12-02 08:49:26 +02001917 CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001918};
1919
1920/*
1921 * init code
1922 */
1923
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001924int __init omap2420_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001925{
1926 const struct prcm_config *prcm;
1927 struct omap_clk *c;
1928 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001929
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001930 prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
1931 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
1932 cpu_mask = RATE_IN_242X;
1933 rate_table = omap2420_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001934
1935 clk_init(&omap2_clk_functions);
1936
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001937 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1938 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001939 clk_preinit(c->lk.clk);
1940
1941 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
1942 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07001943 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001944 propagate_rate(&sys_ck);
1945
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001946 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1947 c++) {
1948 clkdev_add(&c->lk);
1949 clk_register(c->lk.clk);
1950 omap2_init_clk_clkdm(c->lk.clk);
1951 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001952
Paul Walmsleyc6461f52011-02-25 15:49:53 -07001953 /* Disable autoidle on all clocks; let the PM code enable it later */
1954 omap_clk_disable_autoidle_all();
1955
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001956 /* Check the MPU rate set by bootloader */
1957 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
1958 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
1959 if (!(prcm->flags & cpu_mask))
1960 continue;
1961 if (prcm->xtal_speed != sys_ck.rate)
1962 continue;
1963 if (prcm->dpll_speed <= clkrate)
1964 break;
1965 }
1966 curr_prcm_set = prcm;
1967
1968 recalculate_root_clocks();
1969
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001970 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
1971 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
1972 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001973
1974 /*
1975 * Only enable those clocks we will need, let the drivers
1976 * enable other clocks as necessary
1977 */
1978 clk_enable_init_clocks();
1979
1980 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
1981 vclk = clk_get(NULL, "virt_prcm_set");
1982 sclk = clk_get(NULL, "sys_ck");
1983 dclk = clk_get(NULL, "dpll_ck");
1984
1985 return 0;
1986}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001987